blob: e337b291e0db005383ca09d1b8bed48fdee606a8 [file] [log] [blame]
Anton Korobeynikov37171572009-05-03 12:57:15 +00001//===- MSP430InstrInfo.td - MSP430 Instruction defs -----------*- tblgen-*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the MSP430 instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
14include "MSP430InstrFormats.td"
15
16//===----------------------------------------------------------------------===//
17// Type Constraints.
18//===----------------------------------------------------------------------===//
19class SDTCisI8<int OpNum> : SDTCisVT<OpNum, i8>;
20class SDTCisI16<int OpNum> : SDTCisVT<OpNum, i16>;
21
22//===----------------------------------------------------------------------===//
23// Type Profiles.
24//===----------------------------------------------------------------------===//
Anton Korobeynikov33b85092009-05-03 13:07:54 +000025def SDT_MSP430Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
26def SDT_MSP430CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i16>]>;
27def SDT_MSP430CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i16>, SDTCisVT<1, i16>]>;
Anton Korobeynikov13d927f2009-05-03 13:08:33 +000028def SDT_MSP430Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
Anton Korobeynikov37171572009-05-03 12:57:15 +000029
30//===----------------------------------------------------------------------===//
31// MSP430 Specific Node Definitions.
32//===----------------------------------------------------------------------===//
Anton Korobeynikov184a31c2009-05-03 13:03:33 +000033def MSP430retflag : SDNode<"MSP430ISD::RET_FLAG", SDTNone,
Anton Korobeynikov725e2d02009-05-03 12:59:50 +000034 [SDNPHasChain, SDNPOptInFlag]>;
Anton Korobeynikov37171572009-05-03 12:57:15 +000035
Anton Korobeynikov184a31c2009-05-03 13:03:33 +000036def MSP430rra : SDNode<"MSP430ISD::RRA", SDTIntUnaryOp, []>;
37
Anton Korobeynikov7feedc82009-05-03 13:07:31 +000038def MSP430call : SDNode<"MSP430ISD::CALL", SDT_MSP430Call,
39 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
Anton Korobeynikov33b85092009-05-03 13:07:54 +000040def MSP430callseq_start :
41 SDNode<"ISD::CALLSEQ_START", SDT_MSP430CallSeqStart,
42 [SDNPHasChain, SDNPOutFlag]>;
43def MSP430callseq_end :
44 SDNode<"ISD::CALLSEQ_END", SDT_MSP430CallSeqEnd,
45 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Anton Korobeynikov13d927f2009-05-03 13:08:33 +000046def MSP430Wrapper : SDNode<"MSP430ISD::Wrapper", SDT_MSP430Wrapper>;
Anton Korobeynikov7feedc82009-05-03 13:07:31 +000047
Anton Korobeynikov37171572009-05-03 12:57:15 +000048//===----------------------------------------------------------------------===//
Anton Korobeynikov4c88f112009-05-03 13:06:03 +000049// MSP430 Operand Definitions.
Anton Korobeynikov37171572009-05-03 12:57:15 +000050//===----------------------------------------------------------------------===//
51
Anton Korobeynikov7aefbb32009-05-03 13:06:26 +000052// Address operands
Anton Korobeynikov4c88f112009-05-03 13:06:03 +000053def memsrc : Operand<i16> {
54 let PrintMethod = "printSrcMemOperand";
55 let MIOperandInfo = (ops i16imm, GR16);
56}
57
Anton Korobeynikov7aefbb32009-05-03 13:06:26 +000058def memdst : Operand<i16> {
59 let PrintMethod = "printSrcMemOperand";
60 let MIOperandInfo = (ops i16imm, GR16);
61}
62
Anton Korobeynikov4c88f112009-05-03 13:06:03 +000063
64//===----------------------------------------------------------------------===//
65// MSP430 Complex Pattern Definitions.
66//===----------------------------------------------------------------------===//
67
68def addr : ComplexPattern<iPTR, 2, "SelectAddr", [], []>;
69
70//===----------------------------------------------------------------------===//
71// Pattern Fragments
72def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
73def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 ( extloadi8 node:$ptr))>;
74
75//===----------------------------------------------------------------------===//
Anton Korobeynikov33b85092009-05-03 13:07:54 +000076// Instruction list..
77
78// ADJCALLSTACKDOWN/UP implicitly use/def SP because they may be expanded into
79// a stack adjustment and the codegen must know that they may modify the stack
80// pointer before prolog-epilog rewriting occurs.
81// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
82// sub / add which can clobber SRW.
83let Defs = [SPW, SRW], Uses = [SPW] in {
84def ADJCALLSTACKDOWN : Pseudo<(outs), (ins i16imm:$amt),
85 "#ADJCALLSTACKDOWN",
86 [(MSP430callseq_start timm:$amt)]>;
87def ADJCALLSTACKUP : Pseudo<(outs), (ins i16imm:$amt1, i16imm:$amt2),
88 "#ADJCALLSTACKUP",
89 [(MSP430callseq_end timm:$amt1, timm:$amt2)]>;
90}
91
Anton Korobeynikov4c88f112009-05-03 13:06:03 +000092
Anton Korobeynikov57322972009-05-03 13:04:23 +000093let neverHasSideEffects = 1 in
Anton Korobeynikov37171572009-05-03 12:57:15 +000094def NOP : Pseudo<(outs), (ins), "nop", []>;
Anton Korobeynikov725e2d02009-05-03 12:59:50 +000095
Anton Korobeynikov725e2d02009-05-03 12:59:50 +000096// FIXME: Provide proper encoding!
97let isReturn = 1, isTerminator = 1 in {
Anton Korobeynikov33b85092009-05-03 13:07:54 +000098 def RET : Pseudo<(outs), (ins), "ret", [(MSP430retflag)]>;
Anton Korobeynikovf1fb8c72009-05-03 13:02:04 +000099}
100
101//===----------------------------------------------------------------------===//
Anton Korobeynikov33b85092009-05-03 13:07:54 +0000102// Call Instructions...
103//
104let isCall = 1 in
105 // All calls clobber the non-callee saved registers. SPW is marked as
106 // a use to prevent stack-pointer assignments that appear immediately
107 // before calls from potentially appearing dead. Uses for argument
108 // registers are added manually.
109 let Defs = [R12W, R13W, R14W, R15W, SRW],
110 Uses = [SPW] in {
Anton Korobeynikove60685a2009-05-03 13:08:13 +0000111 def CALLi : Pseudo<(outs), (ins i16imm:$dst, variable_ops),
112 "call\t${dst:call}", [(MSP430call imm:$dst)]>;
113 def CALLr : Pseudo<(outs), (ins GR16:$dst, variable_ops),
114 "call\t$dst", [(MSP430call GR16:$dst)]>;
115 def CALLm : Pseudo<(outs), (ins memsrc:$dst, variable_ops),
116 "call\t${dst:mem}", [(MSP430call (load addr:$dst))]>;
Anton Korobeynikov33b85092009-05-03 13:07:54 +0000117 }
118
119
120//===----------------------------------------------------------------------===//
Anton Korobeynikovf1fb8c72009-05-03 13:02:04 +0000121// Move Instructions
122
123// FIXME: Provide proper encoding!
124let neverHasSideEffects = 1 in {
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000125def MOV8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src),
126 "mov.b\t{$src, $dst|$dst, $src}",
127 []>;
Anton Korobeynikov4c88f112009-05-03 13:06:03 +0000128def MOV16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src),
129 "mov.w\t{$src, $dst|$dst, $src}",
130 []>;
Anton Korobeynikovf1fb8c72009-05-03 13:02:04 +0000131}
132
133// FIXME: Provide proper encoding!
134let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000135def MOV8ri : Pseudo<(outs GR8:$dst), (ins i8imm:$src),
136 "mov.b\t{$src, $dst|$dst, $src}",
137 [(set GR8:$dst, imm:$src)]>;
Anton Korobeynikov4c88f112009-05-03 13:06:03 +0000138def MOV16ri : Pseudo<(outs GR16:$dst), (ins i16imm:$src),
139 "mov.w\t{$src, $dst|$dst, $src}",
140 [(set GR16:$dst, imm:$src)]>;
Anton Korobeynikov725e2d02009-05-03 12:59:50 +0000141}
Anton Korobeynikov75b685d2009-05-03 13:02:39 +0000142
Anton Korobeynikov4c88f112009-05-03 13:06:03 +0000143let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
144def MOV8rm : Pseudo<(outs GR8:$dst), (ins memsrc:$src),
145 "mov.b\t{$src, $dst|$dst, $src}",
146 [(set GR8:$dst, (load addr:$src))]>;
147def MOV16rm : Pseudo<(outs GR16:$dst), (ins memsrc:$src),
148 "mov.w\t{$src, $dst|$dst, $src}",
149 [(set GR16:$dst, (load addr:$src))]>;
150}
151
152def MOVZX16rr8 : Pseudo<(outs GR16:$dst), (ins GR8:$src),
153 "mov.b\t{$src, $dst|$dst, $src}",
154 [(set GR16:$dst, (zext GR8:$src))]>;
155def MOVZX16rm8 : Pseudo<(outs GR16:$dst), (ins memsrc:$src),
156 "mov.b\t{$src, $dst|$dst, $src}",
157 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>;
158
Anton Korobeynikov7aefbb32009-05-03 13:06:26 +0000159def MOV8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
160 "mov.b\t{$src, $dst|$dst, $src}",
161 [(store (i8 imm:$src), addr:$dst)]>;
162def MOV16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
163 "mov.w\t{$src, $dst|$dst, $src}",
164 [(store (i16 imm:$src), addr:$dst)]>;
165
166def MOV8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
167 "mov.b\t{$src, $dst|$dst, $src}",
168 [(store GR8:$src, addr:$dst)]>;
169def MOV16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
170 "mov.w\t{$src, $dst|$dst, $src}",
171 [(store GR16:$src, addr:$dst)]>;
172
Anton Korobeynikov75b685d2009-05-03 13:02:39 +0000173//===----------------------------------------------------------------------===//
174// Arithmetic Instructions
175
Anton Korobeynikov70ecfb72009-05-03 13:04:06 +0000176let isTwoAddress = 1 in {
Anton Korobeynikov75b685d2009-05-03 13:02:39 +0000177
Anton Korobeynikovc9391402009-05-03 13:05:22 +0000178let Defs = [SRW] in {
Anton Korobeynikov70ecfb72009-05-03 13:04:06 +0000179
180let isCommutable = 1 in { // X = ADD Y, Z == X = ADD Z, Y
Anton Korobeynikov75b685d2009-05-03 13:02:39 +0000181// FIXME: Provide proper encoding!
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000182def ADD8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
183 "add.b\t{$src2, $dst|$dst, $src2}",
184 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
185 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000186def ADD16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
187 "add.w\t{$src2, $dst|$dst, $src2}",
188 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
189 (implicit SRW)]>;
Anton Korobeynikov51561ed2009-05-03 13:04:41 +0000190}
191
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000192def ADD8rm : Pseudo<(outs GR8:$dst), (ins GR8:$src1, memsrc:$src2),
193 "add.b\t{$src2, $dst|$dst, $src2}",
194 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
Anton Korobeynikovc9391402009-05-03 13:05:22 +0000195 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000196def ADD16rm : Pseudo<(outs GR16:$dst), (ins GR16:$src1, memsrc:$src2),
197 "add.w\t{$src2, $dst|$dst, $src2}",
198 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
199 (implicit SRW)]>;
200
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000201def ADD8ri : Pseudo<(outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
202 "add.b\t{$src2, $dst|$dst, $src2}",
203 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
204 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000205def ADD16ri : Pseudo<(outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
206 "add.w\t{$src2, $dst|$dst, $src2}",
207 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
208 (implicit SRW)]>;
Anton Korobeynikov70ecfb72009-05-03 13:04:06 +0000209
Anton Korobeynikov5f064292009-05-03 13:07:10 +0000210let isTwoAddress = 0 in {
211def ADD8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
212 "add.b\t{$src, $dst|$dst, $src}",
213 [(store (add (load addr:$dst), GR8:$src), addr:$dst),
214 (implicit SRW)]>;
215def ADD16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
216 "add.w\t{$src, $dst|$dst, $src}",
217 [(store (add (load addr:$dst), GR16:$src), addr:$dst),
218 (implicit SRW)]>;
219
220def ADD8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
221 "add.b\t{$src, $dst|$dst, $src}",
222 [(store (add (load addr:$dst), (i8 imm:$src)), addr:$dst),
223 (implicit SRW)]>;
224def ADD16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
225 "add.w\t{$src, $dst|$dst, $src}",
226 [(store (add (load addr:$dst), (i16 imm:$src)), addr:$dst),
227 (implicit SRW)]>;
228
229def ADD8mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
230 "add.b\t{$src, $dst|$dst, $src}",
231 [(store (add (load addr:$dst), (i8 (load addr:$src))), addr:$dst),
232 (implicit SRW)]>;
233def ADD16mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
234 "add.w\t{$src, $dst|$dst, $src}",
235 [(store (add (load addr:$dst), (i16 (load addr:$src))), addr:$dst),
236 (implicit SRW)]>;
237}
238
Anton Korobeynikovc9391402009-05-03 13:05:22 +0000239let Uses = [SRW] in {
Anton Korobeynikov51561ed2009-05-03 13:04:41 +0000240
241let isCommutable = 1 in { // X = ADDC Y, Z == X = ADDC Z, Y
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000242def ADC8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
243 "addc.b\t{$src2, $dst|$dst, $src2}",
244 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2)),
245 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000246def ADC16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
247 "addc.w\t{$src2, $dst|$dst, $src2}",
248 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2)),
249 (implicit SRW)]>;
Anton Korobeynikov51561ed2009-05-03 13:04:41 +0000250} // isCommutable
251
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000252def ADC8ri : Pseudo<(outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
253 "addc.b\t{$src2, $dst|$dst, $src2}",
254 [(set GR8:$dst, (adde GR8:$src1, imm:$src2)),
255 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000256def ADC16ri : Pseudo<(outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
257 "addc.w\t{$src2, $dst|$dst, $src2}",
258 [(set GR16:$dst, (adde GR16:$src1, imm:$src2)),
259 (implicit SRW)]>;
260
261def ADC8rm : Pseudo<(outs GR8:$dst), (ins GR8:$src1, memsrc:$src2),
262 "addc.b\t{$src2, $dst|$dst, $src2}",
263 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2))),
264 (implicit SRW)]>;
265def ADC16rm : Pseudo<(outs GR16:$dst), (ins GR16:$src1, memsrc:$src2),
266 "addc.w\t{$src2, $dst|$dst, $src2}",
267 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2))),
268 (implicit SRW)]>;
Anton Korobeynikov5f064292009-05-03 13:07:10 +0000269
270let isTwoAddress = 0 in {
271def ADC8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
272 "addc.b\t{$src, $dst|$dst, $src}",
273 [(store (adde (load addr:$dst), GR8:$src), addr:$dst),
274 (implicit SRW)]>;
275def ADC16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
276 "addc.w\t{$src, $dst|$dst, $src}",
277 [(store (adde (load addr:$dst), GR16:$src), addr:$dst),
278 (implicit SRW)]>;
279
280def ADC8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
281 "addc.b\t{$src, $dst|$dst, $src}",
282 [(store (adde (load addr:$dst), (i8 imm:$src)), addr:$dst),
283 (implicit SRW)]>;
284def ADC16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
285 "addc.w\t{$src, $dst|$dst, $src}",
286 [(store (adde (load addr:$dst), (i16 imm:$src)), addr:$dst),
287 (implicit SRW)]>;
288
289def ADC8mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
290 "addc.b\t{$src, $dst|$dst, $src}",
291 [(store (adde (load addr:$dst), (i8 (load addr:$src))), addr:$dst),
292 (implicit SRW)]>;
293def ADC16mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
294 "addc.w\t{$src, $dst|$dst, $src}",
295 [(store (adde (load addr:$dst), (i16 (load addr:$src))), addr:$dst),
296 (implicit SRW)]>;
Anton Korobeynikov70ecfb72009-05-03 13:04:06 +0000297}
298
Anton Korobeynikov5f064292009-05-03 13:07:10 +0000299} // Uses = [SRW]
300
Anton Korobeynikov70ecfb72009-05-03 13:04:06 +0000301let isCommutable = 1 in { // X = AND Y, Z == X = AND Z, Y
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000302def AND8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
303 "and.b\t{$src2, $dst|$dst, $src2}",
304 [(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
305 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000306def AND16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
307 "and.w\t{$src2, $dst|$dst, $src2}",
308 [(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
309 (implicit SRW)]>;
Anton Korobeynikov70ecfb72009-05-03 13:04:06 +0000310}
311
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000312def AND8ri : Pseudo<(outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
313 "and.b\t{$src2, $dst|$dst, $src2}",
314 [(set GR8:$dst, (and GR8:$src1, imm:$src2)),
315 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000316def AND16ri : Pseudo<(outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
317 "and.w\t{$src2, $dst|$dst, $src2}",
318 [(set GR16:$dst, (and GR16:$src1, imm:$src2)),
319 (implicit SRW)]>;
320
321def AND8rm : Pseudo<(outs GR8:$dst), (ins GR8:$src1, memsrc:$src2),
322 "and.b\t{$src2, $dst|$dst, $src2}",
323 [(set GR8:$dst, (and GR8:$src1, (load addr:$src2))),
324 (implicit SRW)]>;
325def AND16rm : Pseudo<(outs GR16:$dst), (ins GR16:$src1, memsrc:$src2),
326 "and.w\t{$src2, $dst|$dst, $src2}",
327 [(set GR16:$dst, (and GR16:$src1, (load addr:$src2))),
328 (implicit SRW)]>;
Anton Korobeynikov51561ed2009-05-03 13:04:41 +0000329
Anton Korobeynikov5f064292009-05-03 13:07:10 +0000330let isTwoAddress = 0 in {
331def AND8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
332 "and.b\t{$src, $dst|$dst, $src}",
333 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
334 (implicit SRW)]>;
335def AND16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
336 "and.w\t{$src, $dst|$dst, $src}",
337 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
338 (implicit SRW)]>;
339
340def AND8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
341 "and.b\t{$src, $dst|$dst, $src}",
342 [(store (and (load addr:$dst), (i8 imm:$src)), addr:$dst),
343 (implicit SRW)]>;
344def AND16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
345 "and.w\t{$src, $dst|$dst, $src}",
346 [(store (and (load addr:$dst), (i16 imm:$src)), addr:$dst),
347 (implicit SRW)]>;
348
349def AND8mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
350 "and.b\t{$src, $dst|$dst, $src}",
351 [(store (and (load addr:$dst), (i8 (load addr:$src))), addr:$dst),
352 (implicit SRW)]>;
353def AND16mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
354 "and.w\t{$src, $dst|$dst, $src}",
355 [(store (and (load addr:$dst), (i16 (load addr:$src))), addr:$dst),
356 (implicit SRW)]>;
357}
358
359
Anton Korobeynikov51561ed2009-05-03 13:04:41 +0000360let isCommutable = 1 in { // X = XOR Y, Z == X = XOR Z, Y
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000361def XOR8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
362 "xor.b\t{$src2, $dst|$dst, $src2}",
363 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
364 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000365def XOR16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
366 "xor.w\t{$src2, $dst|$dst, $src2}",
367 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
368 (implicit SRW)]>;
Anton Korobeynikov70ecfb72009-05-03 13:04:06 +0000369}
370
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000371def XOR8ri : Pseudo<(outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
372 "xor.b\t{$src2, $dst|$dst, $src2}",
373 [(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
374 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000375def XOR16ri : Pseudo<(outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
376 "xor.w\t{$src2, $dst|$dst, $src2}",
377 [(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
Anton Korobeynikovc9391402009-05-03 13:05:22 +0000378 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000379
380def XOR8rm : Pseudo<(outs GR8:$dst), (ins GR8:$src1, memsrc:$src2),
381 "xor.b\t{$src2, $dst|$dst, $src2}",
382 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
383 (implicit SRW)]>;
384def XOR16rm : Pseudo<(outs GR16:$dst), (ins GR16:$src1, memsrc:$src2),
385 "xor.w\t{$src2, $dst|$dst, $src2}",
386 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
387 (implicit SRW)]>;
388
Anton Korobeynikov5f064292009-05-03 13:07:10 +0000389let isTwoAddress = 0 in {
390def XOR8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
391 "xor.b\t{$src, $dst|$dst, $src}",
392 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
393 (implicit SRW)]>;
394def XOR16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
395 "xor.w\t{$src, $dst|$dst, $src}",
396 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
397 (implicit SRW)]>;
398
399def XOR8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
400 "xor.b\t{$src, $dst|$dst, $src}",
401 [(store (xor (load addr:$dst), (i8 imm:$src)), addr:$dst),
402 (implicit SRW)]>;
403def XOR16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
404 "xor.w\t{$src, $dst|$dst, $src}",
405 [(store (xor (load addr:$dst), (i16 imm:$src)), addr:$dst),
406 (implicit SRW)]>;
407
408def XOR8mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
409 "xor.b\t{$src, $dst|$dst, $src}",
410 [(store (xor (load addr:$dst), (i8 (load addr:$src))), addr:$dst),
411 (implicit SRW)]>;
412def XOR16mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
413 "xor.w\t{$src, $dst|$dst, $src}",
414 [(store (xor (load addr:$dst), (i16 (load addr:$src))), addr:$dst),
415 (implicit SRW)]>;
416}
417
418
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000419def SUB8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
420 "sub.b\t{$src2, $dst|$dst, $src2}",
421 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
422 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000423def SUB16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Anton Korobeynikov51561ed2009-05-03 13:04:41 +0000424 "sub.w\t{$src2, $dst|$dst, $src2}",
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000425 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
Anton Korobeynikovc9391402009-05-03 13:05:22 +0000426 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000427
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000428def SUB8ri : Pseudo<(outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
429 "sub.b\t{$src2, $dst|$dst, $src2}",
430 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
431 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000432def SUB16ri : Pseudo<(outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
433 "sub.w\t{$src2, $dst|$dst, $src2}",
434 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
435 (implicit SRW)]>;
436
437def SUB8rm : Pseudo<(outs GR8:$dst), (ins GR8:$src1, memsrc:$src2),
438 "sub.b\t{$src2, $dst|$dst, $src2}",
439 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
440 (implicit SRW)]>;
441def SUB16rm : Pseudo<(outs GR16:$dst), (ins GR16:$src1, memsrc:$src2),
442 "sub.w\t{$src2, $dst|$dst, $src2}",
443 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
444 (implicit SRW)]>;
Anton Korobeynikov51561ed2009-05-03 13:04:41 +0000445
Anton Korobeynikov5f064292009-05-03 13:07:10 +0000446let isTwoAddress = 0 in {
447def SUB8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
448 "sub.b\t{$src, $dst|$dst, $src}",
449 [(store (sub (load addr:$dst), GR8:$src), addr:$dst),
450 (implicit SRW)]>;
451def SUB16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
452 "sub.w\t{$src, $dst|$dst, $src}",
453 [(store (sub (load addr:$dst), GR16:$src), addr:$dst),
454 (implicit SRW)]>;
455
456def SUB8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
457 "sub.b\t{$src, $dst|$dst, $src}",
458 [(store (sub (load addr:$dst), (i8 imm:$src)), addr:$dst),
459 (implicit SRW)]>;
460def SUB16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
461 "sub.w\t{$src, $dst|$dst, $src}",
462 [(store (sub (load addr:$dst), (i16 imm:$src)), addr:$dst),
463 (implicit SRW)]>;
464
465def SUB8mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
466 "sub.b\t{$src, $dst|$dst, $src}",
467 [(store (sub (load addr:$dst), (i8 (load addr:$src))), addr:$dst),
468 (implicit SRW)]>;
469def SUB16mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
470 "sub.w\t{$src, $dst|$dst, $src}",
471 [(store (sub (load addr:$dst), (i16 (load addr:$src))), addr:$dst),
472 (implicit SRW)]>;
473}
474
Anton Korobeynikovc9391402009-05-03 13:05:22 +0000475let Uses = [SRW] in {
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000476def SBC8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
477 "subc.b\t{$src2, $dst|$dst, $src2}",
478 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2)),
479 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000480def SBC16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
481 "subc.w\t{$src2, $dst|$dst, $src2}",
482 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2)),
483 (implicit SRW)]>;
Anton Korobeynikov51561ed2009-05-03 13:04:41 +0000484
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000485def SBC8ri : Pseudo<(outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
486 "subc.b\t{$src2, $dst|$dst, $src2}",
487 [(set GR8:$dst, (sube GR8:$src1, imm:$src2)),
488 (implicit SRW)]>;
Anton Korobeynikov51561ed2009-05-03 13:04:41 +0000489def SBC16ri : Pseudo<(outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
490 "subc.w\t{$src2, $dst|$dst, $src2}",
491 [(set GR16:$dst, (sube GR16:$src1, imm:$src2)),
Anton Korobeynikovc9391402009-05-03 13:05:22 +0000492 (implicit SRW)]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000493
494def SBC8rm : Pseudo<(outs GR8:$dst), (ins GR8:$src1, memsrc:$src2),
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000495 "subc.b\t{$src2, $dst|$dst, $src2}",
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000496 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2))),
497 (implicit SRW)]>;
498def SBC16rm : Pseudo<(outs GR16:$dst), (ins GR16:$src1, memsrc:$src2),
499 "subc.w\t{$src2, $dst|$dst, $src2}",
500 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2))),
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000501 (implicit SRW)]>;
Anton Korobeynikov5f064292009-05-03 13:07:10 +0000502
503let isTwoAddress = 0 in {
504def SBC8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
505 "subc.b\t{$src, $dst|$dst, $src}",
506 [(store (sube (load addr:$dst), GR8:$src), addr:$dst),
507 (implicit SRW)]>;
508def SBC16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
509 "subc.w\t{$src, $dst|$dst, $src}",
510 [(store (sube (load addr:$dst), GR16:$src), addr:$dst),
511 (implicit SRW)]>;
512
513def SBC8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
514 "subc.b\t{$src, $dst|$dst, $src}",
515 [(store (sube (load addr:$dst), (i8 imm:$src)), addr:$dst),
516 (implicit SRW)]>;
517def SBC16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
518 "subc.w\t{$src, $dst|$dst, $src}",
519 [(store (sube (load addr:$dst), (i16 imm:$src)), addr:$dst),
520 (implicit SRW)]>;
521
522def SBC8mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
523 "subc.b\t{$src, $dst|$dst, $src}",
524 [(store (sube (load addr:$dst), (i8 (load addr:$src))), addr:$dst),
525 (implicit SRW)]>;
526def SBC16mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
527 "subc.w\t{$src, $dst|$dst, $src}",
528 [(store (sube (load addr:$dst), (i16 (load addr:$src))), addr:$dst),
529 (implicit SRW)]>;
Anton Korobeynikov75b685d2009-05-03 13:02:39 +0000530}
Anton Korobeynikov184a31c2009-05-03 13:03:33 +0000531
Anton Korobeynikov5f064292009-05-03 13:07:10 +0000532} // Uses = [SRW]
533
Anton Korobeynikov184a31c2009-05-03 13:03:33 +0000534// FIXME: Provide proper encoding!
Anton Korobeynikov184a31c2009-05-03 13:03:33 +0000535def SAR16r1 : Pseudo<(outs GR16:$dst), (ins GR16:$src),
536 "rra.w\t$dst",
537 [(set GR16:$dst, (MSP430rra GR16:$src)),
Anton Korobeynikovc9391402009-05-03 13:05:22 +0000538 (implicit SRW)]>;
539
540def SEXT16r : Pseudo<(outs GR16:$dst), (ins GR16:$src),
541 "sxt\t$dst",
542 [(set GR16:$dst, (sext_inreg GR16:$src, i8)),
543 (implicit SRW)]>;
544
Anton Korobeynikov5f064292009-05-03 13:07:10 +0000545//def SEXT16r : Pseudo<(outs GR16:$dst), (ins GR16:$src),
546// "sxt\t$dst",
547// [(set GR16:$dst, (sext_inreg GR16:$src, i8)),
548// (implicit SRW)]>;
549
Anton Korobeynikovc9391402009-05-03 13:05:22 +0000550} // Defs = [SRW]
Anton Korobeynikovf6ea9e92009-05-03 13:05:00 +0000551
552let isCommutable = 1 in { // X = OR Y, Z == X = OR Z, Y
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000553def OR8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
554 "bis.b\t{$src2, $dst|$dst, $src2}",
555 [(set GR8:$dst, (or GR8:$src1, GR8:$src2))]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000556def OR16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
557 "bis.w\t{$src2, $dst|$dst, $src2}",
558 [(set GR16:$dst, (or GR16:$src1, GR16:$src2))]>;
Anton Korobeynikovf6ea9e92009-05-03 13:05:00 +0000559}
560
Anton Korobeynikovd6e5e222009-05-03 13:05:42 +0000561def OR8ri : Pseudo<(outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
562 "bis.b\t{$src2, $dst|$dst, $src2}",
563 [(set GR8:$dst, (or GR8:$src1, imm:$src2))]>;
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000564def OR16ri : Pseudo<(outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
565 "bis.w\t{$src2, $dst|$dst, $src2}",
566 [(set GR16:$dst, (or GR16:$src1, imm:$src2))]>;
Anton Korobeynikovf6ea9e92009-05-03 13:05:00 +0000567
Anton Korobeynikov63ef1fe2009-05-03 13:06:46 +0000568def OR8rm : Pseudo<(outs GR8:$dst), (ins GR8:$src1, memsrc:$src2),
569 "bis.b\t{$src2, $dst|$dst, $src2}",
570 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2)))]>;
571def OR16rm : Pseudo<(outs GR16:$dst), (ins GR16:$src1, memsrc:$src2),
572 "bis.w\t{$src2, $dst|$dst, $src2}",
573 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2)))]>;
Anton Korobeynikov5f064292009-05-03 13:07:10 +0000574
575let isTwoAddress = 0 in {
576def OR8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
577 "bis.b\t{$src, $dst|$dst, $src}",
578 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
579 (implicit SRW)]>;
580def OR16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
581 "bis.w\t{$src, $dst|$dst, $src}",
582 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
583 (implicit SRW)]>;
584
585def OR8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
586 "bis.b\t{$src, $dst|$dst, $src}",
587 [(store (or (load addr:$dst), (i8 imm:$src)), addr:$dst),
588 (implicit SRW)]>;
589def OR16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
590 "bis.w\t{$src, $dst|$dst, $src}",
591 [(store (or (load addr:$dst), (i16 imm:$src)), addr:$dst),
592 (implicit SRW)]>;
593
594def OR8mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
595 "bis.b\t{$src, $dst|$dst, $src}",
596 [(store (or (load addr:$dst), (i8 (load addr:$src))), addr:$dst),
597 (implicit SRW)]>;
598def OR16mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
599 "bis.w\t{$src, $dst|$dst, $src}",
600 [(store (or (load addr:$dst), (i16 (load addr:$src))), addr:$dst),
601 (implicit SRW)]>;
602}
603
Anton Korobeynikov70ecfb72009-05-03 13:04:06 +0000604} // isTwoAddress = 1
Anton Korobeynikov4c88f112009-05-03 13:06:03 +0000605
606//===----------------------------------------------------------------------===//
607// Non-Instruction Patterns
608
609// extload
610def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
Anton Korobeynikov7aefbb32009-05-03 13:06:26 +0000611
612// truncs
613def : Pat<(i8 (trunc GR16:$src)),
614 (EXTRACT_SUBREG GR16:$src, subreg_8bit)>;
Anton Korobeynikove60685a2009-05-03 13:08:13 +0000615
Anton Korobeynikov13d927f2009-05-03 13:08:33 +0000616// GlobalAddress
617def : Pat<(i16 (MSP430Wrapper tglobaladdr :$dst)), (MOV16ri tglobaladdr :$dst)>;
618
619def : Pat<(add GR16:$src1, (MSP430Wrapper tglobaladdr :$src2)),
620 (ADD16ri GR16:$src1, tglobaladdr:$src2)>;
621
Anton Korobeynikove60685a2009-05-03 13:08:13 +0000622// calls
623def : Pat<(MSP430call (i16 tglobaladdr:$dst)),
624 (CALLi tglobaladdr:$dst)>;
625def : Pat<(MSP430call (i16 texternalsym:$dst)),
626 (CALLi texternalsym:$dst)>;