blob: 43b5263eff7e313cbab8a44c9e216f91ec2a4717 [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsISelDAGToDAG.cpp - A Dag to Dag Inst Selector for Mips --------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines an instruction selector for the MIPS target.
11//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
14#define DEBUG_TYPE "mips-isel"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "Mips.h"
Akira Hatanaka57fa3822012-01-25 03:01:35 +000016#include "MipsAnalyzeImmediate.h"
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsRegisterInfo.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
Akira Hatanaka648f00c2012-02-24 22:34:47 +000021#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000022#include "llvm/GlobalValue.h"
23#include "llvm/Instructions.h"
24#include "llvm/Intrinsics.h"
25#include "llvm/Support/CFG.h"
26#include "llvm/Type.h"
27#include "llvm/CodeGen/MachineConstantPool.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Akira Hatanaka44b6c712012-02-28 02:55:02 +000033#include "llvm/CodeGen/SelectionDAGNodes.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/Target/TargetMachine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000038using namespace llvm;
39
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000040//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041// Instruction Selector Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000042//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000043
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000044//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000045// MipsDAGToDAGISel - MIPS specific code to select MIPS machine
46// instructions for SelectionDAG operations.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000047//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000048namespace {
49
Nick Lewycky6726b6d2009-10-25 06:33:48 +000050class MipsDAGToDAGISel : public SelectionDAGISel {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000051
52 /// TM - Keep a reference to MipsTargetMachine.
53 MipsTargetMachine &TM;
54
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000055 /// Subtarget - Keep a pointer to the MipsSubtarget around so that we can
56 /// make the right decision when generating code for different targets.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000057 const MipsSubtarget &Subtarget;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000058
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000059public:
Dan Gohman1002c022008-07-07 18:00:37 +000060 explicit MipsDAGToDAGISel(MipsTargetMachine &tm) :
Dan Gohman79ce2762009-01-15 19:20:50 +000061 SelectionDAGISel(tm),
Dan Gohmanda8ac5f2008-10-03 16:55:19 +000062 TM(tm), Subtarget(tm.getSubtarget<MipsSubtarget>()) {}
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000063
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000064 // Pass Name
65 virtual const char *getPassName() const {
66 return "MIPS DAG->DAG Pattern Instruction Selection";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000067 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000068
Akira Hatanaka648f00c2012-02-24 22:34:47 +000069 virtual bool runOnMachineFunction(MachineFunction &MF);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000070
71private:
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000072 // Include the pieces autogenerated from the target description.
73 #include "MipsGenDAGISel.inc"
74
Dan Gohman99114052009-06-03 20:30:14 +000075 /// getTargetMachine - Return a reference to the TargetMachine, casted
76 /// to the target-specific type.
77 const MipsTargetMachine &getTargetMachine() {
78 return static_cast<const MipsTargetMachine &>(TM);
79 }
80
81 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
82 /// to the target-specific type.
83 const MipsInstrInfo *getInstrInfo() {
84 return getTargetMachine().getInstrInfo();
85 }
86
87 SDNode *getGlobalBaseReg();
Akira Hatanaka2fd04752011-12-20 23:10:57 +000088
89 std::pair<SDNode*, SDNode*> SelectMULT(SDNode *N, unsigned Opc, DebugLoc dl,
90 EVT Ty, bool HasLo, bool HasHi);
91
Dan Gohmaneeb3a002010-01-05 01:24:18 +000092 SDNode *Select(SDNode *N);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093
94 // Complex Pattern.
Akira Hatanaka44b6c712012-02-28 02:55:02 +000095 bool SelectAddr(SDNode *Parent, SDValue N, SDValue &Base, SDValue &Offset);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000096
Akira Hatanakabd150902011-12-07 20:15:01 +000097 // getImm - Return a target constant with the specified value.
Akira Hatanaka4d0eb632011-12-07 20:10:24 +000098 inline SDValue getImm(const SDNode *Node, unsigned Imm) {
99 return CurDAG->getTargetConstant(Imm, Node->getValueType(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000100 }
Akira Hatanaka21afc632011-06-21 00:40:49 +0000101
Akira Hatanaka7065b7b2012-03-08 01:51:59 +0000102 void ProcessFunctionAfterISel(MachineFunction &MF);
103 bool ReplaceUsesWithZeroReg(MachineRegisterInfo *MRI, const MachineInstr&);
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000104 void InitGlobalBaseReg(MachineFunction &MF);
105
Akira Hatanaka21afc632011-06-21 00:40:49 +0000106 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
107 char ConstraintCode,
108 std::vector<SDValue> &OutOps);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000109};
110
111}
112
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000113// Insert instructions to initialize the global base register in the
114// first MBB of the function. When the ABI is O32 and the relocation model is
115// PIC, the necessary instructions are emitted later to prevent optimization
116// passes from moving them.
117void MipsDAGToDAGISel::InitGlobalBaseReg(MachineFunction &MF) {
118 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Jia Liubb481f82012-02-28 07:46:26 +0000119
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000120 MachineBasicBlock &MBB = MF.front();
121 MachineBasicBlock::iterator I = MBB.begin();
122 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Akira Hatanaka4654e582012-06-14 01:16:15 +0000123 const MipsRegisterInfo *TargetRegInfo = TM.getRegisterInfo();
124 const MipsInstrInfo *MII = TM.getInstrInfo();
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000125 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
126 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
127 unsigned V0, V1, GlobalBaseReg = MipsFI->getGlobalBaseReg();
Akira Hatanaka4654e582012-06-14 01:16:15 +0000128 int FI = MipsFI->initGlobalRegFI();
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000129
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000130 const TargetRegisterClass *RC = Subtarget.isABI_N64() ?
131 (const TargetRegisterClass*)&Mips::CPU64RegsRegClass :
132 (const TargetRegisterClass*)&Mips::CPURegsRegClass;
Jia Liubb481f82012-02-28 07:46:26 +0000133
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000134 V0 = RegInfo.createVirtualRegister(RC);
135 V1 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000136
137 if (Subtarget.isABI_N64()) {
138 MF.getRegInfo().addLiveIn(Mips::T9_64);
Akira Hatanaka56e1ed52012-03-27 02:46:25 +0000139 MBB.addLiveIn(Mips::T9_64);
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000140
141 // lui $v0, %hi(%neg(%gp_rel(fname)))
142 // daddu $v1, $v0, $t9
143 // daddiu $globalbasereg, $v1, %lo(%neg(%gp_rel(fname)))
144 const GlobalValue *FName = MF.getFunction();
145 BuildMI(MBB, I, DL, TII.get(Mips::LUi64), V0)
146 .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_HI);
147 BuildMI(MBB, I, DL, TII.get(Mips::DADDu), V1).addReg(V0).addReg(Mips::T9_64);
148 BuildMI(MBB, I, DL, TII.get(Mips::DADDiu), GlobalBaseReg).addReg(V1)
149 .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_LO);
Akira Hatanaka4654e582012-06-14 01:16:15 +0000150 MII->storeRegToStackSlot(MBB, I, GlobalBaseReg, false, FI, RC,
151 TargetRegInfo);
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000152 return;
153 }
154
155 if (MF.getTarget().getRelocationModel() == Reloc::Static) {
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000156 // Set global register to __gnu_local_gp.
157 //
158 // lui $v0, %hi(__gnu_local_gp)
159 // addiu $globalbasereg, $v0, %lo(__gnu_local_gp)
160 BuildMI(MBB, I, DL, TII.get(Mips::LUi), V0)
161 .addExternalSymbol("__gnu_local_gp", MipsII::MO_ABS_HI);
162 BuildMI(MBB, I, DL, TII.get(Mips::ADDiu), GlobalBaseReg).addReg(V0)
163 .addExternalSymbol("__gnu_local_gp", MipsII::MO_ABS_LO);
Akira Hatanaka4654e582012-06-14 01:16:15 +0000164 MII->storeRegToStackSlot(MBB, I, GlobalBaseReg, false, FI, RC,
165 TargetRegInfo);
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000166 return;
Jia Liubb481f82012-02-28 07:46:26 +0000167 }
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000168
169 MF.getRegInfo().addLiveIn(Mips::T9);
170 MBB.addLiveIn(Mips::T9);
171
172 if (Subtarget.isABI_N32()) {
173 // lui $v0, %hi(%neg(%gp_rel(fname)))
174 // addu $v1, $v0, $t9
175 // addiu $globalbasereg, $v1, %lo(%neg(%gp_rel(fname)))
176 const GlobalValue *FName = MF.getFunction();
177 BuildMI(MBB, I, DL, TII.get(Mips::LUi), V0)
178 .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_HI);
179 BuildMI(MBB, I, DL, TII.get(Mips::ADDu), V1).addReg(V0).addReg(Mips::T9);
180 BuildMI(MBB, I, DL, TII.get(Mips::ADDiu), GlobalBaseReg).addReg(V1)
181 .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_LO);
Akira Hatanaka4654e582012-06-14 01:16:15 +0000182 MII->storeRegToStackSlot(MBB, I, GlobalBaseReg, false, FI, RC,
183 TargetRegInfo);
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000184 return;
185 }
186
187 assert(Subtarget.isABI_O32());
188
189 // For O32 ABI, the following instruction sequence is emitted to initialize
190 // the global base register:
191 //
192 // 0. lui $2, %hi(_gp_disp)
193 // 1. addiu $2, $2, %lo(_gp_disp)
194 // 2. addu $globalbasereg, $2, $t9
195 //
196 // We emit only the last instruction here.
197 //
198 // GNU linker requires that the first two instructions appear at the beginning
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000199 // of a function and no instructions be inserted before or between them.
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000200 // The two instructions are emitted during lowering to MC layer in order to
201 // avoid any reordering.
202 //
203 // Register $2 (Mips::V0) is added to the list of live-in registers to ensure
204 // the value instruction 1 (addiu) defines is valid when instruction 2 (addu)
205 // reads it.
206 MF.getRegInfo().addLiveIn(Mips::V0);
207 MBB.addLiveIn(Mips::V0);
208 BuildMI(MBB, I, DL, TII.get(Mips::ADDu), GlobalBaseReg)
209 .addReg(Mips::V0).addReg(Mips::T9);
Akira Hatanaka4654e582012-06-14 01:16:15 +0000210 MII->storeRegToStackSlot(MBB, I, GlobalBaseReg, false, FI, RC, TargetRegInfo);
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000211}
212
Akira Hatanaka7065b7b2012-03-08 01:51:59 +0000213bool MipsDAGToDAGISel::ReplaceUsesWithZeroReg(MachineRegisterInfo *MRI,
214 const MachineInstr& MI) {
215 unsigned DstReg = 0, ZeroReg = 0;
216
217 // Check if MI is "addiu $dst, $zero, 0" or "daddiu $dst, $zero, 0".
218 if ((MI.getOpcode() == Mips::ADDiu) &&
219 (MI.getOperand(1).getReg() == Mips::ZERO) &&
220 (MI.getOperand(2).getImm() == 0)) {
221 DstReg = MI.getOperand(0).getReg();
222 ZeroReg = Mips::ZERO;
223 } else if ((MI.getOpcode() == Mips::DADDiu) &&
224 (MI.getOperand(1).getReg() == Mips::ZERO_64) &&
225 (MI.getOperand(2).getImm() == 0)) {
226 DstReg = MI.getOperand(0).getReg();
227 ZeroReg = Mips::ZERO_64;
228 }
229
230 if (!DstReg)
231 return false;
232
233 // Replace uses with ZeroReg.
234 for (MachineRegisterInfo::use_iterator U = MRI->use_begin(DstReg),
235 E = MRI->use_end(); U != E; ++U) {
236 MachineOperand &MO = U.getOperand();
237 MachineInstr *MI = MO.getParent();
238
239 // Do not replace if it is a phi's operand or is tied to def operand.
Akira Hatanaka3011a332012-05-11 23:22:18 +0000240 if (MI->isPHI() || MI->isRegTiedToDefOperand(U.getOperandNo()) ||
241 MI->isPseudo())
Akira Hatanaka7065b7b2012-03-08 01:51:59 +0000242 continue;
243
244 MO.setReg(ZeroReg);
245 }
246
247 return true;
248}
249
250void MipsDAGToDAGISel::ProcessFunctionAfterISel(MachineFunction &MF) {
251 InitGlobalBaseReg(MF);
252
253 MachineRegisterInfo *MRI = &MF.getRegInfo();
254
255 for (MachineFunction::iterator MFI = MF.begin(), MFE = MF.end(); MFI != MFE;
256 ++MFI)
257 for (MachineBasicBlock::iterator I = MFI->begin(); I != MFI->end(); ++I)
258 ReplaceUsesWithZeroReg(MRI, *I);
259}
260
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000261bool MipsDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
262 bool Ret = SelectionDAGISel::runOnMachineFunction(MF);
Jia Liubb481f82012-02-28 07:46:26 +0000263
Akira Hatanaka7065b7b2012-03-08 01:51:59 +0000264 ProcessFunctionAfterISel(MF);
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000265
266 return Ret;
267}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000268
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000269/// getGlobalBaseReg - Output the instructions required to put the
270/// GOT address into a register.
Dan Gohman99114052009-06-03 20:30:14 +0000271SDNode *MipsDAGToDAGISel::getGlobalBaseReg() {
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000272 unsigned GlobalBaseReg = MF->getInfo<MipsFunctionInfo>()->getGlobalBaseReg();
Dan Gohman99114052009-06-03 20:30:14 +0000273 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000274}
275
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000276/// ComplexPattern used on MipsInstrInfo
277/// Used on Mips Load/Store instructions
278bool MipsDAGToDAGISel::
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000279SelectAddr(SDNode *Parent, SDValue Addr, SDValue &Base, SDValue &Offset) {
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000280 EVT ValTy = Addr.getValueType();
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000281
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000282 // If Parent is an unaligned f32 load or store, select a (base + index)
283 // floating point load/store instruction (luxc1 or suxc1).
284 const LSBaseSDNode* LS = 0;
285
286 if (Parent && (LS = dyn_cast<LSBaseSDNode>(Parent))) {
287 EVT VT = LS->getMemoryVT();
288
289 if (VT.getSizeInBits() / 8 > LS->getAlignment()) {
290 assert(TLI.allowsUnalignedMemoryAccesses(VT) &&
291 "Unaligned loads/stores not supported for this type.");
292 if (VT == MVT::f32)
293 return false;
294 }
295 }
296
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000297 // if Address is FI, get the TargetFrameIndex.
298 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000299 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), ValTy);
300 Offset = CurDAG->getTargetConstant(0, ValTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000301 return true;
302 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000303
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000304 // on PIC code Load GA
Akira Hatanaka6df7e232011-12-09 01:53:17 +0000305 if (Addr.getOpcode() == MipsISD::Wrapper) {
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000306 Base = Addr.getOperand(0);
307 Offset = Addr.getOperand(1);
Akira Hatanakaca074792011-12-08 20:34:32 +0000308 return true;
309 }
310
311 if (TM.getRelocationModel() != Reloc::PIC_) {
Bill Wendling056292f2008-09-16 21:48:12 +0000312 if ((Addr.getOpcode() == ISD::TargetExternalSymbol ||
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000313 Addr.getOpcode() == ISD::TargetGlobalAddress))
314 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000315 }
316
Akira Hatanaka5e069032011-06-02 01:03:14 +0000317 // Addresses of the form FI+const or FI|const
318 if (CurDAG->isBaseWithConstantOffset(Addr)) {
319 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Addr.getOperand(1));
320 if (isInt<16>(CN->getSExtValue())) {
321
322 // If the first operand is a FI, get the TargetFI Node
323 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>
324 (Addr.getOperand(0)))
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000325 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), ValTy);
Akira Hatanaka5e069032011-06-02 01:03:14 +0000326 else
327 Base = Addr.getOperand(0);
328
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000329 Offset = CurDAG->getTargetConstant(CN->getZExtValue(), ValTy);
Akira Hatanaka5e069032011-06-02 01:03:14 +0000330 return true;
331 }
332 }
333
Bruno Cardoso Lopes7ff6fa22007-08-18 02:16:30 +0000334 // Operand is a result from an ADD.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000335 if (Addr.getOpcode() == ISD::ADD) {
Bruno Cardoso Lopes6e0b6582009-11-16 04:33:42 +0000336 // When loading from constant pools, load the lower address part in
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000337 // the instruction itself. Example, instead of:
Bruno Cardoso Lopes6e0b6582009-11-16 04:33:42 +0000338 // lui $2, %hi($CPI1_0)
339 // addiu $2, $2, %lo($CPI1_0)
340 // lwc1 $f0, 0($2)
341 // Generate:
342 // lui $2, %hi($CPI1_0)
343 // lwc1 $f0, %lo($CPI1_0)($2)
Akira Hatanaka89dc8d72011-12-19 19:28:37 +0000344 if (Addr.getOperand(1).getOpcode() == MipsISD::Lo) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000345 SDValue LoVal = Addr.getOperand(1), Opnd0 = LoVal.getOperand(0);
346 if (isa<ConstantPoolSDNode>(Opnd0) || isa<GlobalAddressSDNode>(Opnd0) ||
347 isa<JumpTableSDNode>(Opnd0)) {
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000348 Base = Addr.getOperand(0);
Akira Hatanaka87827072012-06-13 20:33:18 +0000349 Offset = Opnd0;
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000350 return true;
Bruno Cardoso Lopes6e0b6582009-11-16 04:33:42 +0000351 }
352 }
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000353
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000354 // If an indexed floating point load/store can be emitted, return false.
355 if (LS && (LS->getMemoryVT() == MVT::f32 || LS->getMemoryVT() == MVT::f64) &&
356 Subtarget.hasMips32r2Or64())
357 return false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000358 }
359
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000360 Base = Addr;
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000361 Offset = CurDAG->getTargetConstant(0, ValTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000362 return true;
363}
364
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000365/// Select multiply instructions.
366std::pair<SDNode*, SDNode*>
Jia Liubb481f82012-02-28 07:46:26 +0000367MipsDAGToDAGISel::SelectMULT(SDNode *N, unsigned Opc, DebugLoc dl, EVT Ty,
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000368 bool HasLo, bool HasHi) {
Chad Rosiera32a08c2012-01-06 20:02:49 +0000369 SDNode *Lo = 0, *Hi = 0;
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000370 SDNode *Mul = CurDAG->getMachineNode(Opc, dl, MVT::Glue, N->getOperand(0),
371 N->getOperand(1));
372 SDValue InFlag = SDValue(Mul, 0);
373
374 if (HasLo) {
375 Lo = CurDAG->getMachineNode(Ty == MVT::i32 ? Mips::MFLO : Mips::MFLO64, dl,
376 Ty, MVT::Glue, InFlag);
377 InFlag = SDValue(Lo, 1);
378 }
379 if (HasHi)
380 Hi = CurDAG->getMachineNode(Ty == MVT::i32 ? Mips::MFHI : Mips::MFHI64, dl,
381 Ty, InFlag);
Jia Liubb481f82012-02-28 07:46:26 +0000382
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000383 return std::make_pair(Lo, Hi);
384}
385
386
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000387/// Select instructions not customized! Used for
388/// expanded, promoted and normal instructions
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000389SDNode* MipsDAGToDAGISel::Select(SDNode *Node) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000390 unsigned Opcode = Node->getOpcode();
Dale Johannesena05dca42009-02-04 23:02:30 +0000391 DebugLoc dl = Node->getDebugLoc();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000392
393 // Dump information about the Node being selected
Chris Lattner7c306da2010-03-02 06:34:30 +0000394 DEBUG(errs() << "Selecting: "; Node->dump(CurDAG); errs() << "\n");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000395
396 // If we have a custom node, we already have selected!
Dan Gohmane8be6c62008-07-17 19:10:17 +0000397 if (Node->isMachineOpcode()) {
Chris Lattner7c306da2010-03-02 06:34:30 +0000398 DEBUG(errs() << "== "; Node->dump(CurDAG); errs() << "\n");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000399 return NULL;
400 }
401
402 ///
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000403 // Instruction Selection not handled by the auto-generated
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000404 // tablegen selection should be handled here.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000405 ///
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000406 EVT NodeTy = Node->getValueType(0);
407 unsigned MultOpc;
408
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000409 switch(Opcode) {
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000410 default: break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000411
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000412 case ISD::SUBE:
413 case ISD::ADDE: {
414 SDValue InFlag = Node->getOperand(2), CmpLHS;
415 unsigned Opc = InFlag.getOpcode(); (void)Opc;
416 assert(((Opc == ISD::ADDC || Opc == ISD::ADDE) ||
417 (Opc == ISD::SUBC || Opc == ISD::SUBE)) &&
418 "(ADD|SUB)E flag operand must come from (ADD|SUB)C/E insn");
Bruno Cardoso Lopes0af5e092008-06-06 06:37:31 +0000419
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000420 unsigned MOp;
421 if (Opcode == ISD::ADDE) {
422 CmpLHS = InFlag.getValue(0);
423 MOp = Mips::ADDu;
424 } else {
425 CmpLHS = InFlag.getOperand(0);
426 MOp = Mips::SUBu;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000427 }
428
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000429 SDValue Ops[] = { CmpLHS, InFlag.getOperand(1) };
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000430
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000431 SDValue LHS = Node->getOperand(0);
432 SDValue RHS = Node->getOperand(1);
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000433
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000434 EVT VT = LHS.getValueType();
435 SDNode *Carry = CurDAG->getMachineNode(Mips::SLTu, dl, VT, Ops, 2);
436 SDNode *AddCarry = CurDAG->getMachineNode(Mips::ADDu, dl, VT,
437 SDValue(Carry,0), RHS);
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000438
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000439 return CurDAG->SelectNodeTo(Node, MOp, VT, MVT::Glue,
440 LHS, SDValue(AddCarry,0));
441 }
Bruno Cardoso Lopes0af5e092008-06-06 06:37:31 +0000442
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000443 /// Mul with two results
444 case ISD::SMUL_LOHI:
445 case ISD::UMUL_LOHI: {
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000446 if (NodeTy == MVT::i32)
447 MultOpc = (Opcode == ISD::UMUL_LOHI ? Mips::MULTu : Mips::MULT);
448 else
449 MultOpc = (Opcode == ISD::UMUL_LOHI ? Mips::DMULTu : Mips::DMULT);
Bruno Cardoso Lopes0af5e092008-06-06 06:37:31 +0000450
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000451 std::pair<SDNode*, SDNode*> LoHi = SelectMULT(Node, MultOpc, dl, NodeTy,
452 true, true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000453
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000454 if (!SDValue(Node, 0).use_empty())
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000455 ReplaceUses(SDValue(Node, 0), SDValue(LoHi.first, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000456
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000457 if (!SDValue(Node, 1).use_empty())
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000458 ReplaceUses(SDValue(Node, 1), SDValue(LoHi.second, 0));
Bruno Cardoso Lopes0af5e092008-06-06 06:37:31 +0000459
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000460 return NULL;
461 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000462
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000463 /// Special Muls
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000464 case ISD::MUL: {
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000465 // Mips32 has a 32-bit three operand mul instruction.
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000466 if (Subtarget.hasMips32() && NodeTy == MVT::i32)
Bruno Cardoso Lopesa8173b92009-11-13 18:49:59 +0000467 break;
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000468 return SelectMULT(Node, NodeTy == MVT::i32 ? Mips::MULT : Mips::DMULT,
469 dl, NodeTy, true, false).first;
470 }
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000471 case ISD::MULHS:
472 case ISD::MULHU: {
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000473 if (NodeTy == MVT::i32)
474 MultOpc = (Opcode == ISD::MULHU ? Mips::MULTu : Mips::MULT);
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000475 else
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000476 MultOpc = (Opcode == ISD::MULHU ? Mips::DMULTu : Mips::DMULT);
477
478 return SelectMULT(Node, MultOpc, dl, NodeTy, false, true).second;
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000479 }
Bruno Cardoso Lopesa8173b92009-11-13 18:49:59 +0000480
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000481 // Get target GOT address.
482 case ISD::GLOBAL_OFFSET_TABLE:
483 return getGlobalBaseReg();
Akira Hatanakaca074792011-12-08 20:34:32 +0000484
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000485 case ISD::ConstantFP: {
486 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(Node);
487 if (Node->getValueType(0) == MVT::f64 && CN->isExactlyValue(+0.0)) {
488 if (Subtarget.hasMips64()) {
489 SDValue Zero = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
490 Mips::ZERO_64, MVT::i64);
491 return CurDAG->getMachineNode(Mips::DMTC1, dl, MVT::f64, Zero);
Akira Hatanakaca074792011-12-08 20:34:32 +0000492 }
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000493
494 SDValue Zero = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
495 Mips::ZERO, MVT::i32);
496 return CurDAG->getMachineNode(Mips::BuildPairF64, dl, MVT::f64, Zero,
497 Zero);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000498 }
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000499 break;
500 }
501
Akira Hatanaka57fa3822012-01-25 03:01:35 +0000502 case ISD::Constant: {
503 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Node);
504 unsigned Size = CN->getValueSizeInBits(0);
505
506 if (Size == 32)
507 break;
508
509 MipsAnalyzeImmediate AnalyzeImm;
510 int64_t Imm = CN->getSExtValue();
511
512 const MipsAnalyzeImmediate::InstSeq &Seq =
513 AnalyzeImm.Analyze(Imm, Size, false);
Jia Liubb481f82012-02-28 07:46:26 +0000514
Akira Hatanaka57fa3822012-01-25 03:01:35 +0000515 MipsAnalyzeImmediate::InstSeq::const_iterator Inst = Seq.begin();
516 DebugLoc DL = CN->getDebugLoc();
517 SDNode *RegOpnd;
518 SDValue ImmOpnd = CurDAG->getTargetConstant(SignExtend64<16>(Inst->ImmOpnd),
519 MVT::i64);
520
521 // The first instruction can be a LUi which is different from other
522 // instructions (ADDiu, ORI and SLL) in that it does not have a register
523 // operand.
524 if (Inst->Opc == Mips::LUi64)
525 RegOpnd = CurDAG->getMachineNode(Inst->Opc, DL, MVT::i64, ImmOpnd);
526 else
527 RegOpnd =
528 CurDAG->getMachineNode(Inst->Opc, DL, MVT::i64,
529 CurDAG->getRegister(Mips::ZERO_64, MVT::i64),
530 ImmOpnd);
531
532 // The remaining instructions in the sequence are handled here.
533 for (++Inst; Inst != Seq.end(); ++Inst) {
534 ImmOpnd = CurDAG->getTargetConstant(SignExtend64<16>(Inst->ImmOpnd),
535 MVT::i64);
536 RegOpnd = CurDAG->getMachineNode(Inst->Opc, DL, MVT::i64,
537 SDValue(RegOpnd, 0), ImmOpnd);
538 }
539
540 return RegOpnd;
541 }
542
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000543 case MipsISD::ThreadPointer: {
544 EVT PtrVT = TLI.getPointerTy();
545 unsigned RdhwrOpc, SrcReg, DestReg;
546
547 if (PtrVT == MVT::i32) {
548 RdhwrOpc = Mips::RDHWR;
549 SrcReg = Mips::HWR29;
550 DestReg = Mips::V1;
551 } else {
552 RdhwrOpc = Mips::RDHWR64;
553 SrcReg = Mips::HWR29_64;
554 DestReg = Mips::V1_64;
555 }
Jia Liubb481f82012-02-28 07:46:26 +0000556
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000557 SDNode *Rdhwr =
558 CurDAG->getMachineNode(RdhwrOpc, Node->getDebugLoc(),
559 Node->getValueType(0),
560 CurDAG->getRegister(SrcReg, PtrVT));
561 SDValue Chain = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, DestReg,
562 SDValue(Rdhwr, 0));
563 SDValue ResNode = CurDAG->getCopyFromReg(Chain, dl, DestReg, PtrVT);
564 ReplaceUses(SDValue(Node, 0), ResNode);
565 return ResNode.getNode();
566 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000567 }
568
569 // Select the default instruction
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000570 SDNode *ResNode = SelectCode(Node);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000571
Chris Lattner7c306da2010-03-02 06:34:30 +0000572 DEBUG(errs() << "=> ");
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000573 if (ResNode == NULL || ResNode == Node)
574 DEBUG(Node->dump(CurDAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000575 else
576 DEBUG(ResNode->dump(CurDAG));
Chris Lattner893e1c92009-08-23 06:49:22 +0000577 DEBUG(errs() << "\n");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000578 return ResNode;
579}
580
Akira Hatanaka21afc632011-06-21 00:40:49 +0000581bool MipsDAGToDAGISel::
582SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
583 std::vector<SDValue> &OutOps) {
584 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
585 OutOps.push_back(Op);
586 return false;
587}
588
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000589/// createMipsISelDag - This pass converts a legalized DAG into a
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000590/// MIPS-specific DAG, ready for instruction scheduling.
591FunctionPass *llvm::createMipsISelDag(MipsTargetMachine &TM) {
592 return new MipsDAGToDAGISel(TM);
593}