blob: bfdf7192f4d19630bb72b9693d0b60c074cd9544 [file] [log] [blame]
Anton Korobeynikovf2e14752009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000013
14// Shifted operands. No register controlled shifts for Thumb2.
15// Note: We do not support rrx shifted operands yet.
16def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng19bb7c72009-06-27 02:26:13 +000017 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000018 [shl,srl,sra,rotr]> {
Evan Cheng19bb7c72009-06-27 02:26:13 +000019 let PrintMethod = "printT2SOOperand";
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000020 let MIOperandInfo = (ops GPR, i32imm);
21}
22
Evan Cheng36173712009-06-23 17:48:47 +000023// t2_so_imm_XFORM - Return a t2_so_imm value packed into the format
24// described for t2_so_imm def below.
25def t2_so_imm_XFORM : SDNodeXForm<imm, [{
26 return CurDAG->getTargetConstant(
27 ARM_AM::getT2SOImmVal(N->getZExtValue()), MVT::i32);
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000028}]>;
29
Evan Cheng36173712009-06-23 17:48:47 +000030// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
31def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
32 return CurDAG->getTargetConstant(
33 ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())), MVT::i32);
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000034}]>;
35
Evan Cheng36173712009-06-23 17:48:47 +000036// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
37def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
38 return CurDAG->getTargetConstant(
39 ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())), MVT::i32);
40}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000041
Evan Cheng36173712009-06-23 17:48:47 +000042// t2_so_imm - Match a 32-bit immediate operand, which is an
43// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
44// immediate splatted into multiple bytes of the word. t2_so_imm values are
45// represented in the imm field in the same 12-bit form that they are encoded
46// into t2_so_imm instructions: the 8-bit immediate is the least significant bits
47// [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
48def t2_so_imm : Operand<i32>,
49 PatLeaf<(imm), [{
50 return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1;
51 }], t2_so_imm_XFORM> {
52 let PrintMethod = "printT2SOImmOperand";
53}
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000054
Evan Cheng36173712009-06-23 17:48:47 +000055// t2_so_imm_not - Match an immediate that is a complement
56// of a t2_so_imm.
57def t2_so_imm_not : Operand<i32>,
58 PatLeaf<(imm), [{
59 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
60 }], t2_so_imm_not_XFORM> {
61 let PrintMethod = "printT2SOImmOperand";
62}
63
64// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
65def t2_so_imm_neg : Operand<i32>,
66 PatLeaf<(imm), [{
67 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
68 }], t2_so_imm_neg_XFORM> {
69 let PrintMethod = "printT2SOImmOperand";
70}
71
Evan Chengf7f986d2009-06-23 19:39:13 +000072/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
73def imm1_31 : PatLeaf<(i32 imm), [{
74 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
75}]>;
76
Evan Cheng36173712009-06-23 17:48:47 +000077/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
78def imm0_4095 : PatLeaf<(i32 imm), [{
79 return (uint32_t)N->getZExtValue() < 4096;
80}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000081
82def imm0_4095_neg : PatLeaf<(i32 imm), [{
Evan Cheng36173712009-06-23 17:48:47 +000083 return (uint32_t)(-N->getZExtValue()) < 4096;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000084}], imm_neg_XFORM>;
85
Evan Cheng36173712009-06-23 17:48:47 +000086/// imm0_65535 predicate - True if the 32-bit immediate is in the range
87/// [0.65535].
88def imm0_65535 : PatLeaf<(i32 imm), [{
89 return (uint32_t)N->getZExtValue() < 65536;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000090}]>;
91
92
Evan Cheng36173712009-06-23 17:48:47 +000093/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
94/// e.g., 0xf000ffff
95def bf_inv_mask_imm : Operand<i32>,
96 PatLeaf<(imm), [{
97 uint32_t v = (uint32_t)N->getZExtValue();
98 if (v == 0xffffffff)
99 return 0;
100 // naive checker. should do better, but simple is best for now since it's
101 // more likely to be correct.
102 while (v & 1) v >>= 1; // shift off the leading 1's
103 if (v)
104 {
105 while (!(v & 1)) v >>=1; // shift off the mask
106 while (v & 1) v >>= 1; // shift off the trailing 1's
107 }
108 // if this is a mask for clearing a bitfield, what's left should be zero.
109 return (v == 0);
110}] > {
111 let PrintMethod = "printBitfieldInvMaskImmOperand";
112}
113
114/// Split a 32-bit immediate into two 16 bit parts.
115def t2_lo16 : SDNodeXForm<imm, [{
116 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
117 MVT::i32);
118}]>;
119
120def t2_hi16 : SDNodeXForm<imm, [{
121 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
122}]>;
123
124def t2_lo16AllZero : PatLeaf<(i32 imm), [{
125 // Returns true if all low 16-bits are 0.
126 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
127 }], t2_hi16>;
128
Evan Cheng19bb7c72009-06-27 02:26:13 +0000129
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000130//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000131// Multiclass helpers...
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000132//
133
Evan Chengf7f986d2009-06-23 19:39:13 +0000134/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000135/// unary operation that produces a value. These are predicable and can be
136/// changed to modify CPSR.
Evan Chengf7f986d2009-06-23 19:39:13 +0000137multiclass T2I_un_irs<string opc, PatFrag opnode, bit Cheap = 0, bit ReMat = 0>{
138 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000139 def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src),
140 opc, " $dst, $src",
Evan Chengf7f986d2009-06-23 19:39:13 +0000141 [(set GPR:$dst, (opnode t2_so_imm:$src))]> {
142 let isAsCheapAsAMove = Cheap;
143 let isReMaterializable = ReMat;
144 }
145 // register
146 def r : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000147 opc, " $dst, $src",
Evan Chengf7f986d2009-06-23 19:39:13 +0000148 [(set GPR:$dst, (opnode GPR:$src))]>;
149 // shifted register
150 def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000151 opc, " $dst, $src",
152 [(set GPR:$dst, (opnode t2_so_reg:$src))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000153}
154
155/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000156// binary operation that produces a value. These are predicable and can be
157/// changed to modify CPSR.
Evan Chengbdd679a2009-06-26 00:19:44 +0000158multiclass T2I_bin_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000159 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000160 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
161 opc, " $dst, $lhs, $rhs",
162 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000163 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000164 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
165 opc, " $dst, $lhs, $rhs",
Evan Chengbdd679a2009-06-26 00:19:44 +0000166 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
167 let isCommutable = Commutable;
168 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000169 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000170 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
171 opc, " $dst, $lhs, $rhs",
172 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000173}
174
Evan Chengd4e2f052009-06-25 20:59:23 +0000175/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
176/// reversed. It doesn't define the 'rr' form since it's handled by its
177/// T2I_bin_irs counterpart.
178multiclass T2I_rbin_is<string opc, PatFrag opnode> {
Evan Cheng36173712009-06-23 17:48:47 +0000179 // shifted imm
180 def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000181 opc, " $dst, $rhs, $lhs",
Evan Cheng36173712009-06-23 17:48:47 +0000182 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>;
183 // shifted register
184 def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000185 opc, " $dst, $rhs, $lhs",
Evan Cheng36173712009-06-23 17:48:47 +0000186 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>;
187}
188
Evan Chengf7f986d2009-06-23 19:39:13 +0000189/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000190/// instruction modifies the CPSR register.
191let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000192multiclass T2I_bin_s_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000193 // shifted imm
Evan Cheng36173712009-06-23 17:48:47 +0000194 def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000195 !strconcat(opc, "s"), " $dst, $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000196 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000197 // register
198 def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000199 !strconcat(opc, "s"), " $dst, $lhs, $rhs",
Evan Chengbdd679a2009-06-26 00:19:44 +0000200 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
201 let isCommutable = Commutable;
202 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000203 // shifted register
Evan Cheng36173712009-06-23 17:48:47 +0000204 def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000205 !strconcat(opc, "s"), " $dst, $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000206 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000207}
208}
209
Evan Chengf7f986d2009-06-23 19:39:13 +0000210/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
211/// patterns for a binary operation that produces a value.
Evan Chengbdd679a2009-06-26 00:19:44 +0000212multiclass T2I_bin_ii12rs<string opc, PatFrag opnode, bit Commutable = 0> {
Evan Cheng36173712009-06-23 17:48:47 +0000213 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000214 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
215 opc, " $dst, $lhs, $rhs",
216 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000217 // 12-bit imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000218 def ri12 : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
219 !strconcat(opc, "w"), " $dst, $lhs, $rhs",
220 [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000221 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000222 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
223 opc, " $dst, $lhs, $rhs",
Evan Chengbdd679a2009-06-26 00:19:44 +0000224 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
225 let isCommutable = Commutable;
226 }
Evan Cheng36173712009-06-23 17:48:47 +0000227 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000228 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
229 opc, " $dst, $lhs, $rhs",
230 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000231}
232
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000233/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Chengd4e2f052009-06-25 20:59:23 +0000234/// binary operation that produces a value and use and define the carry bit.
235/// It's not predicable.
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000236let Uses = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000237multiclass T2I_adde_sube_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000238 // shifted imm
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000239 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin3536d172009-06-26 20:45:56 +0000240 opc, " $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000241 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
242 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000243 // register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000244 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin3536d172009-06-26 20:45:56 +0000245 opc, " $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000246 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Evan Chengbdd679a2009-06-26 00:19:44 +0000247 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]> {
248 let isCommutable = Commutable;
249 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000250 // shifted register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000251 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin3536d172009-06-26 20:45:56 +0000252 opc, " $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000253 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
254 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>;
255 // Carry setting variants
256 // shifted imm
257 def Sri : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
258 !strconcat(opc, "s $dst, $lhs, $rhs"),
259 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
260 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
261 let Defs = [CPSR];
262 }
263 // register
264 def Srr : T2XI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
265 !strconcat(opc, "s $dst, $lhs, $rhs"),
266 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
267 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
268 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000269 let isCommutable = Commutable;
270 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000271 // shifted register
272 def Srs : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
273 !strconcat(opc, "s $dst, $lhs, $rhs"),
274 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
275 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
276 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000277 }
Evan Cheng36173712009-06-23 17:48:47 +0000278}
279}
280
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000281/// T2I_rsc_is - Same as T2I_adde_sube_irs except the order of operands are
Evan Chengd4e2f052009-06-25 20:59:23 +0000282/// reversed. It doesn't define the 'rr' form since it's handled by its
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000283/// T2I_adde_sube_irs counterpart.
Evan Chengd4e2f052009-06-25 20:59:23 +0000284let Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000285multiclass T2I_rsc_is<string opc, PatFrag opnode> {
Evan Chengd4e2f052009-06-25 20:59:23 +0000286 // shifted imm
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000287 def ri : T2sI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
288 opc, " $dst, $rhs, $lhs",
289 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>,
290 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>;
Evan Chengd4e2f052009-06-25 20:59:23 +0000291 // shifted register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000292 def rs : T2sI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
293 opc, " $dst, $rhs, $lhs",
294 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>,
295 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>;
296 // shifted imm
297 def Sri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
Evan Chengd4e2f052009-06-25 20:59:23 +0000298 !strconcat(opc, "s $dst, $rhs, $lhs"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000299 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>,
300 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
301 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000302 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000303 // shifted register
304 def Srs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
305 !strconcat(opc, "s $dst, $rhs, $lhs"),
306 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>,
307 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
308 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000309 }
Evan Chengd4e2f052009-06-25 20:59:23 +0000310}
311}
312
313/// T2I_rbin_s_is - Same as T2I_bin_s_irs except the order of operands are
314/// reversed. It doesn't define the 'rr' form since it's handled by its
315/// T2I_bin_s_irs counterpart.
316let Defs = [CPSR] in {
317multiclass T2I_rbin_s_is<string opc, PatFrag opnode> {
Evan Cheng36173712009-06-23 17:48:47 +0000318 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000319 def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s),
320 !strconcat(opc, "${s} $dst, $rhs, $lhs"),
321 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000322 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000323 def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s),
324 !strconcat(opc, "${s} $dst, $rhs, $lhs"),
325 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000326}
327}
328
Evan Chengf7f986d2009-06-23 19:39:13 +0000329/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
330// rotate operation that produces a value.
331multiclass T2I_sh_ir<string opc, PatFrag opnode> {
332 // 5-bit imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000333 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
334 opc, " $dst, $lhs, $rhs",
335 [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000336 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000337 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
338 opc, " $dst, $lhs, $rhs",
339 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000340}
Evan Cheng36173712009-06-23 17:48:47 +0000341
Evan Chengf7f986d2009-06-23 19:39:13 +0000342/// T21_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
343/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Cheng36173712009-06-23 17:48:47 +0000344/// a explicit result, only implicitly set CPSR.
345let Uses = [CPSR] in {
346multiclass T2I_cmp_is<string opc, PatFrag opnode> {
347 // shifted imm
348 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000349 opc, " $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000350 [(opnode GPR:$lhs, t2_so_imm:$rhs)]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000351 // register
352 def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000353 opc, " $lhs, $rhs",
Evan Chengf7f986d2009-06-23 19:39:13 +0000354 [(opnode GPR:$lhs, GPR:$rhs)]>;
Evan Cheng36173712009-06-23 17:48:47 +0000355 // shifted register
356 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000357 opc, " $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000358 [(opnode GPR:$lhs, t2_so_reg:$rhs)]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000359}
360}
361
362//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000363// Instructions
364//===----------------------------------------------------------------------===//
365
366//===----------------------------------------------------------------------===//
Evan Cheng41799702009-06-24 23:47:58 +0000367// Miscellaneous Instructions.
368//
369
370let isNotDuplicable = 1 in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000371def t2PICADD : T2XI<(outs tGPR:$dst), (ins tGPR:$lhs, pclabel:$cp),
372 "$cp:\n\tadd $dst, pc",
373 [(set tGPR:$dst, (ARMpic_add tGPR:$lhs, imm:$cp))]>;
Evan Cheng41799702009-06-24 23:47:58 +0000374
375
376// LEApcrel - Load a pc-relative address into a register without offending the
377// assembler.
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000378def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p),
Evan Cheng41799702009-06-24 23:47:58 +0000379 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
380 "${:private}PCRELL${:uid}+8))\n"),
381 !strconcat("${:private}PCRELL${:uid}:\n\t",
382 "add$p $dst, pc, #PCRELV${:uid}")),
383 []>;
384
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000385def t2LEApcrelJT : T2XI<(outs GPR:$dst),
Evan Cheng41799702009-06-24 23:47:58 +0000386 (ins i32imm:$label, i32imm:$id, pred:$p),
387 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
388 "${:private}PCRELL${:uid}+8))\n"),
389 !strconcat("${:private}PCRELL${:uid}:\n\t",
390 "add$p $dst, pc, #PCRELV${:uid}")),
391 []>;
392
Evan Cheng10e82e32009-06-25 01:21:30 +0000393// ADD rd, sp, #so_imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000394def t2ADDrSPi : T2XI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
395 "add $dst, $sp, $imm",
396 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000397
398// ADD rd, sp, #imm12
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000399def t2ADDrSPi12 : T2XI<(outs GPR:$dst), (ins GPR:$sp, i32imm:$imm),
400 "addw $dst, $sp, $imm",
401 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000402
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000403def t2ADDrSPs : T2XI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
404 "addw $dst, $sp, $rhs",
405 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000406
407
Evan Cheng41799702009-06-24 23:47:58 +0000408//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000409// Load / store Instructions.
410//
411
412//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000413// Move Instructions.
414//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000415
Evan Cheng36173712009-06-23 17:48:47 +0000416let neverHasSideEffects = 1 in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000417def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src),
418 "mov", " $dst, $src", []>;
Evan Cheng36173712009-06-23 17:48:47 +0000419
Evan Chengf7f986d2009-06-23 19:39:13 +0000420let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin2dbffd42009-06-26 16:10:07 +0000421def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src),
422 "mov", " $dst, $src",
423 [(set GPR:$dst, t2_so_imm:$src)]>;
424
425let isReMaterializable = 1, isAsCheapAsAMove = 1 in
426def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src),
427 "movw", " $dst, $src",
428 [(set GPR:$dst, imm0_65535:$src)]>;
Evan Cheng36173712009-06-23 17:48:47 +0000429
Evan Cheng36173712009-06-23 17:48:47 +0000430// FIXME: Also available in ARM mode.
Evan Cheng42e6ce92009-06-23 05:23:49 +0000431let Constraints = "$src = $dst" in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000432def t2MOVTi16 : T2sI<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
433 "movt", " $dst, $imm",
434 [(set GPR:$dst,
435 (or (and GPR:$src, 0xffff), t2_lo16AllZero:$imm))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000436
437//===----------------------------------------------------------------------===//
438// Arithmetic Instructions.
439//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000440
Evan Chengbdd679a2009-06-26 00:19:44 +0000441defm t2ADD : T2I_bin_ii12rs<"add", BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000442defm t2SUB : T2I_bin_ii12rs<"sub", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000443
Evan Cheng36173712009-06-23 17:48:47 +0000444// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Evan Chengbdd679a2009-06-26 00:19:44 +0000445defm t2ADDS : T2I_bin_s_irs <"add", BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
Evan Chengd4e2f052009-06-25 20:59:23 +0000446defm t2SUBS : T2I_bin_s_irs <"sub", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000447
Evan Chengbdd679a2009-06-26 00:19:44 +0000448defm t2ADC : T2I_adde_sube_irs<"adc",BinOpFrag<(adde node:$LHS, node:$RHS)>,1>;
449defm t2SBC : T2I_adde_sube_irs<"sbc",BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000450
451// RSB, RSC
Evan Chengd4e2f052009-06-25 20:59:23 +0000452defm t2RSB : T2I_rbin_is <"rsb", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
453defm t2RSBS : T2I_rbin_s_is <"rsb", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000454defm t2RSC : T2I_rsc_is <"rsc", BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000455
456// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Evan Cheng19bb7c72009-06-27 02:26:13 +0000457def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
458 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
459def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
460 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000461
462
Evan Cheng36173712009-06-23 17:48:47 +0000463//===----------------------------------------------------------------------===//
Evan Chengf7f986d2009-06-23 19:39:13 +0000464// Shift and rotate Instructions.
465//
466
467defm t2LSL : T2I_sh_ir<"lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
468defm t2LSR : T2I_sh_ir<"lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
469defm t2ASR : T2I_sh_ir<"asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
470defm t2ROR : T2I_sh_ir<"ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
471
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000472def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src),
473 "mov", " $dst, $src, rrx",
474 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000475
476//===----------------------------------------------------------------------===//
Evan Cheng36173712009-06-23 17:48:47 +0000477// Bitwise Instructions.
478//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000479
Evan Chengbdd679a2009-06-26 00:19:44 +0000480defm t2AND : T2I_bin_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
481defm t2ORR : T2I_bin_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
482defm t2EOR : T2I_bin_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Cheng36173712009-06-23 17:48:47 +0000483
Evan Chengf7f986d2009-06-23 19:39:13 +0000484defm t2BIC : T2I_bin_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Cheng36173712009-06-23 17:48:47 +0000485
Evan Cheng19bb7c72009-06-27 02:26:13 +0000486def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm),
487 (t2BICri GPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36173712009-06-23 17:48:47 +0000488
Evan Chengf7f986d2009-06-23 19:39:13 +0000489defm t2ORN : T2I_bin_irs<"orn", BinOpFrag<(or node:$LHS, (not node:$RHS))>>;
Evan Cheng36173712009-06-23 17:48:47 +0000490
Evan Cheng19bb7c72009-06-27 02:26:13 +0000491def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm),
492 (t2ORNri GPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36173712009-06-23 17:48:47 +0000493
David Goodwin4f8708c2009-06-26 23:13:13 +0000494// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
495let AddedComplexity = 1 in
Evan Chengf7f986d2009-06-23 19:39:13 +0000496defm t2MVN : T2I_un_irs <"mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36173712009-06-23 17:48:47 +0000497
Evan Cheng19bb7c72009-06-27 02:26:13 +0000498def : T2Pat<(t2_so_imm_not:$src),
499 (t2MVNi t2_so_imm_not:$src)>;
David Goodwindcc21962009-06-25 23:11:21 +0000500
Evan Cheng36173712009-06-23 17:48:47 +0000501// A8.6.17 BFC - Bitfield clear
502// FIXME: Also available in ARM mode.
503let Constraints = "$src = $dst" in
504def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000505 "bfc", " $dst, $imm",
Evan Cheng36173712009-06-23 17:48:47 +0000506 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>;
507
508// FIXME: A8.6.18 BFI - Bitfield insert (Encoding T1)
509
510//===----------------------------------------------------------------------===//
511// Multiply Instructions.
512//
Evan Chengbdd679a2009-06-26 00:19:44 +0000513let isCommutable = 1 in
Evan Cheng36173712009-06-23 17:48:47 +0000514def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000515 "mul", " $dst, $a, $b",
Evan Cheng36173712009-06-23 17:48:47 +0000516 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
517
518def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000519 "mla", " $dst, $a, $b, $c",
Evan Cheng36173712009-06-23 17:48:47 +0000520 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
521
522def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000523 "mls", " $dst, $a, $b, $c",
Evan Cheng36173712009-06-23 17:48:47 +0000524 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>;
525
526// FIXME: SMULL, etc.
527
528//===----------------------------------------------------------------------===//
529// Misc. Arithmetic Instructions.
530//
531
Evan Cheng36173712009-06-23 17:48:47 +0000532def t2CLZ : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000533 "clz", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000534 [(set GPR:$dst, (ctlz GPR:$src))]>;
535
536def t2REV : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000537 "rev", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000538 [(set GPR:$dst, (bswap GPR:$src))]>;
539
540def t2REV16 : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000541 "rev16", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000542 [(set GPR:$dst,
543 (or (and (srl GPR:$src, (i32 8)), 0xFF),
544 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
545 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
546 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>;
547
548/////
549/// A8.6.137 REVSH
550/////
551def t2REVSH : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000552 "revsh", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000553 [(set GPR:$dst,
554 (sext_inreg
555 (or (srl (and GPR:$src, 0xFFFF), (i32 8)),
556 (shl GPR:$src, (i32 8))), i16))]>;
557
558// FIXME: PKHxx etc.
559
560//===----------------------------------------------------------------------===//
561// Comparison Instructions...
562//
563
564defm t2CMP : T2I_cmp_is<"cmp",
565 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
566defm t2CMPnz : T2I_cmp_is<"cmp",
567 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
568
569defm t2CMN : T2I_cmp_is<"cmn",
570 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
571defm t2CMNnz : T2I_cmp_is<"cmn",
572 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
573
Evan Cheng19bb7c72009-06-27 02:26:13 +0000574def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
575 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Cheng36173712009-06-23 17:48:47 +0000576
Evan Cheng19bb7c72009-06-27 02:26:13 +0000577def : T2Pat<(ARMcmpNZ GPR:$src, t2_so_imm_neg:$imm),
578 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Cheng36173712009-06-23 17:48:47 +0000579
580// FIXME: TST, TEQ, etc.
581
582// A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero.
583// Short range conditional branch. Looks awesome for loops. Need to figure
584// out how to use this one.
585
586// FIXME: Conditional moves
587
588
589//===----------------------------------------------------------------------===//
590// Non-Instruction Patterns
591//
592
Evan Cheng41799702009-06-24 23:47:58 +0000593// ConstantPool, GlobalAddress, and JumpTable
Evan Cheng19bb7c72009-06-27 02:26:13 +0000594def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>;
595def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
596def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
597 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Cheng41799702009-06-24 23:47:58 +0000598
Evan Cheng36173712009-06-23 17:48:47 +0000599// Large immediate handling.
600
Evan Cheng19bb7c72009-06-27 02:26:13 +0000601def : T2Pat<(i32 imm:$src),
602 (t2MOVTi16 (t2MOVi16 (t2_lo16 imm:$src)), (t2_hi16 imm:$src))>;