blob: 7b69d283b8f40df3bdf8fa6bbb2f122917037a3e [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
12//
13//===----------------------------------------------------------------------===//
14
15include "PPCInstrFormats.td"
16
17//===----------------------------------------------------------------------===//
18// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
Bill Wendling7173da52007-11-13 09:19:02 +000026def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
27def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
28 SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029def SDT_PPCvperm : SDTypeProfile<1, 3, [
30 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
31]>;
32
33def SDT_PPCvcmp : SDTypeProfile<1, 3, [
34 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
35]>;
36
37def SDT_PPCcondbr : SDTypeProfile<0, 3, [
38 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
39]>;
40
41def SDT_PPClbrx : SDTypeProfile<1, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
43]>;
44def SDT_PPCstbrx : SDTypeProfile<0, 4, [
45 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
46]>;
47
48//===----------------------------------------------------------------------===//
49// PowerPC specific DAG Nodes.
50//
51
52def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
53def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
54def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattneref8d6082008-01-06 06:44:58 +000055def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
56 [SDNPHasChain, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
Dale Johannesen3d8578b2007-10-10 01:01:31 +000058// This sequence is used for long double->int conversions. It changes the
59// bits in the FPSCR which is not modelled.
60def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
61 [SDNPOutFlag]>;
62def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
63 [SDNPInFlag, SDNPOutFlag]>;
64def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
65 [SDNPInFlag, SDNPOutFlag]>;
66def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
67 [SDNPInFlag, SDNPOutFlag]>;
68def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
69 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
70 SDTCisVT<3, f64>]>,
71 [SDNPInFlag]>;
72
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073def PPCfsel : SDNode<"PPCISD::FSEL",
74 // Type constraint for fsel.
75 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
76 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
77
78def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
79def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
80def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
81def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
82
83def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
84
85// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
86// amounts. These nodes are generated by the multi-precision shift code.
87def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
88def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
89def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
90
91def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattneref8d6082008-01-06 06:44:58 +000092def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
93 [SDNPHasChain, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094
95// These are target-independent nodes, but have target-specific formats.
Bill Wendling7173da52007-11-13 09:19:02 +000096def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling7173da52007-11-13 09:19:02 +000098def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Bill Wendling22f8deb2007-11-13 00:44:25 +000099 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000100
101def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
102def PPCcall_Macho : SDNode<"PPCISD::CALL_Macho", SDT_PPCCall,
103 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
104def PPCcall_ELF : SDNode<"PPCISD::CALL_ELF", SDT_PPCCall,
105 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
106def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
107 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
108def PPCbctrl_Macho : SDNode<"PPCISD::BCTRL_Macho", SDTRet,
109 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
110
111def PPCbctrl_ELF : SDNode<"PPCISD::BCTRL_ELF", SDTRet,
112 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
113
114def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
115 [SDNPHasChain, SDNPOptInFlag]>;
116
117def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
118def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
119
120def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
121 [SDNPHasChain, SDNPOptInFlag]>;
122
123def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, [SDNPHasChain]>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000124def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
125 [SDNPHasChain, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126
127// Instructions to support dynamic alloca.
128def SDTDynOp : SDTypeProfile<1, 2, []>;
129def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
130
131//===----------------------------------------------------------------------===//
132// PowerPC specific transformation functions and pattern fragments.
133//
134
135def SHL32 : SDNodeXForm<imm, [{
136 // Transformation function: 31 - imm
137 return getI32Imm(31 - N->getValue());
138}]>;
139
140def SRL32 : SDNodeXForm<imm, [{
141 // Transformation function: 32 - imm
142 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
143}]>;
144
145def LO16 : SDNodeXForm<imm, [{
146 // Transformation function: get the low 16 bits.
147 return getI32Imm((unsigned short)N->getValue());
148}]>;
149
150def HI16 : SDNodeXForm<imm, [{
151 // Transformation function: shift the immediate value down into the low bits.
152 return getI32Imm((unsigned)N->getValue() >> 16);
153}]>;
154
155def HA16 : SDNodeXForm<imm, [{
156 // Transformation function: shift the immediate value down into the low bits.
157 signed int Val = N->getValue();
158 return getI32Imm((Val - (signed short)Val) >> 16);
159}]>;
160def MB : SDNodeXForm<imm, [{
161 // Transformation function: get the start bit of a mask
162 unsigned mb, me;
163 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
164 return getI32Imm(mb);
165}]>;
166
167def ME : SDNodeXForm<imm, [{
168 // Transformation function: get the end bit of a mask
169 unsigned mb, me;
170 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
171 return getI32Imm(me);
172}]>;
173def maskimm32 : PatLeaf<(imm), [{
174 // maskImm predicate - True if immediate is a run of ones.
175 unsigned mb, me;
176 if (N->getValueType(0) == MVT::i32)
177 return isRunOfOnes((unsigned)N->getValue(), mb, me);
178 else
179 return false;
180}]>;
181
182def immSExt16 : PatLeaf<(imm), [{
183 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
184 // field. Used by instructions like 'addi'.
185 if (N->getValueType(0) == MVT::i32)
186 return (int32_t)N->getValue() == (short)N->getValue();
187 else
188 return (int64_t)N->getValue() == (short)N->getValue();
189}]>;
190def immZExt16 : PatLeaf<(imm), [{
191 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
192 // field. Used by instructions like 'ori'.
193 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
194}], LO16>;
195
196// imm16Shifted* - These match immediates where the low 16-bits are zero. There
197// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
198// identical in 32-bit mode, but in 64-bit mode, they return true if the
199// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
200// clear).
201def imm16ShiftedZExt : PatLeaf<(imm), [{
202 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
203 // immediate are set. Used by instructions like 'xoris'.
204 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
205}], HI16>;
206
207def imm16ShiftedSExt : PatLeaf<(imm), [{
208 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
209 // immediate are set. Used by instructions like 'addis'. Identical to
210 // imm16ShiftedZExt in 32-bit mode.
211 if (N->getValue() & 0xFFFF) return false;
212 if (N->getValueType(0) == MVT::i32)
213 return true;
214 // For 64-bit, make sure it is sext right.
215 return N->getValue() == (uint64_t)(int)N->getValue();
216}], HI16>;
217
218
219//===----------------------------------------------------------------------===//
220// PowerPC Flag Definitions.
221
222class isPPC64 { bit PPC64 = 1; }
223class isDOT {
224 list<Register> Defs = [CR0];
225 bit RC = 1;
226}
227
228class RegConstraint<string C> {
229 string Constraints = C;
230}
231class NoEncode<string E> {
232 string DisableEncoding = E;
233}
234
235
236//===----------------------------------------------------------------------===//
237// PowerPC Operand Definitions.
238
239def s5imm : Operand<i32> {
240 let PrintMethod = "printS5ImmOperand";
241}
242def u5imm : Operand<i32> {
243 let PrintMethod = "printU5ImmOperand";
244}
245def u6imm : Operand<i32> {
246 let PrintMethod = "printU6ImmOperand";
247}
248def s16imm : Operand<i32> {
249 let PrintMethod = "printS16ImmOperand";
250}
251def u16imm : Operand<i32> {
252 let PrintMethod = "printU16ImmOperand";
253}
254def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
255 let PrintMethod = "printS16X4ImmOperand";
256}
257def target : Operand<OtherVT> {
258 let PrintMethod = "printBranchOperand";
259}
260def calltarget : Operand<iPTR> {
261 let PrintMethod = "printCallOperand";
262}
263def aaddr : Operand<iPTR> {
264 let PrintMethod = "printAbsAddrOperand";
265}
266def piclabel: Operand<iPTR> {
267 let PrintMethod = "printPICLabel";
268}
269def symbolHi: Operand<i32> {
270 let PrintMethod = "printSymbolHi";
271}
272def symbolLo: Operand<i32> {
273 let PrintMethod = "printSymbolLo";
274}
275def crbitm: Operand<i8> {
276 let PrintMethod = "printcrbitm";
277}
278// Address operands
279def memri : Operand<iPTR> {
280 let PrintMethod = "printMemRegImm";
281 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
282}
283def memrr : Operand<iPTR> {
284 let PrintMethod = "printMemRegReg";
285 let MIOperandInfo = (ops ptr_rc, ptr_rc);
286}
287def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
288 let PrintMethod = "printMemRegImmShifted";
289 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
290}
291
292// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
293// that doesn't matter.
294def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
295 (ops (i32 20), CR0)> {
296 let PrintMethod = "printPredicateOperand";
297}
298
299// Define PowerPC specific addressing mode.
300def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
301def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
302def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
303def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
304
305/// This is just the offset part of iaddr, used for preinc.
306def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
307
308//===----------------------------------------------------------------------===//
309// PowerPC Instruction Predicate Definitions.
310def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Cheng9d99c5e2007-10-23 06:42:42 +0000311def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
312def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313
314
315//===----------------------------------------------------------------------===//
316// PowerPC Instruction Definitions.
317
318// Pseudo-instructions:
319
320let hasCtrlDep = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000321let Defs = [R1], Uses = [R1] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000322def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323 "${:comment} ADJCALLSTACKDOWN",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000324 [(callseq_start imm:$amt)]>;
Bill Wendling22f8deb2007-11-13 00:44:25 +0000325def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326 "${:comment} ADJCALLSTACKUP",
Bill Wendling22f8deb2007-11-13 00:44:25 +0000327 [(callseq_end imm:$amt1, imm:$amt2)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000328}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329
Evan Chengb783fa32007-07-19 01:14:50 +0000330def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331 "UPDATE_VRSAVE $rD, $rS", []>;
332}
333
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000334let Defs = [R1], Uses = [R1] in
Evan Chengb783fa32007-07-19 01:14:50 +0000335def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000336 "${:comment} DYNALLOC $result, $negsize, $fpsi",
337 [(set GPRC:$result,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000338 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339
Evan Chenge399fbb2007-12-12 23:12:09 +0000340let isImplicitDef = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000341def IMPLICIT_DEF_GPRC: Pseudo<(outs GPRC:$rD), (ins),
342 "${:comment}IMPLICIT_DEF_GPRC $rD",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set GPRC:$rD, (undef))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000344def IMPLICIT_DEF_F8 : Pseudo<(outs F8RC:$rD), (ins),
345 "${:comment} IMPLICIT_DEF_F8 $rD",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set F8RC:$rD, (undef))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000347def IMPLICIT_DEF_F4 : Pseudo<(outs F4RC:$rD), (ins),
348 "${:comment} IMPLICIT_DEF_F4 $rD",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 [(set F4RC:$rD, (undef))]>;
Evan Chenge399fbb2007-12-12 23:12:09 +0000350}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351
352// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
353// scheduler into a branch sequence.
354let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
355 PPC970_Single = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000356 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
358 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000359 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
361 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000362 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
364 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000365 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
367 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000368 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
370 []>;
371}
372
Evan Cheng37e7c752007-07-21 00:34:19 +0000373let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 let isReturn = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000375 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376 "b${p:cc}lr ${p:reg}", BrB,
377 [(retflag)]>;
Owen Andersonf8053082007-11-12 07:39:39 +0000378 let isBranch = 1, isIndirectBranch = 1 in
379 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380}
381
382
383
384let Defs = [LR] in
Evan Chengb783fa32007-07-19 01:14:50 +0000385 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386 PPC970_Unit_BRU;
387
Evan Cheng37e7c752007-07-21 00:34:19 +0000388let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 let isBarrier = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000390 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 "b $dst", BrB,
392 [(br bb:$dst)]>;
393 }
394
395 // BCC represents an arbitrary conditional branch on a predicate.
396 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
397 // a two-value operand where a dag node expects two operands. :(
Evan Chengb783fa32007-07-19 01:14:50 +0000398 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 "b${cond:cc} ${cond:reg}, $dst"
400 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
401}
402
403// Macho ABI Calls.
Evan Cheng37e7c752007-07-21 00:34:19 +0000404let isCall = 1, PPC970_Unit = 7,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000405 // All calls clobber the non-callee saved registers...
406 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
407 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
408 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
409 LR,CTR,
410 CR0,CR1,CR5,CR6,CR7] in {
411 // Convenient aliases for call instructions
412 def BL_Macho : IForm<18, 0, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000413 (outs), (ins calltarget:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414 "bl $func", BrB, []>; // See Pat patterns below.
415 def BLA_Macho : IForm<18, 1, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000416 (outs), (ins aaddr:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 "bla $func", BrB, [(PPCcall_Macho (i32 imm:$func))]>;
418 def BCTRL_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000419 (outs), (ins variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420 "bctrl", BrB,
Evan Cheng9d99c5e2007-10-23 06:42:42 +0000421 [(PPCbctrl_Macho)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422}
423
424// ELF ABI Calls.
Evan Cheng37e7c752007-07-21 00:34:19 +0000425let isCall = 1, PPC970_Unit = 7,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426 // All calls clobber the non-callee saved registers...
427 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
428 F0,F1,F2,F3,F4,F5,F6,F7,F8,
429 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
430 LR,CTR,
431 CR0,CR1,CR5,CR6,CR7] in {
432 // Convenient aliases for call instructions
433 def BL_ELF : IForm<18, 0, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000434 (outs), (ins calltarget:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435 "bl $func", BrB, []>; // See Pat patterns below.
436 def BLA_ELF : IForm<18, 1, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000437 (outs), (ins aaddr:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438 "bla $func", BrB,
439 [(PPCcall_ELF (i32 imm:$func))]>;
440 def BCTRL_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000441 (outs), (ins variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000442 "bctrl", BrB,
Evan Cheng9d99c5e2007-10-23 06:42:42 +0000443 [(PPCbctrl_ELF)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000444}
445
446// DCB* instructions.
Evan Chengb783fa32007-07-19 01:14:50 +0000447def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
449 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000450def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000451 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
452 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000453def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
455 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000456def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
458 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000459def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
461 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000462def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
464 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000465def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000466 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
467 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000468def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
470 PPC970_DGroup_Single;
471
472//===----------------------------------------------------------------------===//
473// PPC32 Load Instructions.
474//
475
476// Unindexed (r+i) Loads.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000477let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000478def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 "lbz $rD, $src", LdStGeneral,
480 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000481def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482 "lha $rD, $src", LdStLHA,
483 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
484 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000485def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 "lhz $rD, $src", LdStGeneral,
487 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000488def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 "lwz $rD, $src", LdStGeneral,
490 [(set GPRC:$rD, (load iaddr:$src))]>;
491
Evan Chengb783fa32007-07-19 01:14:50 +0000492def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 "lfs $rD, $src", LdStLFDU,
494 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000495def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496 "lfd $rD, $src", LdStLFD,
497 [(set F8RC:$rD, (load iaddr:$src))]>;
498
499
500// Unindexed (r+i) Loads with Update (preinc).
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000501def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 "lbzu $rD, $addr", LdStGeneral,
503 []>, RegConstraint<"$addr.reg = $ea_result">,
504 NoEncode<"$ea_result">;
505
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000506def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 "lhau $rD, $addr", LdStGeneral,
508 []>, RegConstraint<"$addr.reg = $ea_result">,
509 NoEncode<"$ea_result">;
510
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000511def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512 "lhzu $rD, $addr", LdStGeneral,
513 []>, RegConstraint<"$addr.reg = $ea_result">,
514 NoEncode<"$ea_result">;
515
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000516def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517 "lwzu $rD, $addr", LdStGeneral,
518 []>, RegConstraint<"$addr.reg = $ea_result">,
519 NoEncode<"$ea_result">;
520
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000521def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522 "lfs $rD, $addr", LdStLFDU,
523 []>, RegConstraint<"$addr.reg = $ea_result">,
524 NoEncode<"$ea_result">;
525
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000526def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527 "lfd $rD, $addr", LdStLFD,
528 []>, RegConstraint<"$addr.reg = $ea_result">,
529 NoEncode<"$ea_result">;
530}
531
532// Indexed (r+r) Loads.
533//
Chris Lattner1a1932c2008-01-06 23:38:27 +0000534let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000535def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 "lbzx $rD, $src", LdStGeneral,
537 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000538def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539 "lhax $rD, $src", LdStLHA,
540 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
541 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000542def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 "lhzx $rD, $src", LdStGeneral,
544 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000545def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 "lwzx $rD, $src", LdStGeneral,
547 [(set GPRC:$rD, (load xaddr:$src))]>;
548
549
Evan Chengb783fa32007-07-19 01:14:50 +0000550def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 "lhbrx $rD, $src", LdStGeneral,
552 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000553def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 "lwbrx $rD, $src", LdStGeneral,
555 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
556
Evan Chengb783fa32007-07-19 01:14:50 +0000557def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558 "lfsx $frD, $src", LdStLFDU,
559 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000560def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000561 "lfdx $frD, $src", LdStLFDU,
562 [(set F8RC:$frD, (load xaddr:$src))]>;
563}
564
565//===----------------------------------------------------------------------===//
566// PPC32 Store Instructions.
567//
568
569// Unindexed (r+i) Stores.
Chris Lattner8f34d942008-01-06 05:53:26 +0000570let PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000571def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572 "stb $rS, $src", LdStGeneral,
573 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000574def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575 "sth $rS, $src", LdStGeneral,
576 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000577def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 "stw $rS, $src", LdStGeneral,
579 [(store GPRC:$rS, iaddr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000580def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 "stfs $rS, $dst", LdStUX,
582 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000583def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584 "stfd $rS, $dst", LdStUX,
585 [(store F8RC:$rS, iaddr:$dst)]>;
586}
587
588// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner8f34d942008-01-06 05:53:26 +0000589let PPC970_Unit = 2 in {
Evan Chengeface712007-07-20 00:20:46 +0000590def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591 symbolLo:$ptroff, ptr_rc:$ptrreg),
592 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
593 [(set ptr_rc:$ea_res,
594 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
595 iaddroff:$ptroff))]>,
596 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengeface712007-07-20 00:20:46 +0000597def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598 symbolLo:$ptroff, ptr_rc:$ptrreg),
599 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
600 [(set ptr_rc:$ea_res,
601 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
602 iaddroff:$ptroff))]>,
603 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengeface712007-07-20 00:20:46 +0000604def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000605 symbolLo:$ptroff, ptr_rc:$ptrreg),
606 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
607 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
608 iaddroff:$ptroff))]>,
609 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengeface712007-07-20 00:20:46 +0000610def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 symbolLo:$ptroff, ptr_rc:$ptrreg),
612 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
613 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
614 iaddroff:$ptroff))]>,
615 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengeface712007-07-20 00:20:46 +0000616def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 symbolLo:$ptroff, ptr_rc:$ptrreg),
618 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
619 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
620 iaddroff:$ptroff))]>,
621 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
622}
623
624
625// Indexed (r+r) Stores.
626//
Chris Lattner8f34d942008-01-06 05:53:26 +0000627let PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000628def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000629 "stbx $rS, $dst", LdStGeneral,
630 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
631 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000632def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633 "sthx $rS, $dst", LdStGeneral,
634 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
635 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000636def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637 "stwx $rS, $dst", LdStGeneral,
638 [(store GPRC:$rS, xaddr:$dst)]>,
639 PPC970_DGroup_Cracked;
Chris Lattner8f34d942008-01-06 05:53:26 +0000640
Chris Lattner6887b142008-01-06 08:36:04 +0000641let mayStore = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000642def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643 "stwux $rS, $rA, $rB", LdStGeneral,
644 []>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000645}
Evan Chengb783fa32007-07-19 01:14:50 +0000646def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 "sthbrx $rS, $dst", LdStGeneral,
648 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
649 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000650def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651 "stwbrx $rS, $dst", LdStGeneral,
652 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
653 PPC970_DGroup_Cracked;
654
Evan Chengb783fa32007-07-19 01:14:50 +0000655def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000656 "stfiwx $frS, $dst", LdStUX,
657 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000658
Evan Chengb783fa32007-07-19 01:14:50 +0000659def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660 "stfsx $frS, $dst", LdStUX,
661 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000662def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663 "stfdx $frS, $dst", LdStUX,
664 [(store F8RC:$frS, xaddr:$dst)]>;
665}
666
667
668//===----------------------------------------------------------------------===//
669// PPC32 Arithmetic Instructions.
670//
671
672let PPC970_Unit = 1 in { // FXU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000673def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 "addi $rD, $rA, $imm", IntGeneral,
675 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000676def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677 "addic $rD, $rA, $imm", IntGeneral,
678 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
679 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000680def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681 "addic. $rD, $rA, $imm", IntGeneral,
682 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000683def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684 "addis $rD, $rA, $imm", IntGeneral,
685 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000686def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687 "la $rD, $sym($rA)", IntGeneral,
688 [(set GPRC:$rD, (add GPRC:$rA,
689 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000690def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 "mulli $rD, $rA, $imm", IntMulLI,
692 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000693def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694 "subfic $rD, $rA, $imm", IntGeneral,
695 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000696
Bill Wendling722b4122007-12-19 06:07:48 +0000697let isReMaterializable = 1, neverHasSideEffects = 1 in {
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000698 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
699 "li $rD, $imm", IntGeneral,
700 [(set GPRC:$rD, immSExt16:$imm)]>;
701 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
702 "lis $rD, $imm", IntGeneral,
703 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
704}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705}
706
707let PPC970_Unit = 1 in { // FXU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000708def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709 "andi. $dst, $src1, $src2", IntGeneral,
710 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
711 isDOT;
Evan Chengb783fa32007-07-19 01:14:50 +0000712def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713 "andis. $dst, $src1, $src2", IntGeneral,
714 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
715 isDOT;
Evan Chengb783fa32007-07-19 01:14:50 +0000716def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717 "ori $dst, $src1, $src2", IntGeneral,
718 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000719def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 "oris $dst, $src1, $src2", IntGeneral,
721 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000722def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 "xori $dst, $src1, $src2", IntGeneral,
724 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000725def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726 "xoris $dst, $src1, $src2", IntGeneral,
727 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000728def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 []>;
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000730def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000732def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733 "cmplwi $dst, $src1, $src2", IntCompare>;
734}
735
736
737let PPC970_Unit = 1 in { // FXU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000738def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739 "nand $rA, $rS, $rB", IntGeneral,
740 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000741def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 "and $rA, $rS, $rB", IntGeneral,
743 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000744def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745 "andc $rA, $rS, $rB", IntGeneral,
746 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000747def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 "or $rA, $rS, $rB", IntGeneral,
749 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000750def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000751 "nor $rA, $rS, $rB", IntGeneral,
752 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000753def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754 "orc $rA, $rS, $rB", IntGeneral,
755 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000756def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 "eqv $rA, $rS, $rB", IntGeneral,
758 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000759def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760 "xor $rA, $rS, $rB", IntGeneral,
761 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000762def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763 "slw $rA, $rS, $rB", IntGeneral,
764 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000765def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000766 "srw $rA, $rS, $rB", IntGeneral,
767 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000768def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000769 "sraw $rA, $rS, $rB", IntShift,
770 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
771}
772
773let PPC970_Unit = 1 in { // FXU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000774def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775 "srawi $rA, $rS, $SH", IntShift,
776 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000777def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778 "cntlzw $rA, $rS", IntGeneral,
779 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000780def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000781 "extsb $rA, $rS", IntGeneral,
782 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000783def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784 "extsh $rA, $rS", IntGeneral,
785 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
786
Evan Chengb783fa32007-07-19 01:14:50 +0000787def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Chengb783fa32007-07-19 01:14:50 +0000789def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000790 "cmplw $crD, $rA, $rB", IntCompare>;
791}
792let PPC970_Unit = 3 in { // FPU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000793//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Chengb783fa32007-07-19 01:14:50 +0000795def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Chengb783fa32007-07-19 01:14:50 +0000797def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798 "fcmpu $crD, $fA, $fB", FPCompare>;
799
Evan Chengb783fa32007-07-19 01:14:50 +0000800def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000801 "fctiwz $frD, $frB", FPGeneral,
802 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000803def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804 "frsp $frD, $frB", FPGeneral,
805 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000806def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807 "fsqrt $frD, $frB", FPSqrt,
808 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000809def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 "fsqrts $frD, $frB", FPSqrt,
811 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
812}
813
814/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
815///
816/// Note that these are defined as pseudo-ops on the PPC970 because they are
817/// often coalesced away and we don't want the dispatch group builder to think
818/// that they will fill slots (which could cause the load of a LSU reject to
819/// sneak into a d-group with a store).
Evan Chengb783fa32007-07-19 01:14:50 +0000820def FMRS : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000821 "fmr $frD, $frB", FPGeneral,
822 []>, // (set F4RC:$frD, F4RC:$frB)
823 PPC970_Unit_Pseudo;
Evan Chengb783fa32007-07-19 01:14:50 +0000824def FMRD : XForm_26<63, 72, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000825 "fmr $frD, $frB", FPGeneral,
826 []>, // (set F8RC:$frD, F8RC:$frB)
827 PPC970_Unit_Pseudo;
Evan Chengb783fa32007-07-19 01:14:50 +0000828def FMRSD : XForm_26<63, 72, (outs F8RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000829 "fmr $frD, $frB", FPGeneral,
830 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
831 PPC970_Unit_Pseudo;
832
833let PPC970_Unit = 3 in { // FPU Operations.
834// These are artificially split into two different forms, for 4/8 byte FP.
Evan Chengb783fa32007-07-19 01:14:50 +0000835def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836 "fabs $frD, $frB", FPGeneral,
837 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000838def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000839 "fabs $frD, $frB", FPGeneral,
840 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000841def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 "fnabs $frD, $frB", FPGeneral,
843 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000844def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845 "fnabs $frD, $frB", FPGeneral,
846 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000847def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 "fneg $frD, $frB", FPGeneral,
849 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000850def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 "fneg $frD, $frB", FPGeneral,
852 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
853}
854
855
856// XL-Form instructions. condition register logical ops.
857//
Evan Chengb783fa32007-07-19 01:14:50 +0000858def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859 "mcrf $BF, $BFA", BrMCR>,
860 PPC970_DGroup_First, PPC970_Unit_CRU;
861
Evan Chengb783fa32007-07-19 01:14:50 +0000862def CREQV : XLForm_1<19, 289, (outs CRRC:$CRD), (ins CRRC:$CRA, CRRC:$CRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863 "creqv $CRD, $CRA, $CRB", BrCR,
864 []>;
865
Evan Chengb783fa32007-07-19 01:14:50 +0000866def SETCR : XLForm_1_ext<19, 289, (outs CRRC:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867 "creqv $dst, $dst, $dst", BrCR,
868 []>;
869
870// XFX-Form instructions. Instructions that deal with SPRs.
871//
Evan Chengb783fa32007-07-19 01:14:50 +0000872def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
873 "mfctr $rT", SprMFSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 PPC970_DGroup_First, PPC970_Unit_FXU;
875let Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000876def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
877 "mtctr $rS", SprMTSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878 PPC970_DGroup_First, PPC970_Unit_FXU;
879}
880
Evan Chengb783fa32007-07-19 01:14:50 +0000881def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
882 "mtlr $rS", SprMTSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 PPC970_DGroup_First, PPC970_Unit_FXU;
Evan Chengb783fa32007-07-19 01:14:50 +0000884def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
885 "mflr $rT", SprMFSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 PPC970_DGroup_First, PPC970_Unit_FXU;
887
888// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
889// a GPR on the PPC970. As such, copies in and out have the same performance
890// characteristics as an OR instruction.
Evan Chengb783fa32007-07-19 01:14:50 +0000891def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892 "mtspr 256, $rS", IntGeneral>,
893 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Chengb783fa32007-07-19 01:14:50 +0000894def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895 "mfspr $rT, 256", IntGeneral>,
896 PPC970_DGroup_First, PPC970_Unit_FXU;
897
Evan Chengb783fa32007-07-19 01:14:50 +0000898def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 "mtcrf $FXM, $rS", BrMCRX>,
900 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Chengb783fa32007-07-19 01:14:50 +0000901def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins), "mfcr $rT", SprMFCR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Chengb783fa32007-07-19 01:14:50 +0000903def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904 "mfcr $rT, $FXM", SprMFCR>,
905 PPC970_DGroup_First, PPC970_Unit_CRU;
906
Dale Johannesen3d8578b2007-10-10 01:01:31 +0000907// Instructions to manipulate FPSCR. Only long double handling uses these.
908// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
909
910def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
911 "mffs $rT", IntMFFS,
912 [(set F8RC:$rT, (PPCmffs))]>,
913 PPC970_DGroup_Single, PPC970_Unit_FPU;
914def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
915 "mtfsb0 $FM", IntMTFSB0,
916 [(PPCmtfsb0 (i32 imm:$FM))]>,
917 PPC970_DGroup_Single, PPC970_Unit_FPU;
918def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
919 "mtfsb1 $FM", IntMTFSB0,
920 [(PPCmtfsb1 (i32 imm:$FM))]>,
921 PPC970_DGroup_Single, PPC970_Unit_FPU;
922def FADDrtz: AForm_2<63, 21,
923 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
924 "fadd $FRT, $FRA, $FRB", FPGeneral,
925 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
926 PPC970_DGroup_Single, PPC970_Unit_FPU;
927// MTFSF does not actually produce an FP result. We pretend it copies
928// input reg B to the output. If we didn't do this it would look like the
929// instruction had no outputs (because we aren't modelling the FPSCR) and
930// it would be deleted.
931def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
932 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
933 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
934 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
935 F8RC:$rT, F8RC:$FRB))]>,
936 PPC970_DGroup_Single, PPC970_Unit_FPU;
937
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938let PPC970_Unit = 1 in { // FXU Operations.
939
940// XO-Form instructions. Arithmetic instructions that can set overflow bit
941//
Evan Chengb783fa32007-07-19 01:14:50 +0000942def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943 "add $rT, $rA, $rB", IntGeneral,
944 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000945def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946 "addc $rT, $rA, $rB", IntGeneral,
947 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
948 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000949def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 "adde $rT, $rA, $rB", IntGeneral,
951 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000952def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953 "divw $rT, $rA, $rB", IntDivW,
954 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
955 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000956def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000957 "divwu $rT, $rA, $rB", IntDivW,
958 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
959 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000960def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961 "mulhw $rT, $rA, $rB", IntMulHW,
962 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000963def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964 "mulhwu $rT, $rA, $rB", IntMulHWU,
965 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000966def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000967 "mullw $rT, $rA, $rB", IntMulHW,
968 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000969def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000970 "subf $rT, $rA, $rB", IntGeneral,
971 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000972def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973 "subfc $rT, $rA, $rB", IntGeneral,
974 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
975 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000976def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977 "subfe $rT, $rA, $rB", IntGeneral,
978 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000979def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980 "addme $rT, $rA", IntGeneral,
981 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000982def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983 "addze $rT, $rA", IntGeneral,
984 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000985def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986 "neg $rT, $rA", IntGeneral,
987 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000988def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989 "subfme $rT, $rA", IntGeneral,
990 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000991def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992 "subfze $rT, $rA", IntGeneral,
993 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
994}
995
996// A-Form instructions. Most of the instructions executed in the FPU are of
997// this type.
998//
999let PPC970_Unit = 3 in { // FPU Operations.
1000def FMADD : AForm_1<63, 29,
Evan Chengb783fa32007-07-19 01:14:50 +00001001 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1003 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1004 F8RC:$FRB))]>,
1005 Requires<[FPContractions]>;
1006def FMADDS : AForm_1<59, 29,
Evan Chengb783fa32007-07-19 01:14:50 +00001007 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001008 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1009 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1010 F4RC:$FRB))]>,
1011 Requires<[FPContractions]>;
1012def FMSUB : AForm_1<63, 28,
Evan Chengb783fa32007-07-19 01:14:50 +00001013 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001014 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1015 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1016 F8RC:$FRB))]>,
1017 Requires<[FPContractions]>;
1018def FMSUBS : AForm_1<59, 28,
Evan Chengb783fa32007-07-19 01:14:50 +00001019 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1021 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1022 F4RC:$FRB))]>,
1023 Requires<[FPContractions]>;
1024def FNMADD : AForm_1<63, 31,
Evan Chengb783fa32007-07-19 01:14:50 +00001025 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1027 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1028 F8RC:$FRB)))]>,
1029 Requires<[FPContractions]>;
1030def FNMADDS : AForm_1<59, 31,
Evan Chengb783fa32007-07-19 01:14:50 +00001031 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1033 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1034 F4RC:$FRB)))]>,
1035 Requires<[FPContractions]>;
1036def FNMSUB : AForm_1<63, 30,
Evan Chengb783fa32007-07-19 01:14:50 +00001037 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1039 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1040 F8RC:$FRB)))]>,
1041 Requires<[FPContractions]>;
1042def FNMSUBS : AForm_1<59, 30,
Evan Chengb783fa32007-07-19 01:14:50 +00001043 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1045 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1046 F4RC:$FRB)))]>,
1047 Requires<[FPContractions]>;
1048// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1049// having 4 of these, force the comparison to always be an 8-byte double (code
1050// should use an FMRSD if the input comparison value really wants to be a float)
1051// and 4/8 byte forms for the result and operand type..
1052def FSELD : AForm_1<63, 23,
Evan Chengb783fa32007-07-19 01:14:50 +00001053 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001054 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
1055 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
1056def FSELS : AForm_1<63, 23,
Evan Chengb783fa32007-07-19 01:14:50 +00001057 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
1059 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
1060def FADD : AForm_2<63, 21,
Evan Chengb783fa32007-07-19 01:14:50 +00001061 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062 "fadd $FRT, $FRA, $FRB", FPGeneral,
1063 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1064def FADDS : AForm_2<59, 21,
Evan Chengb783fa32007-07-19 01:14:50 +00001065 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066 "fadds $FRT, $FRA, $FRB", FPGeneral,
1067 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1068def FDIV : AForm_2<63, 18,
Evan Chengb783fa32007-07-19 01:14:50 +00001069 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 "fdiv $FRT, $FRA, $FRB", FPDivD,
1071 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1072def FDIVS : AForm_2<59, 18,
Evan Chengb783fa32007-07-19 01:14:50 +00001073 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074 "fdivs $FRT, $FRA, $FRB", FPDivS,
1075 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1076def FMUL : AForm_3<63, 25,
Evan Chengb783fa32007-07-19 01:14:50 +00001077 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078 "fmul $FRT, $FRA, $FRB", FPFused,
1079 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
1080def FMULS : AForm_3<59, 25,
Evan Chengb783fa32007-07-19 01:14:50 +00001081 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082 "fmuls $FRT, $FRA, $FRB", FPGeneral,
1083 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
1084def FSUB : AForm_2<63, 20,
Evan Chengb783fa32007-07-19 01:14:50 +00001085 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 "fsub $FRT, $FRA, $FRB", FPGeneral,
1087 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1088def FSUBS : AForm_2<59, 20,
Evan Chengb783fa32007-07-19 01:14:50 +00001089 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1091 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1092}
1093
1094let PPC970_Unit = 1 in { // FXU Operations.
1095// M-Form instructions. rotate and mask instructions.
1096//
1097let isCommutable = 1 in {
1098// RLWIMI can be commuted if the rotate amount is zero.
1099def RLWIMI : MForm_2<20,
Evan Chengb783fa32007-07-19 01:14:50 +00001100 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
1102 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1103 NoEncode<"$rSi">;
1104}
1105def RLWINM : MForm_2<21,
Evan Chengb783fa32007-07-19 01:14:50 +00001106 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
1108 []>;
1109def RLWINMo : MForm_2<21,
Evan Chengb783fa32007-07-19 01:14:50 +00001110 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
1112 []>, isDOT, PPC970_DGroup_Cracked;
1113def RLWNM : MForm_2<23,
Evan Chengb783fa32007-07-19 01:14:50 +00001114 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
1116 []>;
1117}
1118
1119
1120//===----------------------------------------------------------------------===//
1121// DWARF Pseudo Instructions
1122//
1123
Evan Chengb783fa32007-07-19 01:14:50 +00001124def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125 "${:comment} .loc $file, $line, $col",
1126 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
1127 (i32 imm:$file))]>;
1128
1129//===----------------------------------------------------------------------===//
1130// PowerPC Instruction Patterns
1131//
1132
1133// Arbitrary immediate support. Implement in terms of LIS/ORI.
1134def : Pat<(i32 imm:$imm),
1135 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
1136
1137// Implement the 'not' operation with the NOR instruction.
1138def NOT : Pat<(not GPRC:$in),
1139 (NOR GPRC:$in, GPRC:$in)>;
1140
1141// ADD an arbitrary immediate.
1142def : Pat<(add GPRC:$in, imm:$imm),
1143 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1144// OR an arbitrary immediate.
1145def : Pat<(or GPRC:$in, imm:$imm),
1146 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
1147// XOR an arbitrary immediate.
1148def : Pat<(xor GPRC:$in, imm:$imm),
1149 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
1150// SUBFIC
1151def : Pat<(sub immSExt16:$imm, GPRC:$in),
1152 (SUBFIC GPRC:$in, imm:$imm)>;
1153
1154// SHL/SRL
1155def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
1156 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
1157def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
1158 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
1159
1160// ROTL
1161def : Pat<(rotl GPRC:$in, GPRC:$sh),
1162 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1163def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1164 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
1165
1166// RLWNM
1167def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1168 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1169
1170// Calls
1171def : Pat<(PPCcall_Macho (i32 tglobaladdr:$dst)),
1172 (BL_Macho tglobaladdr:$dst)>;
1173def : Pat<(PPCcall_Macho (i32 texternalsym:$dst)),
1174 (BL_Macho texternalsym:$dst)>;
1175def : Pat<(PPCcall_ELF (i32 tglobaladdr:$dst)),
1176 (BL_ELF tglobaladdr:$dst)>;
1177def : Pat<(PPCcall_ELF (i32 texternalsym:$dst)),
1178 (BL_ELF texternalsym:$dst)>;
1179
1180// Hi and Lo for Darwin Global Addresses.
1181def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1182def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1183def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1184def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
1185def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1186def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
1187def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1188 (ADDIS GPRC:$in, tglobaladdr:$g)>;
1189def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1190 (ADDIS GPRC:$in, tconstpool:$g)>;
1191def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1192 (ADDIS GPRC:$in, tjumptable:$g)>;
1193
1194// Fused negative multiply subtract, alternate pattern
1195def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1196 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1197 Requires<[FPContractions]>;
1198def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1199 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1200 Requires<[FPContractions]>;
1201
1202// Standard shifts. These are represented separately from the real shifts above
1203// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1204// amounts.
1205def : Pat<(sra GPRC:$rS, GPRC:$rB),
1206 (SRAW GPRC:$rS, GPRC:$rB)>;
1207def : Pat<(srl GPRC:$rS, GPRC:$rB),
1208 (SRW GPRC:$rS, GPRC:$rB)>;
1209def : Pat<(shl GPRC:$rS, GPRC:$rB),
1210 (SLW GPRC:$rS, GPRC:$rB)>;
1211
1212def : Pat<(zextloadi1 iaddr:$src),
1213 (LBZ iaddr:$src)>;
1214def : Pat<(zextloadi1 xaddr:$src),
1215 (LBZX xaddr:$src)>;
1216def : Pat<(extloadi1 iaddr:$src),
1217 (LBZ iaddr:$src)>;
1218def : Pat<(extloadi1 xaddr:$src),
1219 (LBZX xaddr:$src)>;
1220def : Pat<(extloadi8 iaddr:$src),
1221 (LBZ iaddr:$src)>;
1222def : Pat<(extloadi8 xaddr:$src),
1223 (LBZX xaddr:$src)>;
1224def : Pat<(extloadi16 iaddr:$src),
1225 (LHZ iaddr:$src)>;
1226def : Pat<(extloadi16 xaddr:$src),
1227 (LHZX xaddr:$src)>;
1228def : Pat<(extloadf32 iaddr:$src),
1229 (FMRSD (LFS iaddr:$src))>;
1230def : Pat<(extloadf32 xaddr:$src),
1231 (FMRSD (LFSX xaddr:$src))>;
1232
1233include "PPCInstrAltivec.td"
1234include "PPCInstr64Bit.td"