blob: 475bb6e1d9fdd8cc5b3eb2e3e24556d901a1193a [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- LiveIntervals.cpp - Live Interval Analysis ------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Alkis Evlogimenos98e17cf2004-02-23 01:01:21 +000019#include "LiveIntervals.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000021#include "llvm/Analysis/LoopInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
25#include "llvm/CodeGen/Passes.h"
26#include "llvm/CodeGen/SSARegMap.h"
27#include "llvm/Target/MRegisterInfo.h"
28#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenose88280a2004-01-22 23:08:45 +000030#include "Support/CommandLine.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000031#include "Support/Debug.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000032#include "Support/Statistic.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000033#include "Support/STLExtras.h"
Alkis Evlogimenos5f375022004-03-01 20:05:10 +000034#include "VirtRegMap.h"
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +000035#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000036#include <iostream>
37
38using namespace llvm;
39
40namespace {
41 RegisterAnalysis<LiveIntervals> X("liveintervals",
42 "Live Interval Analysis");
43
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000044 Statistic<> numIntervals
45 ("liveintervals", "Number of original intervals");
46
47 Statistic<> numIntervalsAfter
48 ("liveintervals", "Number of intervals after coalescing");
49
50 Statistic<> numJoins
51 ("liveintervals", "Number of interval joins performed");
52
53 Statistic<> numPeep
54 ("liveintervals", "Number of identity moves eliminated after coalescing");
55
56 Statistic<> numFolded
Alkis Evlogimenosd6f6d1a2004-02-21 18:07:33 +000057 ("liveintervals", "Number of loads/stores folded into instructions");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000058
Alkis Evlogimenose88280a2004-01-22 23:08:45 +000059 cl::opt<bool>
Chris Lattnere1b95362004-07-17 21:51:25 +000060 EnableJoining("join-liveintervals",
61 cl::desc("Join compatible live intervals"),
62 cl::init(true));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000063};
64
65void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const
66{
Alkis Evlogimenosf6f91bf2003-12-15 04:55:38 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000068 AU.addRequired<LiveVariables>();
Alkis Evlogimenosf6f91bf2003-12-15 04:55:38 +000069 AU.addPreservedID(PHIEliminationID);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000070 AU.addRequiredID(PHIEliminationID);
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000071 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000072 AU.addRequired<LoopInfo>();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000073 MachineFunctionPass::getAnalysisUsage(AU);
74}
75
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000076void LiveIntervals::releaseMemory()
77{
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000078 mi2iMap_.clear();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000079 i2miMap_.clear();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000080 r2iMap_.clear();
81 r2rMap_.clear();
82 intervals_.clear();
83}
84
85
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000086/// runOnMachineFunction - Register allocate the whole function
87///
88bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000089 mf_ = &fn;
90 tm_ = &fn.getTarget();
91 mri_ = tm_->getRegisterInfo();
92 lv_ = &getAnalysis<LiveVariables>();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000093
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000094 // number MachineInstrs
95 unsigned miIndex = 0;
96 for (MachineFunction::iterator mbb = mf_->begin(), mbbEnd = mf_->end();
Chris Lattner6097d132004-07-19 02:15:56 +000097 mbb != mbbEnd; ++mbb)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000098 for (MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end();
99 mi != miEnd; ++mi) {
Chris Lattner6097d132004-07-19 02:15:56 +0000100 bool inserted = mi2iMap_.insert(std::make_pair(mi, miIndex)).second;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000101 assert(inserted && "multiple MachineInstr -> index mappings");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000102 i2miMap_.push_back(mi);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000103 miIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000104 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000105
106 computeIntervals();
107
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000108 numIntervals += intervals_.size();
Alkis Evlogimenos7a40eaa2003-12-24 15:44:53 +0000109
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000110 // join intervals if requested
Chris Lattnere1b95362004-07-17 21:51:25 +0000111 if (EnableJoining) joinIntervals();
Chris Lattner6097d132004-07-19 02:15:56 +0000112 //DEBUG(mf_->viewCFG());
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000113
Alkis Evlogimenos007726c2004-02-20 20:53:26 +0000114 numIntervalsAfter += intervals_.size();
115
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116 // perform a final pass over the instructions and compute spill
117 // weights, coalesce virtual registers and remove identity moves
118 const LoopInfo& loopInfo = getAnalysis<LoopInfo>();
Chris Lattner9bcdcd12004-06-02 05:57:12 +0000119 const TargetInstrInfo& tii = *tm_->getInstrInfo();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000120
121 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
122 mbbi != mbbe; ++mbbi) {
123 MachineBasicBlock* mbb = mbbi;
124 unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock());
125
126 for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end();
127 mii != mie; ) {
Alkis Evlogimenos43b61f72004-04-12 17:39:20 +0000128 // if the move will be an identity move delete it
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000129 unsigned srcReg, dstReg;
Alkis Evlogimenos43b61f72004-04-12 17:39:20 +0000130 if (tii.isMoveInstr(*mii, srcReg, dstReg) &&
131 rep(srcReg) == rep(dstReg)) {
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000132 // remove from def list
Chris Lattner418da552004-06-21 13:10:56 +0000133 LiveInterval& interval = getOrCreateInterval(rep(dstReg));
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000134 // remove index -> MachineInstr and
135 // MachineInstr -> index mappings
136 Mi2IndexMap::iterator mi2i = mi2iMap_.find(mii);
137 if (mi2i != mi2iMap_.end()) {
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000138 i2miMap_[mi2i->second/InstrSlots::NUM] = 0;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000139 mi2iMap_.erase(mi2i);
140 }
141 mii = mbbi->erase(mii);
142 ++numPeep;
143 }
Alkis Evlogimenos43b61f72004-04-12 17:39:20 +0000144 else {
145 for (unsigned i = 0; i < mii->getNumOperands(); ++i) {
146 const MachineOperand& mop = mii->getOperand(i);
147 if (mop.isRegister() && mop.getReg() &&
148 MRegisterInfo::isVirtualRegister(mop.getReg())) {
149 // replace register with representative register
150 unsigned reg = rep(mop.getReg());
151 mii->SetMachineOperandReg(i, reg);
152
153 Reg2IntervalMap::iterator r2iit = r2iMap_.find(reg);
154 assert(r2iit != r2iMap_.end());
155 r2iit->second->weight +=
156 (mop.isUse() + mop.isDef()) * pow(10.0F, loopDepth);
157 }
158 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000159 ++mii;
Alkis Evlogimenos43b61f72004-04-12 17:39:20 +0000160 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000161 }
162 }
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000163
Alkis Evlogimenos69240632004-05-30 07:46:27 +0000164 intervals_.sort();
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000165 DEBUG(std::cerr << "********** INTERVALS **********\n");
Alkis Evlogimenos01e74a22004-02-01 02:18:31 +0000166 DEBUG(std::copy(intervals_.begin(), intervals_.end(),
Chris Lattner418da552004-06-21 13:10:56 +0000167 std::ostream_iterator<LiveInterval>(std::cerr, "\n")));
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000168 DEBUG(std::cerr << "********** MACHINEINSTRS **********\n");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000169 DEBUG(
Alkis Evlogimenos0f338a12004-02-22 05:46:04 +0000170 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
171 mbbi != mbbe; ++mbbi) {
Chris Lattner015959e2004-05-01 21:24:39 +0000172 std::cerr << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos0f338a12004-02-22 05:46:04 +0000173 for (MachineBasicBlock::iterator mii = mbbi->begin(),
174 mie = mbbi->end(); mii != mie; ++mii) {
175 std::cerr << getInstructionIndex(mii) << '\t';
Tanya Lattnerb1407622004-06-25 00:13:11 +0000176 mii->print(std::cerr, tm_);
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000177 }
178 });
179
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000180 return true;
181}
182
Chris Lattner57eb15e2004-07-19 05:15:10 +0000183namespace {
184 /// CompareIntervalStar - This is a simple comparison function for interval
185 /// pointers. It compares based on their starting point.
186 struct CompareIntervalStar {
187 bool operator()(LiveInterval *LHS, LiveInterval* RHS) const {
188 return LHS->start() < RHS->start();
189 }
190 };
191}
192
Chris Lattner418da552004-06-21 13:10:56 +0000193std::vector<LiveInterval*> LiveIntervals::addIntervalsForSpills(
194 const LiveInterval& li,
195 VirtRegMap& vrm,
196 int slot)
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000197{
Chris Lattner418da552004-06-21 13:10:56 +0000198 std::vector<LiveInterval*> added;
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000199
Chris Lattnera19eede2004-05-06 16:25:59 +0000200 assert(li.weight != HUGE_VAL &&
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000201 "attempt to spill already spilled interval!");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000202
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000203 DEBUG(std::cerr << "\t\t\t\tadding intervals for spills for interval: "
204 << li << '\n');
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000205
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000206 const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
207
Chris Lattner418da552004-06-21 13:10:56 +0000208 for (LiveInterval::Ranges::const_iterator
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000209 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000210 unsigned index = getBaseIndex(i->first);
211 unsigned end = getBaseIndex(i->second-1) + InstrSlots::NUM;
212 for (; index < end; index += InstrSlots::NUM) {
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000213 // skip deleted instructions
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000214 while (!getInstructionFromIndex(index)) index += InstrSlots::NUM;
215 MachineBasicBlock::iterator mi = getInstructionFromIndex(index);
216
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000217 for_operand:
Chris Lattner57eb15e2004-07-19 05:15:10 +0000218 for (unsigned i = 0; i != mi->getNumOperands(); ++i) {
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000219 MachineOperand& mop = mi->getOperand(i);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000220 if (mop.isRegister() && mop.getReg() == li.reg) {
Alkis Evlogimenos39354c92004-03-14 07:19:51 +0000221 if (MachineInstr* fmi =
222 mri_->foldMemoryOperand(mi, i, slot)) {
223 lv_->instructionChanged(mi, fmi);
224 vrm.virtFolded(li.reg, mi, fmi);
225 mi2iMap_.erase(mi);
226 i2miMap_[index/InstrSlots::NUM] = fmi;
227 mi2iMap_[fmi] = index;
228 MachineBasicBlock& mbb = *mi->getParent();
229 mi = mbb.insert(mbb.erase(mi), fmi);
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000230 ++numFolded;
231 goto for_operand;
232 }
233 else {
234 // This is tricky. We need to add information in
235 // the interval about the spill code so we have to
236 // use our extra load/store slots.
237 //
238 // If we have a use we are going to have a load so
239 // we start the interval from the load slot
240 // onwards. Otherwise we start from the def slot.
241 unsigned start = (mop.isUse() ?
242 getLoadIndex(index) :
243 getDefIndex(index));
244 // If we have a def we are going to have a store
245 // right after it so we end the interval after the
246 // use of the next instruction. Otherwise we end
247 // after the use of this instruction.
248 unsigned end = 1 + (mop.isDef() ?
Chris Lattner8ea13c62004-07-19 05:55:50 +0000249 getStoreIndex(index) :
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000250 getUseIndex(index));
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000251
252 // create a new register for this spill
253 unsigned nReg =
254 mf_->getSSARegMap()->createVirtualRegister(rc);
255 mi->SetMachineOperandReg(i, nReg);
256 vrm.grow();
257 vrm.assignVirt2StackSlot(nReg, slot);
Chris Lattner418da552004-06-21 13:10:56 +0000258 LiveInterval& nI = getOrCreateInterval(nReg);
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000259 assert(nI.empty());
260 // the spill weight is now infinity as it
261 // cannot be spilled again
262 nI.weight = HUGE_VAL;
263 nI.addRange(start, end);
264 added.push_back(&nI);
265 // update live variables
Chris Lattner472405e2004-07-19 06:55:21 +0000266 lv_->addVirtualRegisterKilled(nReg, mi);
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000267 DEBUG(std::cerr << "\t\t\t\tadded new interval: "
268 << nI << '\n');
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000269 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000270 }
271 }
272 }
273 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000274
Chris Lattner57eb15e2004-07-19 05:15:10 +0000275 // FIXME: This method MUST return intervals in sorted order. If a
276 // particular machine instruction both uses and defines the vreg being
277 // spilled (e.g., vr = vr + 1) and if the def is processed before the
278 // use, the list ends up not sorted.
279 //
280 // The proper way to fix this is to process all uses of the vreg before we
281 // process any defs. However, this would require refactoring the above
282 // blob of code, which I'm not feeling up to right now.
283 std::sort(added.begin(), added.end(), CompareIntervalStar());
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000284 return added;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000285}
286
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000287void LiveIntervals::printRegName(unsigned reg) const
288{
Alkis Evlogimenos4f67b862004-02-01 01:27:01 +0000289 if (MRegisterInfo::isPhysicalRegister(reg))
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000290 std::cerr << mri_->getName(reg);
291 else
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000292 std::cerr << "%reg" << reg;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000293}
294
295void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock* mbb,
296 MachineBasicBlock::iterator mi,
Chris Lattner418da552004-06-21 13:10:56 +0000297 LiveInterval& interval)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000298{
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000299 DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg));
300 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000301
Chris Lattner6097d132004-07-19 02:15:56 +0000302 // Virtual registers may be defined multiple times (due to phi
303 // elimination). Much of what we do only has to be done once for the vreg.
304 // We use an empty interval to detect the first time we see a vreg.
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000305 if (interval.empty()) {
Chris Lattner6097d132004-07-19 02:15:56 +0000306
307 // Get the Idx of the defining instructions.
308 unsigned defIndex = getDefIndex(getInstructionIndex(mi));
309
310 // Loop over all of the blocks that the vreg is defined in. There are
311 // two cases we have to handle here. The most common case is a vreg
312 // whose lifetime is contained within a basic block. In this case there
313 // will be a single kill, in MBB, which comes after the definition.
Chris Lattner74de8b12004-07-19 07:04:55 +0000314 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
Chris Lattner6097d132004-07-19 02:15:56 +0000315 // FIXME: what about dead vars?
316 unsigned killIdx;
Chris Lattner74de8b12004-07-19 07:04:55 +0000317 if (vi.Kills[0] != mi)
318 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000319 else
320 killIdx = defIndex+1;
321
322 // If the kill happens after the definition, we have an intra-block
323 // live range.
324 if (killIdx > defIndex) {
325 assert(vi.AliveBlocks.empty() &&
326 "Shouldn't be alive across any blocks!");
327 interval.addRange(defIndex, killIdx);
328 return;
329 }
330 }
331
332 // The other case we handle is when a virtual register lives to the end
333 // of the defining block, potentially live across some blocks, then is
334 // live into some number of blocks, but gets killed. Start by adding a
335 // range that goes from this definition to the end of the defining block.
336 interval.addRange(defIndex,
337 getInstructionIndex(&mbb->back()) + InstrSlots::NUM);
338
339 // Iterate over all of the blocks that the variable is completely
340 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
341 // live interval.
342 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
343 if (vi.AliveBlocks[i]) {
344 MachineBasicBlock* mbb = mf_->getBlockNumbered(i);
345 if (!mbb->empty()) {
346 interval.addRange(
347 getInstructionIndex(&mbb->front()),
348 getInstructionIndex(&mbb->back()) + InstrSlots::NUM);
349 }
350 }
351 }
352
353 // Finally, this virtual register is live from the start of any killing
354 // block to the 'use' slot of the killing instruction.
355 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
Chris Lattner74de8b12004-07-19 07:04:55 +0000356 MachineInstr *Kill = vi.Kills[i];
357 interval.addRange(getInstructionIndex(Kill->getParent()->begin()),
358 getUseIndex(getInstructionIndex(Kill))+1);
Chris Lattner6097d132004-07-19 02:15:56 +0000359 }
360
361 } else {
362 // If this is the second time we see a virtual register definition, it
363 // must be due to phi elimination. In this case, the defined value will
364 // be live until the end of the basic block it is defined in.
365 unsigned defIndex = getDefIndex(getInstructionIndex(mi));
366 interval.addRange(defIndex,
367 getInstructionIndex(&mbb->back()) + InstrSlots::NUM);
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000368 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000369
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000370 DEBUG(std::cerr << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000371}
372
373void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock* mbb,
374 MachineBasicBlock::iterator mi,
Chris Lattner418da552004-06-21 13:10:56 +0000375 LiveInterval& interval)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000376{
Alkis Evlogimenos607baea2004-07-09 11:10:00 +0000377 // A physical register cannot be live across basic block, so its
378 // lifetime must end somewhere in its defining basic block.
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000379 DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000380 typedef LiveVariables::killed_iterator KillIter;
381
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000382 MachineBasicBlock::iterator e = mbb->end();
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000383 unsigned baseIndex = getInstructionIndex(mi);
384 unsigned start = getDefIndex(baseIndex);
385 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000386
Alkis Evlogimenos607baea2004-07-09 11:10:00 +0000387 // If it is not used after definition, it is considered dead at
388 // the instruction defining it. Hence its interval is:
389 // [defSlot(def), defSlot(def)+1)
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000390 for (KillIter ki = lv_->dead_begin(mi), ke = lv_->dead_end(mi);
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000391 ki != ke; ++ki) {
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000392 if (interval.reg == ki->second) {
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000393 DEBUG(std::cerr << " dead");
394 end = getDefIndex(start) + 1;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000395 goto exit;
396 }
397 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000398
Alkis Evlogimenos607baea2004-07-09 11:10:00 +0000399 // If it is not dead on definition, it must be killed by a
400 // subsequent instruction. Hence its interval is:
Alkis Evlogimenos80b27ce2004-07-09 11:25:27 +0000401 // [defSlot(def), useSlot(kill)+1)
Chris Lattner230b4fb2004-07-02 05:52:23 +0000402 do {
403 ++mi;
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000404 baseIndex += InstrSlots::NUM;
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000405 for (KillIter ki = lv_->killed_begin(mi), ke = lv_->killed_end(mi);
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000406 ki != ke; ++ki) {
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000407 if (interval.reg == ki->second) {
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000408 DEBUG(std::cerr << " killed");
409 end = getUseIndex(baseIndex) + 1;
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000410 goto exit;
411 }
412 }
Chris Lattner230b4fb2004-07-02 05:52:23 +0000413 } while (mi != e);
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000414
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000415exit:
Chris Lattner230b4fb2004-07-02 05:52:23 +0000416 assert(start < end && "did not find end of interval?");
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000417 interval.addRange(start, end);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000418 DEBUG(std::cerr << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000419}
420
421void LiveIntervals::handleRegisterDef(MachineBasicBlock* mbb,
422 MachineBasicBlock::iterator mi,
423 unsigned reg)
424{
Alkis Evlogimenos4f67b862004-02-01 01:27:01 +0000425 if (MRegisterInfo::isPhysicalRegister(reg)) {
Alkis Evlogimenos1a119e22004-01-13 22:10:43 +0000426 if (lv_->getAllocatablePhysicalRegisters()[reg]) {
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000427 handlePhysicalRegisterDef(mbb, mi, getOrCreateInterval(reg));
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000428 for (const unsigned* as = mri_->getAliasSet(reg); *as; ++as)
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000429 handlePhysicalRegisterDef(mbb, mi, getOrCreateInterval(*as));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000430 }
431 }
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000432 else
433 handleVirtualRegisterDef(mbb, mi, getOrCreateInterval(reg));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000434}
435
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000436unsigned LiveIntervals::getInstructionIndex(MachineInstr* instr) const
437{
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000438 Mi2IndexMap::const_iterator it = mi2iMap_.find(instr);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000439 return (it == mi2iMap_.end() ?
440 std::numeric_limits<unsigned>::max() :
441 it->second);
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000442}
443
444MachineInstr* LiveIntervals::getInstructionFromIndex(unsigned index) const
445{
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000446 index /= InstrSlots::NUM; // convert index to vector index
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000447 assert(index < i2miMap_.size() &&
448 "index does not correspond to an instruction");
449 return i2miMap_[index];
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000450}
451
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000452/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000453/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000454/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000455/// which a variable is live
456void LiveIntervals::computeIntervals()
457{
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000458 DEBUG(std::cerr << "********** COMPUTING LIVE INTERVALS **********\n");
459 DEBUG(std::cerr << "********** Function: "
Chris Lattner015959e2004-05-01 21:24:39 +0000460 << ((Value*)mf_->getFunction())->getName() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000461
Chris Lattner6097d132004-07-19 02:15:56 +0000462 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
463 I != E; ++I) {
464 MachineBasicBlock* mbb = I;
Chris Lattner015959e2004-05-01 21:24:39 +0000465 DEBUG(std::cerr << ((Value*)mbb->getBasicBlock())->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000466
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000467 for (MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end();
468 mi != miEnd; ++mi) {
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000469 const TargetInstrDescriptor& tid =
Chris Lattner9bcdcd12004-06-02 05:57:12 +0000470 tm_->getInstrInfo()->get(mi->getOpcode());
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000471 DEBUG(std::cerr << getInstructionIndex(mi) << "\t";
Tanya Lattnerb1407622004-06-25 00:13:11 +0000472 mi->print(std::cerr, tm_));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000473
474 // handle implicit defs
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000475 for (const unsigned* id = tid.ImplicitDefs; *id; ++id)
476 handleRegisterDef(mbb, mi, *id);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000477
478 // handle explicit defs
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000479 for (int i = mi->getNumOperands() - 1; i >= 0; --i) {
480 MachineOperand& mop = mi->getOperand(i);
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000481 // handle register defs - build intervals
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000482 if (mop.isRegister() && mop.getReg() && mop.isDef())
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000483 handleRegisterDef(mbb, mi, mop.getReg());
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000484 }
485 }
486 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000487}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000488
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000489unsigned LiveIntervals::rep(unsigned reg)
490{
491 Reg2RegMap::iterator it = r2rMap_.find(reg);
492 if (it != r2rMap_.end())
493 return it->second = rep(it->second);
494 return reg;
495}
496
Chris Lattner1c5c0442004-07-19 14:08:10 +0000497void LiveIntervals::joinIntervalsInMachineBB(MachineBasicBlock *MBB) {
498 DEBUG(std::cerr << ((Value*)MBB->getBasicBlock())->getName() << ":\n");
Chris Lattner9bcdcd12004-06-02 05:57:12 +0000499 const TargetInstrInfo& tii = *tm_->getInstrInfo();
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000500
Chris Lattner1c5c0442004-07-19 14:08:10 +0000501 for (MachineBasicBlock::iterator mi = MBB->begin(), mie = MBB->end();
502 mi != mie; ++mi) {
503 const TargetInstrDescriptor& tid = tii.get(mi->getOpcode());
504 DEBUG(std::cerr << getInstructionIndex(mi) << '\t';
505 mi->print(std::cerr, tm_););
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000506
Chris Lattner1c5c0442004-07-19 14:08:10 +0000507 // we only join virtual registers with allocatable
508 // physical registers since we do not have liveness information
509 // on not allocatable physical registers
510 unsigned regA, regB;
511 if (tii.isMoveInstr(*mi, regA, regB) &&
512 (MRegisterInfo::isVirtualRegister(regA) ||
513 lv_->getAllocatablePhysicalRegisters()[regA]) &&
514 (MRegisterInfo::isVirtualRegister(regB) ||
515 lv_->getAllocatablePhysicalRegisters()[regB])) {
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000516
Chris Lattner1c5c0442004-07-19 14:08:10 +0000517 // get representative registers
518 regA = rep(regA);
519 regB = rep(regB);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000520
Chris Lattner1c5c0442004-07-19 14:08:10 +0000521 // if they are already joined we continue
522 if (regA == regB)
523 continue;
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000524
Chris Lattner1c5c0442004-07-19 14:08:10 +0000525 Reg2IntervalMap::iterator r2iA = r2iMap_.find(regA);
526 assert(r2iA != r2iMap_.end() &&
527 "Found unknown vreg in 'isMoveInstr' instruction");
528 Reg2IntervalMap::iterator r2iB = r2iMap_.find(regB);
529 assert(r2iB != r2iMap_.end() &&
530 "Found unknown vreg in 'isMoveInstr' instruction");
531
532 Intervals::iterator intA = r2iA->second;
533 Intervals::iterator intB = r2iB->second;
534
535 // both A and B are virtual registers
536 if (MRegisterInfo::isVirtualRegister(intA->reg) &&
537 MRegisterInfo::isVirtualRegister(intB->reg)) {
538
539 const TargetRegisterClass *rcA, *rcB;
540 rcA = mf_->getSSARegMap()->getRegClass(intA->reg);
541 rcB = mf_->getSSARegMap()->getRegClass(intB->reg);
542 // if they are not of the same register class we continue
543 if (rcA != rcB)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000544 continue;
545
Chris Lattner1c5c0442004-07-19 14:08:10 +0000546 // if their intervals do not overlap we join them
547 if (!intB->overlaps(*intA)) {
548 intA->join(*intB);
549 r2iB->second = r2iA->second;
550 r2rMap_.insert(std::make_pair(intB->reg, intA->reg));
551 intervals_.erase(intB);
552 }
553 } else if (MRegisterInfo::isPhysicalRegister(intA->reg) ^
554 MRegisterInfo::isPhysicalRegister(intB->reg)) {
555 if (MRegisterInfo::isPhysicalRegister(intB->reg)) {
556 std::swap(regA, regB);
557 std::swap(intA, intB);
558 std::swap(r2iA, r2iB);
559 }
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000560
Chris Lattner1c5c0442004-07-19 14:08:10 +0000561 assert(MRegisterInfo::isPhysicalRegister(intA->reg) &&
562 MRegisterInfo::isVirtualRegister(intB->reg) &&
563 "A must be physical and B must be virtual");
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000564
Chris Lattner1c5c0442004-07-19 14:08:10 +0000565 const TargetRegisterClass *rcA, *rcB;
566 rcA = mri_->getRegClass(intA->reg);
567 rcB = mf_->getSSARegMap()->getRegClass(intB->reg);
568 // if they are not of the same register class we continue
569 if (rcA != rcB)
570 continue;
Alkis Evlogimenos01e74a22004-02-01 02:18:31 +0000571
Chris Lattner1c5c0442004-07-19 14:08:10 +0000572 if (!intA->overlaps(*intB) &&
573 !overlapsAliases(*intA, *intB)) {
574 intA->join(*intB);
575 r2iB->second = r2iA->second;
576 r2rMap_.insert(std::make_pair(intB->reg, intA->reg));
577 intervals_.erase(intB);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000578 }
579 }
580 }
581 }
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000582}
583
Chris Lattner1c5c0442004-07-19 14:08:10 +0000584void LiveIntervals::joinIntervals()
585{
586 DEBUG(std::cerr << "********** JOINING INTERVALS ***********\n");
587
588 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
589 I != E; ++I)
590 joinIntervalsInMachineBB(I);
591}
592
Chris Lattner418da552004-06-21 13:10:56 +0000593bool LiveIntervals::overlapsAliases(const LiveInterval& lhs,
594 const LiveInterval& rhs) const
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +0000595{
Alkis Evlogimenos4f67b862004-02-01 01:27:01 +0000596 assert(MRegisterInfo::isPhysicalRegister(lhs.reg) &&
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +0000597 "first interval must describe a physical register");
598
599 for (const unsigned* as = mri_->getAliasSet(lhs.reg); *as; ++as) {
600 Reg2IntervalMap::const_iterator r2i = r2iMap_.find(*as);
601 assert(r2i != r2iMap_.end() && "alias does not have interval?");
602 if (rhs.overlaps(*r2i->second))
603 return true;
604 }
605
606 return false;
607}
608
Chris Lattner418da552004-06-21 13:10:56 +0000609LiveInterval& LiveIntervals::getOrCreateInterval(unsigned reg)
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000610{
611 Reg2IntervalMap::iterator r2iit = r2iMap_.lower_bound(reg);
612 if (r2iit == r2iMap_.end() || r2iit->first != reg) {
Chris Lattner418da552004-06-21 13:10:56 +0000613 intervals_.push_back(LiveInterval(reg));
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000614 r2iit = r2iMap_.insert(r2iit, std::make_pair(reg, --intervals_.end()));
615 }
616
617 return *r2iit->second;
618}
619
Chris Lattner418da552004-06-21 13:10:56 +0000620LiveInterval::LiveInterval(unsigned r)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000621 : reg(r),
Chris Lattnera19eede2004-05-06 16:25:59 +0000622 weight((MRegisterInfo::isPhysicalRegister(r) ? HUGE_VAL : 0.0F))
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000623{
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000624}
625
Chris Lattner418da552004-06-21 13:10:56 +0000626bool LiveInterval::spilled() const
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000627{
Chris Lattnera19eede2004-05-06 16:25:59 +0000628 return (weight == HUGE_VAL &&
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000629 MRegisterInfo::isVirtualRegister(reg));
630}
631
Alkis Evlogimenos0b8cb2b2004-02-05 22:55:25 +0000632// An example for liveAt():
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000633//
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000634// this = [1,4), liveAt(0) will return false. The instruction defining
635// this spans slots [0,3]. The interval belongs to an spilled
636// definition of the variable it represents. This is because slot 1 is
637// used (def slot) and spans up to slot 3 (store slot).
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000638//
Chris Lattner418da552004-06-21 13:10:56 +0000639bool LiveInterval::liveAt(unsigned index) const
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000640{
Alkis Evlogimenos97017de2004-01-31 16:54:54 +0000641 Range dummy(index, index+1);
642 Ranges::const_iterator r = std::upper_bound(ranges.begin(),
643 ranges.end(),
644 dummy);
645 if (r == ranges.begin())
646 return false;
647
648 --r;
Alkis Evlogimenos0b8cb2b2004-02-05 22:55:25 +0000649 return index >= r->first && index < r->second;
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000650}
651
Alkis Evlogimenos0b8cb2b2004-02-05 22:55:25 +0000652// An example for overlaps():
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000653//
654// 0: A = ...
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000655// 4: B = ...
656// 8: C = A + B ;; last use of A
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000657//
658// The live intervals should look like:
659//
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000660// A = [3, 11)
661// B = [7, x)
662// C = [11, y)
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000663//
664// A->overlaps(C) should return false since we want to be able to join
665// A and C.
Chris Lattner418da552004-06-21 13:10:56 +0000666bool LiveInterval::overlaps(const LiveInterval& other) const
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000667{
Alkis Evlogimenos80b378c2004-01-07 01:45:58 +0000668 Ranges::const_iterator i = ranges.begin();
Alkis Evlogimenos97017de2004-01-31 16:54:54 +0000669 Ranges::const_iterator ie = ranges.end();
Alkis Evlogimenos80b378c2004-01-07 01:45:58 +0000670 Ranges::const_iterator j = other.ranges.begin();
Alkis Evlogimenos97017de2004-01-31 16:54:54 +0000671 Ranges::const_iterator je = other.ranges.end();
672 if (i->first < j->first) {
673 i = std::upper_bound(i, ie, *j);
674 if (i != ranges.begin()) --i;
675 }
676 else if (j->first < i->first) {
677 j = std::upper_bound(j, je, *i);
678 if (j != other.ranges.begin()) --j;
679 }
Alkis Evlogimenos80b378c2004-01-07 01:45:58 +0000680
Alkis Evlogimenos97017de2004-01-31 16:54:54 +0000681 while (i != ie && j != je) {
682 if (i->first == j->first) {
683 return true;
684 }
685 else {
686 if (i->first > j->first) {
687 swap(i, j);
688 swap(ie, je);
689 }
690 assert(i->first < j->first);
691
Alkis Evlogimenos0b8cb2b2004-02-05 22:55:25 +0000692 if (i->second > j->first) {
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000693 return true;
Alkis Evlogimenos80b378c2004-01-07 01:45:58 +0000694 }
695 else {
696 ++i;
697 }
698 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000699 }
700
701 return false;
702}
703
Chris Lattner418da552004-06-21 13:10:56 +0000704void LiveInterval::addRange(unsigned start, unsigned end)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000705{
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000706 assert(start < end && "Invalid range to add!");
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000707 DEBUG(std::cerr << " +[" << start << ',' << end << ")");
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000708 //assert(start < end && "invalid range?");
709 Range range = std::make_pair(start, end);
710 Ranges::iterator it =
711 ranges.insert(std::upper_bound(ranges.begin(), ranges.end(), range),
712 range);
713
714 it = mergeRangesForward(it);
715 it = mergeRangesBackward(it);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000716}
717
Chris Lattner418da552004-06-21 13:10:56 +0000718void LiveInterval::join(const LiveInterval& other)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000719{
Chris Lattner6097d132004-07-19 02:15:56 +0000720 DEBUG(std::cerr << "\t\tjoining " << *this << " with " << other);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000721 Ranges::iterator cur = ranges.begin();
722
723 for (Ranges::const_iterator i = other.ranges.begin(),
724 e = other.ranges.end(); i != e; ++i) {
725 cur = ranges.insert(std::upper_bound(cur, ranges.end(), *i), *i);
726 cur = mergeRangesForward(cur);
727 cur = mergeRangesBackward(cur);
728 }
Alkis Evlogimenoscea44712004-02-20 20:43:08 +0000729 weight += other.weight;
730 ++numJoins;
Chris Lattner6097d132004-07-19 02:15:56 +0000731 DEBUG(std::cerr << ". Result = " << *this << "\n");
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000732}
733
Chris Lattner418da552004-06-21 13:10:56 +0000734LiveInterval::Ranges::iterator LiveInterval::
735mergeRangesForward(Ranges::iterator it)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000736{
Alkis Evlogimenos7200c6b2004-02-22 04:05:13 +0000737 Ranges::iterator n;
738 while ((n = next(it)) != ranges.end()) {
739 if (n->first > it->second)
740 break;
Alkis Evlogimenos23c114f2004-02-18 04:38:37 +0000741 it->second = std::max(it->second, n->second);
742 n = ranges.erase(n);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000743 }
744 return it;
745}
746
Chris Lattner418da552004-06-21 13:10:56 +0000747LiveInterval::Ranges::iterator LiveInterval::
748mergeRangesBackward(Ranges::iterator it)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000749{
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000750 while (it != ranges.begin()) {
Alkis Evlogimenos23c114f2004-02-18 04:38:37 +0000751 Ranges::iterator p = prior(it);
Alkis Evlogimenos7200c6b2004-02-22 04:05:13 +0000752 if (it->first > p->second)
753 break;
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000754
Alkis Evlogimenos23c114f2004-02-18 04:38:37 +0000755 it->first = std::min(it->first, p->first);
756 it->second = std::max(it->second, p->second);
757 it = ranges.erase(p);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000758 }
759
760 return it;
761}
762
Chris Lattner418da552004-06-21 13:10:56 +0000763std::ostream& llvm::operator<<(std::ostream& os, const LiveInterval& li)
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000764{
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000765 os << "%reg" << li.reg << ',' << li.weight;
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000766 if (li.empty())
767 return os << "EMPTY";
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000768
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000769 os << " = ";
Chris Lattner418da552004-06-21 13:10:56 +0000770 for (LiveInterval::Ranges::const_iterator
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000771 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
Alkis Evlogimenos63841bc2004-01-13 21:17:47 +0000772 os << "[" << i->first << "," << i->second << ")";
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000773 }
774 return os;
775}