blob: 57ae6dc02a4d4daf35d190f087323690bee19ec2 [file] [log] [blame]
Andrew Trick96f678f2012-01-13 06:30:30 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trick96f678f2012-01-13 06:30:30 +000017#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Andrew Trickc174eaf2012-03-08 01:41:12 +000018#include "llvm/CodeGen/MachineScheduler.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000019#include "llvm/CodeGen/Passes.h"
Andrew Tricked395c82012-03-07 23:01:06 +000020#include "llvm/CodeGen/ScheduleDAGInstrs.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Andrew Tricke9ef4ed2012-01-14 02:17:09 +000022#include "llvm/Target/TargetInstrInfo.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000023#include "llvm/Support/CommandLine.h"
24#include "llvm/Support/Debug.h"
25#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/raw_ostream.h"
27#include "llvm/ADT/OwningPtr.h"
Andrew Trick17d35e52012-03-14 04:00:41 +000028#include "llvm/ADT/PriorityQueue.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000029
Andrew Trickc6cf11b2012-01-17 06:55:07 +000030#include <queue>
31
Andrew Trick96f678f2012-01-13 06:30:30 +000032using namespace llvm;
33
Andrew Trick17d35e52012-03-14 04:00:41 +000034static cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
35 cl::desc("Force top-down list scheduling"));
36static cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
37 cl::desc("Force bottom-up list scheduling"));
38
Andrew Trick0df7f882012-03-07 00:18:25 +000039#ifndef NDEBUG
40static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
41 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000042
43static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
44 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000045#else
46static bool ViewMISchedDAGs = false;
47#endif // NDEBUG
48
Andrew Trick5edf2f02012-01-14 02:17:06 +000049//===----------------------------------------------------------------------===//
50// Machine Instruction Scheduling Pass and Registry
51//===----------------------------------------------------------------------===//
52
Andrew Trick96f678f2012-01-13 06:30:30 +000053namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000054/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000055class MachineScheduler : public MachineSchedContext,
56 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000057public:
Andrew Trick42b7a712012-01-17 06:55:03 +000058 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000059
60 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
61
62 virtual void releaseMemory() {}
63
64 virtual bool runOnMachineFunction(MachineFunction&);
65
66 virtual void print(raw_ostream &O, const Module* = 0) const;
67
68 static char ID; // Class identification, replacement for typeinfo
69};
70} // namespace
71
Andrew Trick42b7a712012-01-17 06:55:03 +000072char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +000073
Andrew Trick42b7a712012-01-17 06:55:03 +000074char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +000075
Andrew Trick42b7a712012-01-17 06:55:03 +000076INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +000077 "Machine Instruction Scheduler", false, false)
78INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
79INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
80INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +000081INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +000082 "Machine Instruction Scheduler", false, false)
83
Andrew Trick42b7a712012-01-17 06:55:03 +000084MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +000085: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +000086 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +000087}
88
Andrew Trick42b7a712012-01-17 06:55:03 +000089void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +000090 AU.setPreservesCFG();
91 AU.addRequiredID(MachineDominatorsID);
92 AU.addRequired<MachineLoopInfo>();
93 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +000094 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +000095 AU.addRequired<SlotIndexes>();
96 AU.addPreserved<SlotIndexes>();
97 AU.addRequired<LiveIntervals>();
98 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +000099 MachineFunctionPass::getAnalysisUsage(AU);
100}
101
Andrew Trick96f678f2012-01-13 06:30:30 +0000102MachinePassRegistry MachineSchedRegistry::Registry;
103
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000104/// A dummy default scheduler factory indicates whether the scheduler
105/// is overridden on the command line.
106static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
107 return 0;
108}
Andrew Trick96f678f2012-01-13 06:30:30 +0000109
110/// MachineSchedOpt allows command line selection of the scheduler.
111static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
112 RegisterPassParser<MachineSchedRegistry> >
113MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000114 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000115 cl::desc("Machine instruction scheduler to use"));
116
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000117static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000118DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000119 useDefaultMachineSched);
120
Andrew Trick17d35e52012-03-14 04:00:41 +0000121/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000122/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000123static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000124
Andrew Trickcb058d52012-03-14 04:00:38 +0000125/// Top-level MachineScheduler pass driver.
126///
127/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000128/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
129/// consistent with the DAG builder, which traverses the interior of the
130/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000131///
132/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000133/// simplifying the DAG builder's support for "special" target instructions.
134/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000135/// scheduling boundaries, for example to bundle the boudary instructions
136/// without reordering them. This creates complexity, because the target
137/// scheduler must update the RegionBegin and RegionEnd positions cached by
138/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
139/// design would be to split blocks at scheduling boundaries, but LLVM has a
140/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000141bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick96f678f2012-01-13 06:30:30 +0000142 // Initialize the context of the pass.
143 MF = &mf;
144 MLI = &getAnalysis<MachineLoopInfo>();
145 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000146 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000147 AA = &getAnalysis<AliasAnalysis>();
148
Lang Hames907cc8f2012-01-27 22:36:19 +0000149 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000150 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000151
152 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000153 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
154 if (Ctor == useDefaultMachineSched) {
155 // Get the default scheduler set by the target.
156 Ctor = MachineSchedRegistry::getDefault();
157 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000158 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000159 MachineSchedRegistry::setDefault(Ctor);
160 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000161 }
162 // Instantiate the selected scheduler.
163 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
164
165 // Visit all machine basic blocks.
166 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
167 MBB != MBBEnd; ++MBB) {
168
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000169 Scheduler->startBlock(MBB);
170
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000171 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000172 // region as soon as it is discovered. RegionEnd points the the scheduling
173 // boundary at the bottom of the region. The DAG does not include RegionEnd,
174 // but the region does (i.e. the next RegionEnd is above the previous
175 // RegionBegin). If the current block has no terminator then RegionEnd ==
176 // MBB->end() for the bottom region.
177 //
178 // The Scheduler may insert instructions during either schedule() or
179 // exitRegion(), even for empty regions. So the local iterators 'I' and
180 // 'RegionEnd' are invalid across these calls.
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000181 unsigned RemainingCount = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000182 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000183 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000184 // Avoid decrementing RegionEnd for blocks with no terminator.
185 if (RegionEnd != MBB->end()
186 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
187 --RegionEnd;
188 // Count the boundary instruction.
189 --RemainingCount;
190 }
191
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000192 // The next region starts above the previous region. Look backward in the
193 // instruction stream until we find the nearest boundary.
194 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trick7799eb42012-03-09 03:46:39 +0000195 for(;I != MBB->begin(); --I, --RemainingCount) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000196 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
197 break;
198 }
Andrew Trick47c14452012-03-07 05:21:52 +0000199 // Notify the scheduler of the region, even if we may skip scheduling
200 // it. Perhaps it still needs to be bundled.
201 Scheduler->enterRegion(MBB, I, RegionEnd, RemainingCount);
202
203 // Skip empty scheduling regions (0 or 1 schedulable instructions).
204 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000205 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000206 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000207 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000208 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000209 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000210 DEBUG(dbgs() << "MachineScheduling " << MF->getFunction()->getName()
Andrew Trick291411c2012-02-08 02:17:21 +0000211 << ":BB#" << MBB->getNumber() << "\n From: " << *I << " To: ";
212 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
213 else dbgs() << "End";
214 dbgs() << " Remaining: " << RemainingCount << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000215
Andrew Trickd24da972012-03-09 03:46:42 +0000216 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000217 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000218 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000219
220 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000221 Scheduler->exitRegion();
222
223 // Scheduling has invalidated the current iterator 'I'. Ask the
224 // scheduler for the top of it's scheduled region.
225 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000226 }
227 assert(RemainingCount == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000228 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000229 }
230 return true;
231}
232
Andrew Trick42b7a712012-01-17 06:55:03 +0000233void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000234 // unimplemented
235}
236
Andrew Trick5edf2f02012-01-14 02:17:06 +0000237//===----------------------------------------------------------------------===//
Andrew Trick17d35e52012-03-14 04:00:41 +0000238// MachineSchedStrategy - Interface to a machine scheduling algorithm.
239//===----------------------------------------------------------------------===//
Andrew Trickc174eaf2012-03-08 01:41:12 +0000240
241namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +0000242class ScheduleDAGMI;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000243
Andrew Trick17d35e52012-03-14 04:00:41 +0000244/// MachineSchedStrategy - Interface used by ScheduleDAGMI to drive the selected
245/// scheduling algorithm.
246///
247/// If this works well and targets wish to reuse ScheduleDAGMI, we may expose it
248/// in ScheduleDAGInstrs.h
249class MachineSchedStrategy {
250public:
251 virtual ~MachineSchedStrategy() {}
252
253 /// Initialize the strategy after building the DAG for a new region.
254 virtual void initialize(ScheduleDAGMI *DAG) = 0;
255
256 /// Pick the next node to schedule, or return NULL. Set IsTopNode to true to
257 /// schedule the node at the top of the unscheduled region. Otherwise it will
258 /// be scheduled at the bottom.
259 virtual SUnit *pickNode(bool &IsTopNode) = 0;
260
261 /// When all predecessor dependencies have been resolved, free this node for
262 /// top-down scheduling.
263 virtual void releaseTopNode(SUnit *SU) = 0;
264 /// When all successor dependencies have been resolved, free this node for
265 /// bottom-up scheduling.
266 virtual void releaseBottomNode(SUnit *SU) = 0;
267};
268} // namespace
269
270//===----------------------------------------------------------------------===//
271// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
272// preservation.
273//===----------------------------------------------------------------------===//
274
275namespace {
276/// ScheduleDAGMI is an implementation of ScheduleDAGInstrs that schedules
277/// machine instructions while updating LiveIntervals.
278class ScheduleDAGMI : public ScheduleDAGInstrs {
279 AliasAnalysis *AA;
280 MachineSchedStrategy *SchedImpl;
281
282 /// The top of the unscheduled zone.
283 MachineBasicBlock::iterator CurrentTop;
284
285 /// The bottom of the unscheduled zone.
286 MachineBasicBlock::iterator CurrentBottom;
Lang Hames23f1cbb2012-03-19 18:38:38 +0000287
288 /// The number of instructions scheduled so far. Used to cut off the
289 /// scheduler at the point determined by misched-cutoff.
290 unsigned NumInstrsScheduled;
Andrew Trick17d35e52012-03-14 04:00:41 +0000291public:
292 ScheduleDAGMI(MachineSchedContext *C, MachineSchedStrategy *S):
293 ScheduleDAGInstrs(*C->MF, *C->MLI, *C->MDT, /*IsPostRA=*/false, C->LIS),
Lang Hames23f1cbb2012-03-19 18:38:38 +0000294 AA(C->AA), SchedImpl(S), CurrentTop(), CurrentBottom(),
295 NumInstrsScheduled(0) {}
Andrew Trick17d35e52012-03-14 04:00:41 +0000296
297 ~ScheduleDAGMI() {
298 delete SchedImpl;
299 }
300
301 MachineBasicBlock::iterator top() const { return CurrentTop; }
302 MachineBasicBlock::iterator bottom() const { return CurrentBottom; }
303
304 /// Implement ScheduleDAGInstrs interface.
Andrew Trickc174eaf2012-03-08 01:41:12 +0000305 void schedule();
306
Andrew Trickc174eaf2012-03-08 01:41:12 +0000307protected:
Andrew Trick17d35e52012-03-14 04:00:41 +0000308 void moveInstruction(MachineInstr *MI, MachineBasicBlock::iterator InsertPos);
Andrew Trick0b0d8992012-03-21 04:12:07 +0000309 bool checkSchedLimit();
Andrew Trick17d35e52012-03-14 04:00:41 +0000310
Andrew Trickc174eaf2012-03-08 01:41:12 +0000311 void releaseSucc(SUnit *SU, SDep *SuccEdge);
312 void releaseSuccessors(SUnit *SU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000313 void releasePred(SUnit *SU, SDep *PredEdge);
314 void releasePredecessors(SUnit *SU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000315};
316} // namespace
317
318/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
319/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick17d35e52012-03-14 04:00:41 +0000320void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000321 SUnit *SuccSU = SuccEdge->getSUnit();
322
323#ifndef NDEBUG
324 if (SuccSU->NumPredsLeft == 0) {
325 dbgs() << "*** Scheduling failed! ***\n";
326 SuccSU->dump(this);
327 dbgs() << " has been released too many times!\n";
328 llvm_unreachable(0);
329 }
330#endif
331 --SuccSU->NumPredsLeft;
332 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000333 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000334}
335
336/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000337void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000338 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
339 I != E; ++I) {
340 releaseSucc(SU, &*I);
341 }
342}
343
Andrew Trick17d35e52012-03-14 04:00:41 +0000344/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
345/// NumSuccsLeft reaches zero, release the predecessor node.
346void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
347 SUnit *PredSU = PredEdge->getSUnit();
348
349#ifndef NDEBUG
350 if (PredSU->NumSuccsLeft == 0) {
351 dbgs() << "*** Scheduling failed! ***\n";
352 PredSU->dump(this);
353 dbgs() << " has been released too many times!\n";
354 llvm_unreachable(0);
355 }
356#endif
357 --PredSU->NumSuccsLeft;
358 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
359 SchedImpl->releaseBottomNode(PredSU);
360}
361
362/// releasePredecessors - Call releasePred on each of SU's predecessors.
363void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
364 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
365 I != E; ++I) {
366 releasePred(SU, &*I);
367 }
368}
369
370void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
371 MachineBasicBlock::iterator InsertPos) {
Andrew Trick1ce062f2012-03-21 04:12:10 +0000372 // Fix RegionBegin if the first instruction moves down.
373 if (&*RegionBegin == MI)
374 RegionBegin = llvm::next(RegionBegin);
Andrew Trick17d35e52012-03-14 04:00:41 +0000375 BB->splice(InsertPos, BB, MI);
376 LIS->handleMove(MI);
Andrew Trick1ce062f2012-03-21 04:12:10 +0000377 // Fix RegionBegin if another instruction moves above the first instruction.
Andrew Trick17d35e52012-03-14 04:00:41 +0000378 if (RegionBegin == InsertPos)
379 RegionBegin = MI;
380}
381
Andrew Trick0b0d8992012-03-21 04:12:07 +0000382bool ScheduleDAGMI::checkSchedLimit() {
383#ifndef NDEBUG
384 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
385 CurrentTop = CurrentBottom;
386 return false;
387 }
388 ++NumInstrsScheduled;
389#endif
390 return true;
391}
392
Andrew Trick17d35e52012-03-14 04:00:41 +0000393/// schedule - Called back from MachineScheduler::runOnMachineFunction
394/// after setting up the current scheduling region.
395void ScheduleDAGMI::schedule() {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000396 buildSchedGraph(AA);
397
398 DEBUG(dbgs() << "********** MI Scheduling **********\n");
399 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
400 SUnits[su].dumpAll(this));
401
402 if (ViewMISchedDAGs) viewGraph();
403
Andrew Trick17d35e52012-03-14 04:00:41 +0000404 SchedImpl->initialize(this);
405
406 // Release edges from the special Entry node or to the special Exit node.
Andrew Trickc174eaf2012-03-08 01:41:12 +0000407 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000408 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000409
410 // Release all DAG roots for scheduling.
411 for (std::vector<SUnit>::iterator I = SUnits.begin(), E = SUnits.end();
412 I != E; ++I) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000413 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trickc174eaf2012-03-08 01:41:12 +0000414 if (I->Preds.empty())
Andrew Trick17d35e52012-03-14 04:00:41 +0000415 SchedImpl->releaseTopNode(&(*I));
416 // A SUnit is ready to bottom schedule if it has no successors.
417 if (I->Succs.empty())
418 SchedImpl->releaseBottomNode(&(*I));
Andrew Trickc174eaf2012-03-08 01:41:12 +0000419 }
420
Andrew Trick17d35e52012-03-14 04:00:41 +0000421 CurrentTop = RegionBegin;
422 CurrentBottom = RegionEnd;
423 bool IsTopNode = false;
424 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
425 DEBUG(dbgs() << "*** " << (IsTopNode ? "Top" : "Bottom")
426 << " Scheduling Instruction:\n"; SU->dump(this));
Andrew Trick0b0d8992012-03-21 04:12:07 +0000427 if (!checkSchedLimit())
428 break;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000429
430 // Move the instruction to its new location in the instruction stream.
431 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000432
Andrew Trick17d35e52012-03-14 04:00:41 +0000433 if (IsTopNode) {
434 assert(SU->isTopReady() && "node still has unscheduled dependencies");
435 if (&*CurrentTop == MI)
436 ++CurrentTop;
437 else
438 moveInstruction(MI, CurrentTop);
439 // Release dependent instructions for scheduling.
440 releaseSuccessors(SU);
441 }
442 else {
443 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
444 if (&*llvm::prior(CurrentBottom) == MI)
445 --CurrentBottom;
446 else {
Andrew Trick1ce062f2012-03-21 04:12:10 +0000447 if (&*CurrentTop == MI)
448 CurrentTop = llvm::next(CurrentTop);
Andrew Trick17d35e52012-03-14 04:00:41 +0000449 moveInstruction(MI, CurrentBottom);
450 CurrentBottom = MI;
451 }
452 // Release dependent instructions for scheduling.
453 releasePredecessors(SU);
454 }
455 SU->isScheduled = true;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000456 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000457 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
Andrew Trickc174eaf2012-03-08 01:41:12 +0000458}
459
460//===----------------------------------------------------------------------===//
Andrew Trick17d35e52012-03-14 04:00:41 +0000461// ConvergingScheduler - Implementation of the standard MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +0000462//===----------------------------------------------------------------------===//
463
464namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +0000465/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
466/// the schedule.
467class ConvergingScheduler : public MachineSchedStrategy {
468 ScheduleDAGMI *DAG;
Andrew Trick42b7a712012-01-17 06:55:03 +0000469
Andrew Trick17d35e52012-03-14 04:00:41 +0000470 unsigned NumTopReady;
471 unsigned NumBottomReady;
472
473public:
474 virtual void initialize(ScheduleDAGMI *dag) {
475 DAG = dag;
476
Benjamin Kramer689e0b42012-03-14 11:26:37 +0000477 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +0000478 "-misched-topdown incompatible with -misched-bottomup");
479 }
480
481 virtual SUnit *pickNode(bool &IsTopNode) {
482 if (DAG->top() == DAG->bottom())
483 return NULL;
484
485 // As an initial placeholder heuristic, schedule in the direction that has
486 // the fewest choices.
487 SUnit *SU;
488 if (ForceTopDown || (!ForceBottomUp && NumTopReady <= NumBottomReady)) {
489 SU = DAG->getSUnit(DAG->top());
490 IsTopNode = true;
491 }
492 else {
493 SU = DAG->getSUnit(llvm::prior(DAG->bottom()));
494 IsTopNode = false;
495 }
496 if (SU->isTopReady()) {
497 assert(NumTopReady > 0 && "bad ready count");
498 --NumTopReady;
499 }
500 if (SU->isBottomReady()) {
501 assert(NumBottomReady > 0 && "bad ready count");
502 --NumBottomReady;
503 }
504 return SU;
505 }
506
507 virtual void releaseTopNode(SUnit *SU) {
508 ++NumTopReady;
509 }
510 virtual void releaseBottomNode(SUnit *SU) {
511 ++NumBottomReady;
512 }
Andrew Trick42b7a712012-01-17 06:55:03 +0000513};
514} // namespace
515
Andrew Trick17d35e52012-03-14 04:00:41 +0000516/// Create the standard converging machine scheduler. This will be used as the
517/// default scheduler if the target does not set a default.
518static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Benjamin Kramer689e0b42012-03-14 11:26:37 +0000519 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +0000520 "-misched-topdown incompatible with -misched-bottomup");
521 return new ScheduleDAGMI(C, new ConvergingScheduler());
Andrew Trick42b7a712012-01-17 06:55:03 +0000522}
523static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000524ConvergingSchedRegistry("converge", "Standard converging scheduler.",
525 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +0000526
527//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +0000528// Machine Instruction Shuffler for Correctness Testing
529//===----------------------------------------------------------------------===//
530
Andrew Trick96f678f2012-01-13 06:30:30 +0000531#ifndef NDEBUG
532namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +0000533/// Apply a less-than relation on the node order, which corresponds to the
534/// instruction order prior to scheduling. IsReverse implements greater-than.
535template<bool IsReverse>
536struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000537 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +0000538 if (IsReverse)
539 return A->NodeNum > B->NodeNum;
540 else
541 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000542 }
543};
544
Andrew Trick96f678f2012-01-13 06:30:30 +0000545/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +0000546class InstructionShuffler : public MachineSchedStrategy {
547 bool IsAlternating;
548 bool IsTopDown;
549
550 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
551 // gives nodes with a higher number higher priority causing the latest
552 // instructions to be scheduled first.
553 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
554 TopQ;
555 // When scheduling bottom-up, use greater-than as the queue priority.
556 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
557 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +0000558public:
Andrew Trick17d35e52012-03-14 04:00:41 +0000559 InstructionShuffler(bool alternate, bool topdown)
560 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +0000561
Andrew Trick17d35e52012-03-14 04:00:41 +0000562 virtual void initialize(ScheduleDAGMI *) {
563 TopQ.clear();
564 BottomQ.clear();
565 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000566
Andrew Trick17d35e52012-03-14 04:00:41 +0000567 /// Implement MachineSchedStrategy interface.
568 /// -----------------------------------------
569
570 virtual SUnit *pickNode(bool &IsTopNode) {
571 SUnit *SU;
572 if (IsTopDown) {
573 do {
574 if (TopQ.empty()) return NULL;
575 SU = TopQ.top();
576 TopQ.pop();
577 } while (SU->isScheduled);
578 IsTopNode = true;
579 }
580 else {
581 do {
582 if (BottomQ.empty()) return NULL;
583 SU = BottomQ.top();
584 BottomQ.pop();
585 } while (SU->isScheduled);
586 IsTopNode = false;
587 }
588 if (IsAlternating)
589 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000590 return SU;
591 }
592
Andrew Trick17d35e52012-03-14 04:00:41 +0000593 virtual void releaseTopNode(SUnit *SU) {
594 TopQ.push(SU);
595 }
596 virtual void releaseBottomNode(SUnit *SU) {
597 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +0000598 }
599};
600} // namespace
601
Andrew Trickc174eaf2012-03-08 01:41:12 +0000602static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000603 bool Alternate = !ForceTopDown && !ForceBottomUp;
604 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +0000605 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +0000606 "-misched-topdown incompatible with -misched-bottomup");
607 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +0000608}
Andrew Trick17d35e52012-03-14 04:00:41 +0000609static MachineSchedRegistry ShufflerRegistry(
610 "shuffle", "Shuffle machine instructions alternating directions",
611 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +0000612#endif // !NDEBUG