blob: 6e15fde045fb2def33410efd38b2c6f81de5ad74 [file] [log] [blame]
Evan Cheng9ef48352009-11-20 00:54:03 +00001; RUN: llc < %s -march=arm | FileCheck %s --check-prefix=ARM
2; RUN: llc < %s -march=arm -mattr=+thumb2 | FileCheck %s --check-prefix=T2
3
Rafael Espindola1e819662010-06-17 15:18:27 +00004define i32 @t1(i32 %c) nounwind readnone {
Evan Cheng9ef48352009-11-20 00:54:03 +00005entry:
6; ARM: t1:
7; ARM: mov r1, #101
8; ARM: orr r1, r1, #1, 24
9; ARM: movgt r0, #123
10
11; T2: t1:
12; T2: movw r0, #357
13; T2: movgt r0, #123
14
15 %0 = icmp sgt i32 %c, 1
16 %1 = select i1 %0, i32 123, i32 357
17 ret i32 %1
18}
19
Rafael Espindola1e819662010-06-17 15:18:27 +000020define i32 @t2(i32 %c) nounwind readnone {
Evan Cheng9ef48352009-11-20 00:54:03 +000021entry:
22; ARM: t2:
23; ARM: mov r1, #101
24; ARM: orr r1, r1, #1, 24
25; ARM: movle r0, #123
26
27; T2: t2:
28; T2: movw r0, #357
29; T2: movle r0, #123
30
31 %0 = icmp sgt i32 %c, 1
32 %1 = select i1 %0, i32 357, i32 123
33 ret i32 %1
34}
35
Rafael Espindola1e819662010-06-17 15:18:27 +000036define i32 @t3(i32 %a) nounwind readnone {
Evan Cheng9ef48352009-11-20 00:54:03 +000037entry:
38; ARM: t3:
39; ARM: mov r0, #0
40; ARM: moveq r0, #1
41
42; T2: t3:
43; T2: mov r0, #0
44; T2: moveq r0, #1
45 %0 = icmp eq i32 %a, 160
46 %1 = zext i1 %0 to i32
47 ret i32 %1
48}