blob: 6ecf5a0abbbdeee01f1aeb0eac874b97c652b881 [file] [log] [blame]
Michael Gottesmanb0a50ad2013-08-12 21:02:02 +00001//===-- SelectionDAGBuilder.h - Selection-DAG building --------*- C++ -*---===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman2048b852009-11-23 18:04:58 +000014#ifndef SELECTIONDAGBUILDER_H
15#define SELECTIONDAGBUILDER_H
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/APInt.h"
18#include "llvm/ADT/DenseMap.h"
Chandler Carrutha1514e22012-12-04 07:12:27 +000019#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/CodeGen/SelectionDAGNodes.h"
Bill Wendling0eb96fd2009-02-03 01:32:22 +000021#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000022#include "llvm/IR/Constants.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000023#include "llvm/Support/CallSite.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000024#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000025#include <vector>
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000026
27namespace llvm {
28
29class AliasAnalysis;
30class AllocaInst;
31class BasicBlock;
32class BitCastInst;
33class BranchInst;
34class CallInst;
Devang Patel4cf81c42010-08-26 23:35:15 +000035class DbgValueInst;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036class ExtractElementInst;
37class ExtractValueInst;
38class FCmpInst;
39class FPExtInst;
40class FPToSIInst;
41class FPToUIInst;
42class FPTruncInst;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000043class Function;
Dan Gohman6277eb22009-11-23 17:16:22 +000044class FunctionLoweringInfo;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045class GetElementPtrInst;
46class GCFunctionInfo;
47class ICmpInst;
48class IntToPtrInst;
Chris Lattnerab21db72009-10-28 00:19:10 +000049class IndirectBrInst;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000050class InvokeInst;
51class InsertElementInst;
52class InsertValueInst;
53class Instruction;
54class LoadInst;
55class MachineBasicBlock;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056class MachineInstr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057class MachineRegisterInfo;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +000058class MDNode;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059class PHINode;
60class PtrToIntInst;
61class ReturnInst;
Dale Johannesenbdc09d92010-07-16 00:02:08 +000062class SDDbgValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000063class SExtInst;
64class SelectInst;
65class ShuffleVectorInst;
66class SIToFPInst;
67class StoreInst;
68class SwitchInst;
Micah Villmow3574eca2012-10-08 16:38:25 +000069class DataLayout;
Owen Anderson243eb9e2011-12-08 22:15:21 +000070class TargetLibraryInfo;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000071class TargetLowering;
72class TruncInst;
73class UIToFPInst;
74class UnreachableInst;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000075class VAArgInst;
76class ZExtInst;
77
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000078//===----------------------------------------------------------------------===//
Dan Gohman2048b852009-11-23 18:04:58 +000079/// SelectionDAGBuilder - This is the common target-independent lowering
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000080/// implementation that is parameterized by a TargetLowering object.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000081///
Benjamin Kramer55c06ae2013-09-11 18:05:11 +000082class SelectionDAGBuilder {
Andrew Trickea5db0c2013-05-25 02:20:36 +000083 /// CurInst - The current instruction being visited
84 const Instruction *CurInst;
Dale Johannesen66978ee2009-01-31 02:22:37 +000085
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000086 DenseMap<const Value*, SDValue> NodeMap;
Andrew Trickcf940ce2013-10-31 17:18:07 +000087
Devang Patel9126c0d2010-06-01 19:59:01 +000088 /// UnusedArgNodeMap - Maps argument value for unused arguments. This is used
89 /// to preserve debug information for incoming arguments.
90 DenseMap<const Value*, SDValue> UnusedArgNodeMap;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091
Dale Johannesenbdc09d92010-07-16 00:02:08 +000092 /// DanglingDebugInfo - Helper type for DanglingDebugInfoMap.
93 class DanglingDebugInfo {
Devang Patel4cf81c42010-08-26 23:35:15 +000094 const DbgValueInst* DI;
Dale Johannesenbdc09d92010-07-16 00:02:08 +000095 DebugLoc dl;
96 unsigned SDNodeOrder;
97 public:
98 DanglingDebugInfo() : DI(0), dl(DebugLoc()), SDNodeOrder(0) { }
Devang Patel4cf81c42010-08-26 23:35:15 +000099 DanglingDebugInfo(const DbgValueInst *di, DebugLoc DL, unsigned SDNO) :
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000100 DI(di), dl(DL), SDNodeOrder(SDNO) { }
Devang Patel4cf81c42010-08-26 23:35:15 +0000101 const DbgValueInst* getDI() { return DI; }
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000102 DebugLoc getdl() { return dl; }
103 unsigned getSDNodeOrder() { return SDNodeOrder; }
104 };
105
106 /// DanglingDebugInfoMap - Keeps track of dbg_values for which we have not
107 /// yet seen the referent. We defer handling these until we do see it.
108 DenseMap<const Value*, DanglingDebugInfo> DanglingDebugInfoMap;
109
Chris Lattner8047d9a2009-12-24 00:37:38 +0000110public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
112 /// them up and then emit token factor nodes when possible. This allows us to
113 /// get simple disambiguation between loads without worrying about alias
114 /// analysis.
115 SmallVector<SDValue, 8> PendingLoads;
Chris Lattner8047d9a2009-12-24 00:37:38 +0000116private:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000117
118 /// PendingExports - CopyToReg nodes that copy values to virtual registers
119 /// for export to other blocks need to be emitted before any terminator
120 /// instruction, but they have no other ordering requirements. We bunch them
121 /// up and the emit a single tokenfactor for them just before terminator
122 /// instructions.
123 SmallVector<SDValue, 8> PendingExports;
124
Bill Wendlingb4e6a5d2009-12-18 23:32:53 +0000125 /// SDNodeOrder - A unique monotonically increasing number used to order the
126 /// SDNodes we create.
127 unsigned SDNodeOrder;
128
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 /// Case - A struct to record the Value for a switch case, and the
130 /// case's target basic block.
131 struct Case {
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +0000132 const Constant *Low;
133 const Constant *High;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 MachineBasicBlock* BB;
Jakub Staszakc8f34de2011-07-29 22:25:21 +0000135 uint32_t ExtraWeight;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136
Jakub Staszakc8f34de2011-07-29 22:25:21 +0000137 Case() : Low(0), High(0), BB(0), ExtraWeight(0) { }
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +0000138 Case(const Constant *low, const Constant *high, MachineBasicBlock *bb,
Jakub Staszakc8f34de2011-07-29 22:25:21 +0000139 uint32_t extraweight) : Low(low), High(high), BB(bb),
140 ExtraWeight(extraweight) { }
141
Chris Lattnere880efe2009-11-07 07:50:34 +0000142 APInt size() const {
143 const APInt &rHigh = cast<ConstantInt>(High)->getValue();
144 const APInt &rLow = cast<ConstantInt>(Low)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145 return (rHigh - rLow + 1ULL);
146 }
147 };
148
149 struct CaseBits {
150 uint64_t Mask;
151 MachineBasicBlock* BB;
152 unsigned Bits;
Manman Ren1a710fd2012-08-24 18:14:27 +0000153 uint32_t ExtraWeight;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000154
Manman Ren1a710fd2012-08-24 18:14:27 +0000155 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits,
156 uint32_t Weight):
157 Mask(mask), BB(bb), Bits(bits), ExtraWeight(Weight) { }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 };
159
160 typedef std::vector<Case> CaseVector;
161 typedef std::vector<CaseBits> CaseBitsVector;
162 typedef CaseVector::iterator CaseItr;
163 typedef std::pair<CaseItr, CaseItr> CaseRange;
164
165 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
166 /// of conditional branches.
167 struct CaseRec {
Dan Gohman46510a72010-04-15 01:51:59 +0000168 CaseRec(MachineBasicBlock *bb, const Constant *lt, const Constant *ge,
169 CaseRange r) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000170 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
171
172 /// CaseBB - The MBB in which to emit the compare and branch
173 MachineBasicBlock *CaseBB;
174 /// LT, GE - If nonzero, we know the current case value must be less-than or
175 /// greater-than-or-equal-to these Constants.
Dan Gohman46510a72010-04-15 01:51:59 +0000176 const Constant *LT;
177 const Constant *GE;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 /// Range - A pair of iterators representing the range of case values to be
179 /// processed at this point in the binary search tree.
180 CaseRange Range;
181 };
182
183 typedef std::vector<CaseRec> CaseRecVector;
184
Bob Wilsondb3a9e62013-09-09 19:14:35 +0000185 /// The comparison function for sorting the switch case values in the vector.
186 /// WARNING: Case ranges should be disjoint!
187 struct CaseCmp {
188 bool operator()(const Case &C1, const Case &C2) {
189 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
190 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
191 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
192 return CI1->getValue().slt(CI2->getValue());
193 }
194 };
195
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 struct CaseBitsCmp {
Chris Lattner53334ca2010-01-01 23:37:34 +0000197 bool operator()(const CaseBits &C1, const CaseBits &C2) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 return C1.Bits > C2.Bits;
199 }
200 };
201
Chris Lattner53334ca2010-01-01 23:37:34 +0000202 size_t Clusterify(CaseVector &Cases, const SwitchInst &SI);
Anton Korobeynikov23218582008-12-23 22:25:27 +0000203
Dan Gohman2048b852009-11-23 18:04:58 +0000204 /// CaseBlock - This structure is used to communicate between
205 /// SelectionDAGBuilder and SDISel for the code generation of additional basic
206 /// blocks needed by multi-case switch statements.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 struct CaseBlock {
Dan Gohman46510a72010-04-15 01:51:59 +0000208 CaseBlock(ISD::CondCode cc, const Value *cmplhs, const Value *cmprhs,
209 const Value *cmpmiddle,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 MachineBasicBlock *truebb, MachineBasicBlock *falsebb,
Jakub Staszakc8f34de2011-07-29 22:25:21 +0000211 MachineBasicBlock *me,
212 uint32_t trueweight = 0, uint32_t falseweight = 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213 : CC(cc), CmpLHS(cmplhs), CmpMHS(cmpmiddle), CmpRHS(cmprhs),
Jakub Staszakc8f34de2011-07-29 22:25:21 +0000214 TrueBB(truebb), FalseBB(falsebb), ThisBB(me),
215 TrueWeight(trueweight), FalseWeight(falseweight) { }
216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000217 // CC - the condition code to use for the case block's setcc node
218 ISD::CondCode CC;
Jakub Staszakc8f34de2011-07-29 22:25:21 +0000219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000220 // CmpLHS/CmpRHS/CmpMHS - The LHS/MHS/RHS of the comparison to emit.
221 // Emit by default LHS op RHS. MHS is used for range comparisons:
222 // If MHS is not null: (LHS <= MHS) and (MHS <= RHS).
Dan Gohman46510a72010-04-15 01:51:59 +0000223 const Value *CmpLHS, *CmpMHS, *CmpRHS;
Jakub Staszakc8f34de2011-07-29 22:25:21 +0000224
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000225 // TrueBB/FalseBB - the block to branch to if the setcc is true/false.
226 MachineBasicBlock *TrueBB, *FalseBB;
Jakub Staszakc8f34de2011-07-29 22:25:21 +0000227
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000228 // ThisBB - the block into which to emit the code for the setcc and branches
229 MachineBasicBlock *ThisBB;
Jakub Staszakc8f34de2011-07-29 22:25:21 +0000230
231 // TrueWeight/FalseWeight - branch weights.
232 uint32_t TrueWeight, FalseWeight;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000233 };
Jakub Staszakc8f34de2011-07-29 22:25:21 +0000234
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000235 struct JumpTable {
236 JumpTable(unsigned R, unsigned J, MachineBasicBlock *M,
237 MachineBasicBlock *D): Reg(R), JTI(J), MBB(M), Default(D) {}
Andrew Trickcf940ce2013-10-31 17:18:07 +0000238
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000239 /// Reg - the virtual register containing the index of the jump table entry
240 //. to jump to.
241 unsigned Reg;
242 /// JTI - the JumpTableIndex for this jump table in the function.
243 unsigned JTI;
244 /// MBB - the MBB into which to emit the code for the indirect jump.
245 MachineBasicBlock *MBB;
246 /// Default - the MBB of the default bb, which is a successor of the range
247 /// check MBB. This is when updating PHI nodes in successors.
248 MachineBasicBlock *Default;
249 };
250 struct JumpTableHeader {
Dan Gohman46510a72010-04-15 01:51:59 +0000251 JumpTableHeader(APInt F, APInt L, const Value *SV, MachineBasicBlock *H,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000252 bool E = false):
253 First(F), Last(L), SValue(SV), HeaderBB(H), Emitted(E) {}
Anton Korobeynikov23218582008-12-23 22:25:27 +0000254 APInt First;
255 APInt Last;
Dan Gohman46510a72010-04-15 01:51:59 +0000256 const Value *SValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000257 MachineBasicBlock *HeaderBB;
258 bool Emitted;
259 };
260 typedef std::pair<JumpTableHeader, JumpTable> JumpTableBlock;
261
262 struct BitTestCase {
Manman Ren1a710fd2012-08-24 18:14:27 +0000263 BitTestCase(uint64_t M, MachineBasicBlock* T, MachineBasicBlock* Tr,
264 uint32_t Weight):
265 Mask(M), ThisBB(T), TargetBB(Tr), ExtraWeight(Weight) { }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000266 uint64_t Mask;
Chris Lattner53334ca2010-01-01 23:37:34 +0000267 MachineBasicBlock *ThisBB;
268 MachineBasicBlock *TargetBB;
Manman Ren1a710fd2012-08-24 18:14:27 +0000269 uint32_t ExtraWeight;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000270 };
271
272 typedef SmallVector<BitTestCase, 3> BitTestInfo;
273
274 struct BitTestBlock {
Dan Gohman46510a72010-04-15 01:51:59 +0000275 BitTestBlock(APInt F, APInt R, const Value* SV,
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000276 unsigned Rg, MVT RgVT, bool E,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000277 MachineBasicBlock* P, MachineBasicBlock* D,
278 const BitTestInfo& C):
Evan Chengd08e5b42011-01-06 01:02:44 +0000279 First(F), Range(R), SValue(SV), Reg(Rg), RegVT(RgVT), Emitted(E),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000280 Parent(P), Default(D), Cases(C) { }
Anton Korobeynikov23218582008-12-23 22:25:27 +0000281 APInt First;
282 APInt Range;
Dan Gohman46510a72010-04-15 01:51:59 +0000283 const Value *SValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000284 unsigned Reg;
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000285 MVT RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000286 bool Emitted;
287 MachineBasicBlock *Parent;
288 MachineBasicBlock *Default;
289 BitTestInfo Cases;
290 };
291
Michael Gottesman657484f2013-08-20 07:00:16 +0000292 /// A class which encapsulates all of the information needed to generate a
293 /// stack protector check and signals to isel via its state being initialized
294 /// that a stack protector needs to be generated.
295 ///
296 /// *NOTE* The following is a high level documentation of SelectionDAG Stack
297 /// Protector Generation. The reason that it is placed here is for a lack of
298 /// other good places to stick it.
299 ///
300 /// High Level Overview of SelectionDAG Stack Protector Generation:
301 ///
302 /// Previously, generation of stack protectors was done exclusively in the
303 /// pre-SelectionDAG Codegen LLVM IR Pass "Stack Protector". This necessitated
304 /// splitting basic blocks at the IR level to create the success/failure basic
305 /// blocks in the tail of the basic block in question. As a result of this,
306 /// calls that would have qualified for the sibling call optimization were no
307 /// longer eligible for optimization since said calls were no longer right in
308 /// the "tail position" (i.e. the immediate predecessor of a ReturnInst
309 /// instruction).
310 ///
311 /// Then it was noticed that since the sibling call optimization causes the
312 /// callee to reuse the caller's stack, if we could delay the generation of
313 /// the stack protector check until later in CodeGen after the sibling call
314 /// decision was made, we get both the tail call optimization and the stack
315 /// protector check!
316 ///
317 /// A few goals in solving this problem were:
318 ///
319 /// 1. Preserve the architecture independence of stack protector generation.
320 ///
321 /// 2. Preserve the normal IR level stack protector check for platforms like
322 /// OpenBSD for which we support platform specific stack protector
323 /// generation.
324 ///
325 /// The main problem that guided the present solution is that one can not
326 /// solve this problem in an architecture independent manner at the IR level
327 /// only. This is because:
328 ///
329 /// 1. The decision on whether or not to perform a sibling call on certain
330 /// platforms (for instance i386) requires lower level information
331 /// related to available registers that can not be known at the IR level.
332 ///
333 /// 2. Even if the previous point were not true, the decision on whether to
334 /// perform a tail call is done in LowerCallTo in SelectionDAG which
335 /// occurs after the Stack Protector Pass. As a result, one would need to
336 /// put the relevant callinst into the stack protector check success
337 /// basic block (where the return inst is placed) and then move it back
338 /// later at SelectionDAG/MI time before the stack protector check if the
339 /// tail call optimization failed. The MI level option was nixed
340 /// immediately since it would require platform specific pattern
341 /// matching. The SelectionDAG level option was nixed because
342 /// SelectionDAG only processes one IR level basic block at a time
343 /// implying one could not create a DAG Combine to move the callinst.
344 ///
345 /// To get around this problem a few things were realized:
346 ///
347 /// 1. While one can not handle multiple IR level basic blocks at the
348 /// SelectionDAG Level, one can generate multiple machine basic blocks
349 /// for one IR level basic block. This is how we handle bit tests and
350 /// switches.
351 ///
352 /// 2. At the MI level, tail calls are represented via a special return
353 /// MIInst called "tcreturn". Thus if we know the basic block in which we
354 /// wish to insert the stack protector check, we get the correct behavior
355 /// by always inserting the stack protector check right before the return
356 /// statement. This is a "magical transformation" since no matter where
357 /// the stack protector check intrinsic is, we always insert the stack
358 /// protector check code at the end of the BB.
359 ///
360 /// Given the aforementioned constraints, the following solution was devised:
361 ///
362 /// 1. On platforms that do not support SelectionDAG stack protector check
363 /// generation, allow for the normal IR level stack protector check
364 /// generation to continue.
365 ///
366 /// 2. On platforms that do support SelectionDAG stack protector check
367 /// generation:
368 ///
369 /// a. Use the IR level stack protector pass to decide if a stack
370 /// protector is required/which BB we insert the stack protector check
371 /// in by reusing the logic already therein. If we wish to generate a
372 /// stack protector check in a basic block, we place a special IR
373 /// intrinsic called llvm.stackprotectorcheck right before the BB's
374 /// returninst or if there is a callinst that could potentially be
375 /// sibling call optimized, before the call inst.
376 ///
377 /// b. Then when a BB with said intrinsic is processed, we codegen the BB
378 /// normally via SelectBasicBlock. In said process, when we visit the
379 /// stack protector check, we do not actually emit anything into the
380 /// BB. Instead, we just initialize the stack protector descriptor
381 /// class (which involves stashing information/creating the success
382 /// mbbb and the failure mbb if we have not created one for this
383 /// function yet) and export the guard variable that we are going to
384 /// compare.
385 ///
386 /// c. After we finish selecting the basic block, in FinishBasicBlock if
387 /// the StackProtectorDescriptor attached to the SelectionDAGBuilder is
388 /// initialized, we first find a splice point in the parent basic block
389 /// before the terminator and then splice the terminator of said basic
390 /// block into the success basic block. Then we code-gen a new tail for
391 /// the parent basic block consisting of the two loads, the comparison,
392 /// and finally two branches to the success/failure basic blocks. We
393 /// conclude by code-gening the failure basic block if we have not
394 /// code-gened it already (all stack protector checks we generate in
395 /// the same function, use the same failure basic block).
396 class StackProtectorDescriptor {
397 public:
398 StackProtectorDescriptor() : ParentMBB(0), SuccessMBB(0), FailureMBB(0),
399 Guard(0) { }
400 ~StackProtectorDescriptor() { }
401
402 /// Returns true if all fields of the stack protector descriptor are
403 /// initialized implying that we should/are ready to emit a stack protector.
404 bool shouldEmitStackProtector() const {
405 return ParentMBB && SuccessMBB && FailureMBB && Guard;
406 }
407
408 /// Initialize the stack protector descriptor structure for a new basic
409 /// block.
410 void initialize(const BasicBlock *BB,
411 MachineBasicBlock *MBB,
412 const CallInst &StackProtCheckCall) {
413 // Make sure we are not initialized yet.
414 assert(!shouldEmitStackProtector() && "Stack Protector Descriptor is "
415 "already initialized!");
416 ParentMBB = MBB;
417 SuccessMBB = AddSuccessorMBB(BB, MBB);
418 FailureMBB = AddSuccessorMBB(BB, MBB, FailureMBB);
419 if (!Guard)
420 Guard = StackProtCheckCall.getArgOperand(0);
421 }
422
423 /// Reset state that changes when we handle different basic blocks.
424 ///
425 /// This currently includes:
426 ///
427 /// 1. The specific basic block we are generating a
428 /// stack protector for (ParentMBB).
429 ///
430 /// 2. The successor machine basic block that will contain the tail of
431 /// parent mbb after we create the stack protector check (SuccessMBB). This
432 /// BB is visited only on stack protector check success.
433 void resetPerBBState() {
434 ParentMBB = 0;
435 SuccessMBB = 0;
436 }
437
438 /// Reset state that only changes when we switch functions.
439 ///
440 /// This currently includes:
441 ///
442 /// 1. FailureMBB since we reuse the failure code path for all stack
443 /// protector checks created in an individual function.
444 ///
445 /// 2.The guard variable since the guard variable we are checking against is
446 /// always the same.
447 void resetPerFunctionState() {
448 FailureMBB = 0;
449 Guard = 0;
450 }
451
452 MachineBasicBlock *getParentMBB() { return ParentMBB; }
453 MachineBasicBlock *getSuccessMBB() { return SuccessMBB; }
454 MachineBasicBlock *getFailureMBB() { return FailureMBB; }
455 const Value *getGuard() { return Guard; }
456
457 private:
458 /// The basic block for which we are generating the stack protector.
459 ///
460 /// As a result of stack protector generation, we will splice the
461 /// terminators of this basic block into the successor mbb SuccessMBB and
462 /// replace it with a compare/branch to the successor mbbs
463 /// SuccessMBB/FailureMBB depending on whether or not the stack protector
464 /// was violated.
465 MachineBasicBlock *ParentMBB;
466
467 /// A basic block visited on stack protector check success that contains the
468 /// terminators of ParentMBB.
469 MachineBasicBlock *SuccessMBB;
470
471 /// This basic block visited on stack protector check failure that will
472 /// contain a call to __stack_chk_fail().
473 MachineBasicBlock *FailureMBB;
474
475 /// The guard variable which we will compare against the stored value in the
476 /// stack protector stack slot.
477 const Value *Guard;
478
479 /// Add a successor machine basic block to ParentMBB. If the successor mbb
480 /// has not been created yet (i.e. if SuccMBB = 0), then the machine basic
481 /// block will be created.
482 MachineBasicBlock *AddSuccessorMBB(const BasicBlock *BB,
483 MachineBasicBlock *ParentMBB,
484 MachineBasicBlock *SuccMBB = 0);
485 };
486
Bill Wendlingba54bca2013-06-19 21:36:55 +0000487private:
Dan Gohman55e59c12010-04-19 19:05:59 +0000488 const TargetMachine &TM;
Bill Wendlingba54bca2013-06-19 21:36:55 +0000489public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000490 SelectionDAG &DAG;
Micah Villmow3574eca2012-10-08 16:38:25 +0000491 const DataLayout *TD;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000492 AliasAnalysis *AA;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000493 const TargetLibraryInfo *LibInfo;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000494
495 /// SwitchCases - Vector of CaseBlock structures used to communicate
496 /// SwitchInst code generation information.
497 std::vector<CaseBlock> SwitchCases;
498 /// JTCases - Vector of JumpTable structures used to communicate
499 /// SwitchInst code generation information.
500 std::vector<JumpTableBlock> JTCases;
501 /// BitTestCases - Vector of BitTestBlock structures used to communicate
502 /// SwitchInst code generation information.
503 std::vector<BitTestBlock> BitTestCases;
Michael Gottesman657484f2013-08-20 07:00:16 +0000504 /// A StackProtectorDescriptor structure used to communicate stack protector
505 /// information in between SelectBasicBlock and FinishBasicBlock.
506 StackProtectorDescriptor SPDescriptor;
Evan Chengfb2e7522009-09-18 21:02:19 +0000507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000508 // Emit PHI-node-operand constants only once even if used by multiple
509 // PHI nodes.
Dan Gohman46510a72010-04-15 01:51:59 +0000510 DenseMap<const Constant *, unsigned> ConstantsOut;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000511
512 /// FuncInfo - Information about the function as a whole.
513 ///
514 FunctionLoweringInfo &FuncInfo;
Bill Wendlingdfdacee2009-02-19 21:12:54 +0000515
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000516 /// OptLevel - What optimization level we're generating code for.
Andrew Trickcf940ce2013-10-31 17:18:07 +0000517 ///
Bill Wendling98a366d2009-04-29 23:29:43 +0000518 CodeGenOpt::Level OptLevel;
Andrew Trickcf940ce2013-10-31 17:18:07 +0000519
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000520 /// GFI - Garbage collection metadata for the function.
521 GCFunctionInfo *GFI;
522
Bill Wendling30e67402011-10-05 22:24:35 +0000523 /// LPadToCallSiteMap - Map a landing pad to the call site indexes.
524 DenseMap<MachineBasicBlock*, SmallVector<unsigned, 4> > LPadToCallSiteMap;
Bill Wendlinga8512ed2011-10-04 22:00:35 +0000525
Dan Gohman98ca4f22009-08-05 01:29:28 +0000526 /// HasTailCall - This is set to true if a call in the current
527 /// block has been translated as a tail call. In this case,
528 /// no subsequent DAG nodes should be created.
529 ///
530 bool HasTailCall;
531
Owen Anderson0a5372e2009-07-13 04:09:18 +0000532 LLVMContext *Context;
533
Dan Gohman55e59c12010-04-19 19:05:59 +0000534 SelectionDAGBuilder(SelectionDAG &dag, FunctionLoweringInfo &funcinfo,
Dan Gohman2048b852009-11-23 18:04:58 +0000535 CodeGenOpt::Level ol)
Andrew Trickea5db0c2013-05-25 02:20:36 +0000536 : CurInst(NULL), SDNodeOrder(0), TM(dag.getTarget()),
Dan Gohman55e59c12010-04-19 19:05:59 +0000537 DAG(dag), FuncInfo(funcinfo), OptLevel(ol),
Richard Smithcb1f68d2012-08-22 00:42:39 +0000538 HasTailCall(false) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000539 }
540
Owen Anderson243eb9e2011-12-08 22:15:21 +0000541 void init(GCFunctionInfo *gfi, AliasAnalysis &aa,
542 const TargetLibraryInfo *li);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000543
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000544 /// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000545 /// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000546 /// for a new block. This doesn't clear out information about
547 /// additional blocks that are needed to complete switch lowering
548 /// or PHI node updating; that information is cleared out as it is
549 /// consumed.
550 void clear();
551
Devang Patel23385752011-05-23 17:44:13 +0000552 /// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000553 /// map. This function is separated from the clear so that debug
Devang Patel23385752011-05-23 17:44:13 +0000554 /// information that is dangling in a basic block can be properly
555 /// resolved in a different basic block. This allows the
556 /// SelectionDAG to resolve dangling debug information attached
557 /// to PHI nodes.
558 void clearDanglingDebugInfo();
559
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000560 /// getRoot - Return the current virtual root of the Selection DAG,
561 /// flushing any PendingLoad items. This must be done before emitting
562 /// a store or any other node that may need to be ordered after any
563 /// prior load instructions.
564 ///
565 SDValue getRoot();
566
567 /// getControlRoot - Similar to getRoot, but instead of flushing all the
568 /// PendingLoad items, flush all the PendingExports items. It is necessary
569 /// to do this before emitting a terminator instruction.
570 ///
571 SDValue getControlRoot();
572
Andrew Trickea5db0c2013-05-25 02:20:36 +0000573 SDLoc getCurSDLoc() const {
Andrew Trickea5db0c2013-05-25 02:20:36 +0000574 return SDLoc(CurInst, SDNodeOrder);
575 }
576
577 DebugLoc getCurDebugLoc() const {
578 return CurInst ? CurInst->getDebugLoc() : DebugLoc();
579 }
Devang Patel68e6bee2011-02-21 23:21:26 +0000580
Bill Wendling3ea3c242009-12-22 02:10:19 +0000581 unsigned getSDNodeOrder() const { return SDNodeOrder; }
582
Dan Gohman46510a72010-04-15 01:51:59 +0000583 void CopyValueToVirtualRegister(const Value *V, unsigned Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000584
Dan Gohman46510a72010-04-15 01:51:59 +0000585 void visit(const Instruction &I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000586
Dan Gohman46510a72010-04-15 01:51:59 +0000587 void visit(unsigned Opcode, const User &I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000588
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000589 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
590 // generate the debug data structures now that we've seen its definition.
591 void resolveDanglingDebugInfo(const Value *V, SDValue Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000592 SDValue getValue(const Value *V);
Dan Gohman28a17352010-07-01 01:59:43 +0000593 SDValue getNonRegisterValue(const Value *V);
594 SDValue getValueImpl(const Value *V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000595
596 void setValue(const Value *V, SDValue NewN) {
597 SDValue &N = NodeMap[V];
598 assert(N.getNode() == 0 && "Already set a value for this node!");
599 N = NewN;
600 }
Andrew Trickcf940ce2013-10-31 17:18:07 +0000601
Devang Patel9126c0d2010-06-01 19:59:01 +0000602 void setUnusedArgValue(const Value *V, SDValue NewN) {
603 SDValue &N = UnusedArgNodeMap[V];
604 assert(N.getNode() == 0 && "Already set a value for this node!");
605 N = NewN;
606 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000607
Dan Gohman46510a72010-04-15 01:51:59 +0000608 void FindMergedConditions(const Value *Cond, MachineBasicBlock *TBB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000609 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +0000610 MachineBasicBlock *SwitchBB, unsigned Opc);
Dan Gohman46510a72010-04-15 01:51:59 +0000611 void EmitBranchForMergedCondition(const Value *Cond, MachineBasicBlock *TBB,
Dan Gohmanc2277342008-10-17 21:16:08 +0000612 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +0000613 MachineBasicBlock *CurBB,
614 MachineBasicBlock *SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000615 bool ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases);
Dan Gohman46510a72010-04-15 01:51:59 +0000616 bool isExportableFromCurrentBlock(const Value *V, const BasicBlock *FromBB);
617 void CopyToExportRegsIfNeeded(const Value *V);
618 void ExportFromCurrentBlock(const Value *V);
619 void LowerCallTo(ImmutableCallSite CS, SDValue Callee, bool IsTailCall,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000620 MachineBasicBlock *LandingPad = NULL);
621
Andrew Trick2343e3b2013-10-31 17:18:24 +0000622 std::pair<SDValue, SDValue> LowerCallOperands(const CallInst &CI,
623 unsigned ArgIdx,
624 unsigned NumArgs,
625 SDValue Callee);
626
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +0000627 /// UpdateSplitBlock - When an MBB was split during scheduling, update the
628 /// references that ned to refer to the last resulting block.
629 void UpdateSplitBlock(MachineBasicBlock *First, MachineBasicBlock *Last);
630
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000631private:
632 // Terminator instructions.
Dan Gohman46510a72010-04-15 01:51:59 +0000633 void visitRet(const ReturnInst &I);
634 void visitBr(const BranchInst &I);
635 void visitSwitch(const SwitchInst &I);
636 void visitIndirectBr(const IndirectBrInst &I);
Bill Wendlinga60f0e72010-07-15 23:42:21 +0000637 void visitUnreachable(const UnreachableInst &I) { /* noop */ }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000638
639 // Helpers for visitSwitch
640 bool handleSmallSwitchRange(CaseRec& CR,
641 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +0000642 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +0000643 MachineBasicBlock* Default,
644 MachineBasicBlock *SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000645 bool handleJTSwitchCase(CaseRec& CR,
646 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +0000647 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +0000648 MachineBasicBlock* Default,
649 MachineBasicBlock *SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000650 bool handleBTSplitSwitchCase(CaseRec& CR,
651 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +0000652 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +0000653 MachineBasicBlock* Default,
654 MachineBasicBlock *SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000655 bool handleBitTestsSwitchCase(CaseRec& CR,
656 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +0000657 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +0000658 MachineBasicBlock* Default,
659 MachineBasicBlock *SwitchBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +0000660
Jakub Staszak25101bb2011-12-20 20:03:10 +0000661 uint32_t getEdgeWeight(const MachineBasicBlock *Src,
662 const MachineBasicBlock *Dst) const;
Jakub Staszakc8f34de2011-07-29 22:25:21 +0000663 void addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
664 uint32_t Weight = 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000665public:
Dan Gohman99be8ae2010-04-19 22:41:47 +0000666 void visitSwitchCase(CaseBlock &CB,
667 MachineBasicBlock *SwitchBB);
Michael Gottesman657484f2013-08-20 07:00:16 +0000668 void visitSPDescriptorParent(StackProtectorDescriptor &SPD,
669 MachineBasicBlock *ParentBB);
670 void visitSPDescriptorFailure(StackProtectorDescriptor &SPD);
Dan Gohman99be8ae2010-04-19 22:41:47 +0000671 void visitBitTestHeader(BitTestBlock &B, MachineBasicBlock *SwitchBB);
Evan Chengd08e5b42011-01-06 01:02:44 +0000672 void visitBitTestCase(BitTestBlock &BB,
673 MachineBasicBlock* NextMBB,
Manman Ren1a710fd2012-08-24 18:14:27 +0000674 uint32_t BranchWeightToNext,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000675 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +0000676 BitTestCase &B,
677 MachineBasicBlock *SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000678 void visitJumpTable(JumpTable &JT);
Dan Gohman99be8ae2010-04-19 22:41:47 +0000679 void visitJumpTableHeader(JumpTable &JT, JumpTableHeader &JTH,
680 MachineBasicBlock *SwitchBB);
Andrew Trickcf940ce2013-10-31 17:18:07 +0000681
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000682private:
683 // These all get lowered before this pass.
Dan Gohman46510a72010-04-15 01:51:59 +0000684 void visitInvoke(const InvokeInst &I);
Bill Wendlingdccc03b2011-07-31 06:30:59 +0000685 void visitResume(const ResumeInst &I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000686
Dan Gohman46510a72010-04-15 01:51:59 +0000687 void visitBinary(const User &I, unsigned OpCode);
688 void visitShift(const User &I, unsigned Opcode);
689 void visitAdd(const User &I) { visitBinary(I, ISD::ADD); }
690 void visitFAdd(const User &I) { visitBinary(I, ISD::FADD); }
691 void visitSub(const User &I) { visitBinary(I, ISD::SUB); }
692 void visitFSub(const User &I);
693 void visitMul(const User &I) { visitBinary(I, ISD::MUL); }
694 void visitFMul(const User &I) { visitBinary(I, ISD::FMUL); }
695 void visitURem(const User &I) { visitBinary(I, ISD::UREM); }
696 void visitSRem(const User &I) { visitBinary(I, ISD::SREM); }
697 void visitFRem(const User &I) { visitBinary(I, ISD::FREM); }
698 void visitUDiv(const User &I) { visitBinary(I, ISD::UDIV); }
Benjamin Kramer9c640302011-07-08 10:31:30 +0000699 void visitSDiv(const User &I);
Dan Gohman46510a72010-04-15 01:51:59 +0000700 void visitFDiv(const User &I) { visitBinary(I, ISD::FDIV); }
701 void visitAnd (const User &I) { visitBinary(I, ISD::AND); }
702 void visitOr (const User &I) { visitBinary(I, ISD::OR); }
703 void visitXor (const User &I) { visitBinary(I, ISD::XOR); }
704 void visitShl (const User &I) { visitShift(I, ISD::SHL); }
705 void visitLShr(const User &I) { visitShift(I, ISD::SRL); }
706 void visitAShr(const User &I) { visitShift(I, ISD::SRA); }
707 void visitICmp(const User &I);
708 void visitFCmp(const User &I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000709 // Visit the conversion instructions
Dan Gohman46510a72010-04-15 01:51:59 +0000710 void visitTrunc(const User &I);
711 void visitZExt(const User &I);
712 void visitSExt(const User &I);
713 void visitFPTrunc(const User &I);
714 void visitFPExt(const User &I);
715 void visitFPToUI(const User &I);
716 void visitFPToSI(const User &I);
717 void visitUIToFP(const User &I);
718 void visitSIToFP(const User &I);
719 void visitPtrToInt(const User &I);
720 void visitIntToPtr(const User &I);
721 void visitBitCast(const User &I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000722
Dan Gohman46510a72010-04-15 01:51:59 +0000723 void visitExtractElement(const User &I);
724 void visitInsertElement(const User &I);
725 void visitShuffleVector(const User &I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000726
Dan Gohman46510a72010-04-15 01:51:59 +0000727 void visitExtractValue(const ExtractValueInst &I);
728 void visitInsertValue(const InsertValueInst &I);
Bill Wendlinge6e88262011-08-12 20:24:12 +0000729 void visitLandingPad(const LandingPadInst &I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000730
Dan Gohman46510a72010-04-15 01:51:59 +0000731 void visitGetElementPtr(const User &I);
732 void visitSelect(const User &I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000733
Dan Gohman46510a72010-04-15 01:51:59 +0000734 void visitAlloca(const AllocaInst &I);
735 void visitLoad(const LoadInst &I);
736 void visitStore(const StoreInst &I);
Eli Friedmanff030482011-07-28 21:48:00 +0000737 void visitAtomicCmpXchg(const AtomicCmpXchgInst &I);
738 void visitAtomicRMW(const AtomicRMWInst &I);
Eli Friedman47f35132011-07-25 23:16:38 +0000739 void visitFence(const FenceInst &I);
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000740 void visitPHI(const PHINode &I);
Dan Gohman46510a72010-04-15 01:51:59 +0000741 void visitCall(const CallInst &I);
742 bool visitMemCmpCall(const CallInst &I);
Richard Sandiford8c201582013-08-20 09:38:48 +0000743 bool visitMemChrCall(const CallInst &I);
Richard Sandiford4fc73552013-08-16 11:29:37 +0000744 bool visitStrCpyCall(const CallInst &I, bool isStpcpy);
Richard Sandiforde1b2af72013-08-16 11:21:54 +0000745 bool visitStrCmpCall(const CallInst &I);
Richard Sandiford19262ee2013-08-16 11:41:43 +0000746 bool visitStrLenCall(const CallInst &I);
747 bool visitStrNLenCall(const CallInst &I);
Bob Wilson53624a22012-08-03 23:29:17 +0000748 bool visitUnaryFloatCall(const CallInst &I, unsigned Opcode);
Eli Friedman327236c2011-08-24 20:50:09 +0000749 void visitAtomicLoad(const LoadInst &I);
750 void visitAtomicStore(const StoreInst &I);
751
Dan Gohman46510a72010-04-15 01:51:59 +0000752 void visitInlineAsm(ImmutableCallSite CS);
753 const char *visitIntrinsicCall(const CallInst &I, unsigned Intrinsic);
754 void visitTargetIntrinsic(const CallInst &I, unsigned Intrinsic);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000755
Dan Gohman46510a72010-04-15 01:51:59 +0000756 void visitVAStart(const CallInst &I);
757 void visitVAArg(const VAArgInst &I);
758 void visitVAEnd(const CallInst &I);
759 void visitVACopy(const CallInst &I);
Andrew Trick2343e3b2013-10-31 17:18:24 +0000760 void visitStackmap(const CallInst &I);
761 void visitPatchpoint(const CallInst &I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000762
Dan Gohman46510a72010-04-15 01:51:59 +0000763 void visitUserOp1(const Instruction &I) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000764 llvm_unreachable("UserOp1 should not exist at instruction selection time!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000765 }
Dan Gohman46510a72010-04-15 01:51:59 +0000766 void visitUserOp2(const Instruction &I) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000767 llvm_unreachable("UserOp2 should not exist at instruction selection time!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000768 }
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000769
Richard Sandiford6a079fe2013-08-16 10:55:47 +0000770 void processIntegerCallValue(const Instruction &I,
771 SDValue Value, bool IsSigned);
772
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000773 void HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +0000774
Devang Patelab43add2010-08-25 20:41:24 +0000775 /// EmitFuncArgumentDbgValue - If V is an function argument then create
Andrew Trickcf940ce2013-10-31 17:18:07 +0000776 /// corresponding DBG_VALUE machine instruction for it now. At the end of
Devang Patelab43add2010-08-25 20:41:24 +0000777 /// instruction selection, they will be inserted to the entry BB.
Devang Patel78a06e52010-08-25 20:39:26 +0000778 bool EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Devang Patel34ca5ed2010-08-31 06:12:08 +0000779 int64_t Offset, const SDValue &N);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000780};
781
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000782} // end namespace llvm
783
784#endif