blob: e22d72c8fc427efd5f52a280e33e8bf236b3438b [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000010// This file implements the virtual register map. It also implements
11// the eliminateVirtRegs() function that given a virtual register map
12// and a machine function it eliminates all virtual references by
13// replacing them with physical register references and adds spill
14// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000015//
16//===----------------------------------------------------------------------===//
17
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000018#define DEBUG_TYPE "regalloc"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000019#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000020#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenos5f375022004-03-01 20:05:10 +000022#include "llvm/CodeGen/MachineInstr.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000023#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000024#include "llvm/Target/TargetInstrInfo.h"
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +000025#include "Support/CommandLine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000026#include "Support/Debug.h"
Alkis Evlogimenos57af2cf2004-02-27 04:51:35 +000027#include "Support/DenseMap.h"
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +000028#include "Support/Statistic.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000029#include "Support/STLExtras.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000030#include <iostream>
31
32using namespace llvm;
33
34namespace {
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000035 Statistic<> numSpills("spiller", "Number of register spills");
36 Statistic<> numStores("spiller", "Number of stores added");
37 Statistic<> numLoads ("spiller", "Number of loads added");
38
Alkis Evlogimenos499b2ba2004-03-06 22:38:29 +000039 enum SpillerName { simple, local };
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +000040
41 cl::opt<SpillerName>
42 SpillerOpt("spiller",
43 cl::desc("Spiller to use: (default: local)"),
44 cl::Prefix,
Alkis Evlogimenos499b2ba2004-03-06 22:38:29 +000045 cl::values(clEnumVal(simple, " simple spiller"),
46 clEnumVal(local, " local spiller"),
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +000047 0),
Alkis Evlogimenos5ae00062004-03-06 23:08:44 +000048 cl::init(local));
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000049}
50
51int VirtRegMap::assignVirt2StackSlot(unsigned virtReg)
52{
53 assert(MRegisterInfo::isVirtualRegister(virtReg));
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +000054 assert(v2ssMap_[virtReg] == NO_STACK_SLOT &&
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000055 "attempt to assign stack slot to already spilled register");
56 const TargetRegisterClass* rc =
57 mf_->getSSARegMap()->getRegClass(virtReg);
58 int frameIndex = mf_->getFrameInfo()->CreateStackObject(rc);
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +000059 v2ssMap_[virtReg] = frameIndex;
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000060 ++numSpills;
61 return frameIndex;
62}
63
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +000064void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int frameIndex)
65{
66 assert(MRegisterInfo::isVirtualRegister(virtReg));
67 assert(v2ssMap_[virtReg] == NO_STACK_SLOT &&
68 "attempt to assign stack slot to already spilled register");
69 v2ssMap_[virtReg] = frameIndex;
70}
71
Alkis Evlogimenos5f375022004-03-01 20:05:10 +000072void VirtRegMap::virtFolded(unsigned virtReg,
73 MachineInstr* oldMI,
74 MachineInstr* newMI)
75{
76 // move previous memory references folded to new instruction
77 MI2VirtMap::iterator i, e;
78 std::vector<MI2VirtMap::mapped_type> regs;
79 for (tie(i, e) = mi2vMap_.equal_range(oldMI); i != e; ) {
80 regs.push_back(i->second);
81 mi2vMap_.erase(i++);
82 }
83 for (unsigned i = 0, e = regs.size(); i != e; ++i)
84 mi2vMap_.insert(std::make_pair(newMI, i));
85
86 // add new memory reference
87 mi2vMap_.insert(std::make_pair(newMI, virtReg));
88}
89
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000090std::ostream& llvm::operator<<(std::ostream& os, const VirtRegMap& vrm)
91{
92 const MRegisterInfo* mri = vrm.mf_->getTarget().getRegisterInfo();
93
94 std::cerr << "********** REGISTER MAP **********\n";
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +000095 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
96 e = vrm.mf_->getSSARegMap()->getLastVirtReg(); i <= e; ++i) {
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000097 if (vrm.v2pMap_[i] != VirtRegMap::NO_PHYS_REG)
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +000098 std::cerr << "[reg" << i << " -> "
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000099 << mri->getName(vrm.v2pMap_[i]) << "]\n";
100 }
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +0000101 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
102 e = vrm.mf_->getSSARegMap()->getLastVirtReg(); i <= e; ++i) {
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000103 if (vrm.v2ssMap_[i] != VirtRegMap::NO_STACK_SLOT)
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +0000104 std::cerr << "[reg" << i << " -> fi#"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000105 << vrm.v2ssMap_[i] << "]\n";
106 }
107 return std::cerr << '\n';
108}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000109
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000110Spiller::~Spiller()
111{
112
113}
114
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000115namespace {
116
Alkis Evlogimenos499b2ba2004-03-06 22:38:29 +0000117 class SimpleSpiller : public Spiller {
118 public:
119 bool runOnMachineFunction(MachineFunction& mf, const VirtRegMap& vrm) {
120 DEBUG(std::cerr << "********** REWRITE MACHINE CODE **********\n");
121 DEBUG(std::cerr << "********** Function: "
122 << mf.getFunction()->getName() << '\n');
123 const TargetMachine& tm = mf.getTarget();
124 const MRegisterInfo& mri = *tm.getRegisterInfo();
125
126 typedef DenseMap<bool, VirtReg2IndexFunctor> Loaded;
127 Loaded loaded;
128
129 for (MachineFunction::iterator mbbi = mf.begin(),
130 mbbe = mf.end(); mbbi != mbbe; ++mbbi) {
131 DEBUG(std::cerr << mbbi->getBasicBlock()->getName() << ":\n");
132 for (MachineBasicBlock::iterator mii = mbbi->begin(),
133 mie = mbbi->end(); mii != mie; ++mii) {
134 loaded.grow(mf.getSSARegMap()->getLastVirtReg());
135 for (unsigned i = 0,e = mii->getNumOperands(); i != e; ++i){
136 MachineOperand& mop = mii->getOperand(i);
137 if (mop.isRegister() && mop.getReg() &&
138 MRegisterInfo::isVirtualRegister(mop.getReg())) {
139 unsigned virtReg = mop.getReg();
140 unsigned physReg = vrm.getPhys(virtReg);
141 if (mop.isUse() &&
142 vrm.hasStackSlot(mop.getReg()) &&
143 !loaded[virtReg]) {
144 mri.loadRegFromStackSlot(
145 *mbbi,
146 mii,
147 physReg,
148 vrm.getStackSlot(virtReg),
149 mf.getSSARegMap()->getRegClass(virtReg));
150 loaded[virtReg] = true;
151 DEBUG(std::cerr << '\t';
Tanya Lattnerb1407622004-06-25 00:13:11 +0000152 prior(mii)->print(std::cerr, &tm));
Alkis Evlogimenos499b2ba2004-03-06 22:38:29 +0000153 ++numLoads;
154 }
155 if (mop.isDef() &&
156 vrm.hasStackSlot(mop.getReg())) {
157 mri.storeRegToStackSlot(
158 *mbbi,
159 next(mii),
160 physReg,
161 vrm.getStackSlot(virtReg),
162 mf.getSSARegMap()->getRegClass(virtReg));
163 ++numStores;
164 }
165 mii->SetMachineOperandReg(i, physReg);
166 }
167 }
Tanya Lattnerb1407622004-06-25 00:13:11 +0000168 DEBUG(std::cerr << '\t'; mii->print(std::cerr, &tm));
Alkis Evlogimenos499b2ba2004-03-06 22:38:29 +0000169 loaded.clear();
170 }
171 }
172 return true;
173 }
174 };
175
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000176 class LocalSpiller : public Spiller {
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000177 typedef std::vector<unsigned> Phys2VirtMap;
178 typedef std::vector<bool> PhysFlag;
Alkis Evlogimenos57af2cf2004-02-27 04:51:35 +0000179 typedef DenseMap<MachineInstr*, VirtReg2IndexFunctor> Virt2MI;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000180
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000181 MachineFunction* mf_;
182 const TargetMachine* tm_;
183 const TargetInstrInfo* tii_;
184 const MRegisterInfo* mri_;
185 const VirtRegMap* vrm_;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000186 Phys2VirtMap p2vMap_;
187 PhysFlag dirty_;
Alkis Evlogimenos57af2cf2004-02-27 04:51:35 +0000188 Virt2MI lastDef_;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000189
190 public:
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000191 bool runOnMachineFunction(MachineFunction& mf, const VirtRegMap& vrm) {
192 mf_ = &mf;
193 tm_ = &mf_->getTarget();
Chris Lattner9bcdcd12004-06-02 05:57:12 +0000194 tii_ = tm_->getInstrInfo();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000195 mri_ = tm_->getRegisterInfo();
196 vrm_ = &vrm;
197 p2vMap_.assign(mri_->getNumRegs(), 0);
198 dirty_.assign(mri_->getNumRegs(), false);
199
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000200 DEBUG(std::cerr << "********** REWRITE MACHINE CODE **********\n");
201 DEBUG(std::cerr << "********** Function: "
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000202 << mf_->getFunction()->getName() << '\n');
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000203
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000204 for (MachineFunction::iterator mbbi = mf_->begin(),
205 mbbe = mf_->end(); mbbi != mbbe; ++mbbi) {
206 lastDef_.grow(mf_->getSSARegMap()->getLastVirtReg());
Alkis Evlogimenos8fa16e42004-02-26 23:22:23 +0000207 DEBUG(std::cerr << mbbi->getBasicBlock()->getName() << ":\n");
208 eliminateVirtRegsInMbb(*mbbi);
Alkis Evlogimenos57af2cf2004-02-27 04:51:35 +0000209 // clear map, dirty flag and last ref
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000210 p2vMap_.assign(p2vMap_.size(), 0);
211 dirty_.assign(dirty_.size(), false);
Alkis Evlogimenos57af2cf2004-02-27 04:51:35 +0000212 lastDef_.clear();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000213 }
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000214 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000215 }
216
217 private:
218 void vacateJustPhysReg(MachineBasicBlock& mbb,
219 MachineBasicBlock::iterator mii,
220 unsigned physReg) {
221 unsigned virtReg = p2vMap_[physReg];
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000222 if (dirty_[physReg] && vrm_->hasStackSlot(virtReg)) {
Alkis Evlogimenos57af2cf2004-02-27 04:51:35 +0000223 assert(lastDef_[virtReg] && "virtual register is mapped "
224 "to a register and but was not defined!");
225 MachineBasicBlock::iterator lastDef = lastDef_[virtReg];
226 MachineBasicBlock::iterator nextLastRef = next(lastDef);
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000227 mri_->storeRegToStackSlot(*lastDef->getParent(),
Alkis Evlogimenos499b2ba2004-03-06 22:38:29 +0000228 nextLastRef,
229 physReg,
230 vrm_->getStackSlot(virtReg),
231 mri_->getRegClass(physReg));
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000232 ++numStores;
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000233 DEBUG(std::cerr << "added: ";
Tanya Lattnerb1407622004-06-25 00:13:11 +0000234 prior(nextLastRef)->print(std::cerr, tm_);
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000235 std::cerr << "after: ";
Tanya Lattnerb1407622004-06-25 00:13:11 +0000236 lastDef->print(std::cerr, tm_));
Alkis Evlogimenos57af2cf2004-02-27 04:51:35 +0000237 lastDef_[virtReg] = 0;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000238 }
239 p2vMap_[physReg] = 0;
240 dirty_[physReg] = false;
241 }
242
243 void vacatePhysReg(MachineBasicBlock& mbb,
244 MachineBasicBlock::iterator mii,
245 unsigned physReg) {
246 vacateJustPhysReg(mbb, mii, physReg);
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000247 for (const unsigned* as = mri_->getAliasSet(physReg); *as; ++as)
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000248 vacateJustPhysReg(mbb, mii, *as);
249 }
250
251 void handleUse(MachineBasicBlock& mbb,
252 MachineBasicBlock::iterator mii,
253 unsigned virtReg,
254 unsigned physReg) {
255 // check if we are replacing a previous mapping
256 if (p2vMap_[physReg] != virtReg) {
257 vacatePhysReg(mbb, mii, physReg);
258 p2vMap_[physReg] = virtReg;
259 // load if necessary
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000260 if (vrm_->hasStackSlot(virtReg)) {
261 mri_->loadRegFromStackSlot(mbb, mii, physReg,
Alkis Evlogimenos499b2ba2004-03-06 22:38:29 +0000262 vrm_->getStackSlot(virtReg),
263 mri_->getRegClass(physReg));
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000264 ++numLoads;
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000265 DEBUG(std::cerr << "added: ";
Tanya Lattnerb1407622004-06-25 00:13:11 +0000266 prior(mii)->print(std::cerr, tm_));
Alkis Evlogimenos57af2cf2004-02-27 04:51:35 +0000267 lastDef_[virtReg] = mii;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000268 }
269 }
270 }
271
272 void handleDef(MachineBasicBlock& mbb,
273 MachineBasicBlock::iterator mii,
274 unsigned virtReg,
275 unsigned physReg) {
276 // check if we are replacing a previous mapping
277 if (p2vMap_[physReg] != virtReg)
278 vacatePhysReg(mbb, mii, physReg);
279
280 p2vMap_[physReg] = virtReg;
281 dirty_[physReg] = true;
Alkis Evlogimenos57af2cf2004-02-27 04:51:35 +0000282 lastDef_[virtReg] = mii;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000283 }
284
285 void eliminateVirtRegsInMbb(MachineBasicBlock& mbb) {
286 for (MachineBasicBlock::iterator mii = mbb.begin(),
287 mie = mbb.end(); mii != mie; ++mii) {
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000288
289 // if we have references to memory operands make sure
290 // we clear all physical registers that may contain
291 // the value of the spilled virtual register
292 VirtRegMap::MI2VirtMap::const_iterator i, e;
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000293 for (tie(i, e) = vrm_->getFoldedVirts(mii); i != e; ++i) {
Alkis Evlogimenos6a367f32004-03-09 08:35:13 +0000294 if (vrm_->hasPhys(i->second))
295 vacateJustPhysReg(mbb, mii, vrm_->getPhys(i->second));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000296 }
297
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000298 // rewrite all used operands
299 for (unsigned i = 0, e = mii->getNumOperands(); i != e; ++i) {
300 MachineOperand& op = mii->getOperand(i);
Alkis Evlogimenose3fcabe2004-02-25 23:21:52 +0000301 if (op.isRegister() && op.getReg() && op.isUse() &&
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000302 MRegisterInfo::isVirtualRegister(op.getReg())) {
Alkis Evlogimenos57af2cf2004-02-27 04:51:35 +0000303 unsigned virtReg = op.getReg();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000304 unsigned physReg = vrm_->getPhys(virtReg);
Alkis Evlogimenos57af2cf2004-02-27 04:51:35 +0000305 handleUse(mbb, mii, virtReg, physReg);
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000306 mii->SetMachineOperandReg(i, physReg);
307 // mark as dirty if this is def&use
Alkis Evlogimenos57af2cf2004-02-27 04:51:35 +0000308 if (op.isDef()) {
309 dirty_[physReg] = true;
310 lastDef_[virtReg] = mii;
311 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000312 }
313 }
314
Alkis Evlogimenos6a367f32004-03-09 08:35:13 +0000315 // spill implicit physical register defs
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000316 const TargetInstrDescriptor& tid = tii_->get(mii->getOpcode());
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000317 for (const unsigned* id = tid.ImplicitDefs; *id; ++id)
318 vacatePhysReg(mbb, mii, *id);
319
Alkis Evlogimenos6a367f32004-03-09 08:35:13 +0000320 // spill explicit physical register defs
321 for (unsigned i = 0, e = mii->getNumOperands(); i != e; ++i) {
322 MachineOperand& op = mii->getOperand(i);
323 if (op.isRegister() && op.getReg() && !op.isUse() &&
324 MRegisterInfo::isPhysicalRegister(op.getReg()))
325 vacatePhysReg(mbb, mii, op.getReg());
326 }
327
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000328 // rewrite def operands (def&use was handled with the
329 // uses so don't check for those here)
330 for (unsigned i = 0, e = mii->getNumOperands(); i != e; ++i) {
331 MachineOperand& op = mii->getOperand(i);
Alkis Evlogimenose3fcabe2004-02-25 23:21:52 +0000332 if (op.isRegister() && op.getReg() && !op.isUse())
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000333 if (MRegisterInfo::isPhysicalRegister(op.getReg()))
334 vacatePhysReg(mbb, mii, op.getReg());
335 else {
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000336 unsigned physReg = vrm_->getPhys(op.getReg());
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000337 handleDef(mbb, mii, op.getReg(), physReg);
338 mii->SetMachineOperandReg(i, physReg);
339 }
340 }
341
Tanya Lattnerb1407622004-06-25 00:13:11 +0000342 DEBUG(std::cerr << '\t'; mii->print(std::cerr, tm_));
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000343 }
344
345 for (unsigned i = 1, e = p2vMap_.size(); i != e; ++i)
346 vacateJustPhysReg(mbb, mbb.getFirstTerminator(), i);
347
348 }
349 };
350}
351
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000352llvm::Spiller* llvm::createSpiller()
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000353{
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000354 switch (SpillerOpt) {
355 default:
356 std::cerr << "no spiller selected";
357 abort();
358 case local:
359 return new LocalSpiller();
Alkis Evlogimenos499b2ba2004-03-06 22:38:29 +0000360 case simple:
361 return new SimpleSpiller();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000362 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000363}