blob: fdd394dce3dd83c9dfa1c3d740e0942837976fb4 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//=====---- ARMSubtarget.h - Define Subtarget for the ARM -----*- C++ -*--====//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file declares the ARM specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMSUBTARGET_H
15#define ARMSUBTARGET_H
16
Evan Cheng8557c2b2009-06-19 01:51:50 +000017#include "llvm/Target/TargetInstrItineraries.h"
Evan Cheng63476a82009-09-03 07:04:02 +000018#include "llvm/Target/TargetMachine.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Target/TargetSubtarget.h"
David Goodwin0855dee2009-11-10 00:15:47 +000020#include "ARMBaseRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include <string>
22
23namespace llvm {
Evan Chenge4e4ed32009-08-28 23:18:09 +000024class GlobalValue;
Evan Chenga8e29892007-01-19 07:51:42 +000025
26class ARMSubtarget : public TargetSubtarget {
27protected:
28 enum ARMArchEnum {
Evan Chengd6b46322010-08-11 06:51:54 +000029 V4, V4T, V5T, V5TE, V6, V6M, V6T2, V7A, V7M
Evan Chenga8e29892007-01-19 07:51:42 +000030 };
31
Evan Cheng3ef1c872010-09-10 01:29:16 +000032 enum ARMProcFamilyEnum {
33 Others, CortexA8, CortexA9
34 };
35
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000036 enum ARMFPEnum {
37 None, VFPv2, VFPv3, NEON
38 };
39
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000040 enum ThumbTypeEnum {
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000041 Thumb1,
42 Thumb2
43 };
44
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000045 /// ARMArchVersion - ARM architecture version: V4, V4T (base), V5T, V5TE,
Jim Grosbachb1dc3932010-05-05 20:44:35 +000046 /// V6, V6T2, V7A, V7M.
Evan Chenga8e29892007-01-19 07:51:42 +000047 ARMArchEnum ARMArchVersion;
48
Evan Cheng3ef1c872010-09-10 01:29:16 +000049 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
50 ARMProcFamilyEnum ARMProcFamily;
51
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000052 /// ARMFPUType - Floating Point Unit type.
53 ARMFPEnum ARMFPUType;
Evan Chenga8e29892007-01-19 07:51:42 +000054
David Goodwin1f0e4042009-08-05 16:01:19 +000055 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
56 /// specified. Use the method useNEONForSinglePrecisionFP() to
57 /// determine if NEON should actually be used.
David Goodwin42a83f22009-08-04 17:53:06 +000058 bool UseNEONForSinglePrecisionFP;
59
Evan Cheng48575f62010-12-05 22:04:16 +000060 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
61 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
62 bool SlowFPVMLx;
Jim Grosbach26767372010-03-24 22:31:46 +000063
Evan Cheng7a415992010-07-13 19:21:50 +000064 /// SlowFPBrcc - True if floating point compare + branch is slow.
65 bool SlowFPBrcc;
66
Anton Korobeynikov70459be2009-06-01 20:00:48 +000067 /// IsThumb - True if we are in thumb mode, false if in ARM mode.
68 bool IsThumb;
69
70 /// ThumbMode - Indicates supported Thumb version.
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000071 ThumbTypeEnum ThumbMode;
Evan Chenga8e29892007-01-19 07:51:42 +000072
Evan Cheng7b4d3112010-08-11 07:17:46 +000073 /// NoARM - True if subtarget does not support ARM mode execution.
74 bool NoARM;
75
David Goodwin0dad89f2009-09-30 00:10:16 +000076 /// PostRAScheduler - True if using post-register-allocation scheduler.
77 bool PostRAScheduler;
78
Evan Chenga8e29892007-01-19 07:51:42 +000079 /// IsR9Reserved - True if R9 is a not available as general purpose register.
80 bool IsR9Reserved;
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000081
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000082 /// UseMovt - True if MOVT / MOVW pairs are used for materialization of 32-bit
83 /// imms (including global addresses).
84 bool UseMovt;
85
Anton Korobeynikov631379e2010-03-14 18:42:38 +000086 /// HasFP16 - True if subtarget supports half-precision FP (We support VFP+HF
87 /// only so far)
88 bool HasFP16;
89
Bob Wilson77f42b52010-10-12 16:22:47 +000090 /// HasD16 - True if subtarget is limited to 16 double precision
91 /// FP registers for VFPv3.
92 bool HasD16;
93
Jim Grosbach29402132010-05-05 23:44:43 +000094 /// HasHardwareDivide - True if subtarget supports [su]div
95 bool HasHardwareDivide;
96
97 /// HasT2ExtractPack - True if subtarget supports thumb2 extract/pack
98 /// instructions.
99 bool HasT2ExtractPack;
100
Evan Cheng11db0682010-08-11 06:22:01 +0000101 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
102 /// instructions.
103 bool HasDataBarrier;
104
Evan Chenge44be632010-08-09 18:35:19 +0000105 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
106 /// over 16-bit ones.
107 bool Pref32BitThumb;
108
Evan Chengdfed19f2010-11-03 06:34:55 +0000109 /// HasMPExtension - True if the subtarget supports Multiprocessing
110 /// extension (ARMv7 only).
111 bool HasMPExtension;
112
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000113 /// FPOnlySP - If true, the floating point unit only supports single
114 /// precision.
115 bool FPOnlySP;
116
Bob Wilson02aba732010-09-28 04:09:35 +0000117 /// AllowsUnalignedMem - If true, the subtarget allows unaligned memory
118 /// accesses for some types. For details, see
119 /// ARMTargetLowering::allowsUnalignedMemoryAccesses().
120 bool AllowsUnalignedMem;
121
Evan Chenga8e29892007-01-19 07:51:42 +0000122 /// stackAlignment - The minimum alignment known to hold of the stack frame on
123 /// entry to the function and which must be maintained by every function.
124 unsigned stackAlignment;
125
Anton Korobeynikov41a02432009-05-23 19:50:50 +0000126 /// CPUString - String name of used CPU.
127 std::string CPUString;
128
Evan Cheng8557c2b2009-06-19 01:51:50 +0000129 /// Selected instruction itineraries (one entry per itinerary class.)
130 InstrItineraryData InstrItins;
Jim Grosbach764ab522009-08-11 15:33:49 +0000131
Evan Chenga8e29892007-01-19 07:51:42 +0000132 public:
Evan Cheng1a3771e2007-01-19 19:22:40 +0000133 enum {
134 isELF, isDarwin
135 } TargetType;
136
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000137 enum {
138 ARM_ABI_APCS,
139 ARM_ABI_AAPCS // ARM EABI
140 } TargetABI;
141
Evan Chenga8e29892007-01-19 07:51:42 +0000142 /// This constructor initializes the data members to match that
Daniel Dunbar3be03402009-08-02 22:11:08 +0000143 /// of the specified triple.
Evan Chenga8e29892007-01-19 07:51:42 +0000144 ///
Daniel Dunbar3be03402009-08-02 22:11:08 +0000145 ARMSubtarget(const std::string &TT, const std::string &FS, bool isThumb);
Evan Chenga8e29892007-01-19 07:51:42 +0000146
Dan Gohman707e0182008-04-12 04:36:06 +0000147 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
148 /// that still makes it profitable to inline the call.
Rafael Espindolae0703c82007-10-31 14:39:58 +0000149 unsigned getMaxInlineSizeThreshold() const {
Bob Wilson4d6113e2010-03-11 00:20:49 +0000150 // FIXME: For now, we don't lower memcpy's to loads / stores for Thumb1.
151 // Change this once Thumb1 ldmia / stmia support is added.
152 return isThumb1Only() ? 0 : 64;
Rafael Espindolae0703c82007-10-31 14:39:58 +0000153 }
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +0000154 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Chenga8e29892007-01-19 07:51:42 +0000155 /// subtarget options. Definition of function is auto generated by tblgen.
Anton Korobeynikov41a02432009-05-23 19:50:50 +0000156 std::string ParseSubtargetFeatures(const std::string &FS,
157 const std::string &CPU);
Evan Chenga8e29892007-01-19 07:51:42 +0000158
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +0000159 bool hasV4TOps() const { return ARMArchVersion >= V4T; }
160 bool hasV5TOps() const { return ARMArchVersion >= V5T; }
Evan Chenga8e29892007-01-19 07:51:42 +0000161 bool hasV5TEOps() const { return ARMArchVersion >= V5TE; }
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +0000162 bool hasV6Ops() const { return ARMArchVersion >= V6; }
Bob Wilsone481f122009-06-25 16:03:07 +0000163 bool hasV6T2Ops() const { return ARMArchVersion >= V6T2; }
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +0000164 bool hasV7Ops() const { return ARMArchVersion >= V7A; }
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Cheng3ef1c872010-09-10 01:29:16 +0000166 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
167 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
168
Evan Cheng7b4d3112010-08-11 07:17:46 +0000169 bool hasARMOps() const { return !NoARM; }
170
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +0000171 bool hasVFP2() const { return ARMFPUType >= VFPv2; }
172 bool hasVFP3() const { return ARMFPUType >= VFPv3; }
173 bool hasNEON() const { return ARMFPUType >= NEON; }
Jim Grosbach764ab522009-08-11 15:33:49 +0000174 bool useNEONForSinglePrecisionFP() const {
David Goodwin42a83f22009-08-04 17:53:06 +0000175 return hasNEON() && UseNEONForSinglePrecisionFP; }
Shantonu Seneae216c2010-05-06 14:57:47 +0000176 bool hasDivide() const { return HasHardwareDivide; }
177 bool hasT2ExtractPack() const { return HasT2ExtractPack; }
Evan Cheng11db0682010-08-11 06:22:01 +0000178 bool hasDataBarrier() const { return HasDataBarrier; }
Evan Cheng48575f62010-12-05 22:04:16 +0000179 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng7a415992010-07-13 19:21:50 +0000180 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000181 bool isFPOnlySP() const { return FPOnlySP; }
Evan Chenge44be632010-08-09 18:35:19 +0000182 bool prefers32BitThumb() const { return Pref32BitThumb; }
Evan Chengdfed19f2010-11-03 06:34:55 +0000183 bool hasMPExtension() const { return HasMPExtension; }
Jim Grosbach764ab522009-08-11 15:33:49 +0000184
Anton Korobeynikov631379e2010-03-14 18:42:38 +0000185 bool hasFP16() const { return HasFP16; }
Bob Wilson77f42b52010-10-12 16:22:47 +0000186 bool hasD16() const { return HasD16; }
Anton Korobeynikov631379e2010-03-14 18:42:38 +0000187
Evan Cheng1a3771e2007-01-19 19:22:40 +0000188 bool isTargetDarwin() const { return TargetType == isDarwin; }
189 bool isTargetELF() const { return TargetType == isELF; }
190
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000191 bool isAPCS_ABI() const { return TargetABI == ARM_ABI_APCS; }
192 bool isAAPCS_ABI() const { return TargetABI == ARM_ABI_AAPCS; }
193
Anton Korobeynikov70459be2009-06-01 20:00:48 +0000194 bool isThumb() const { return IsThumb; }
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000195 bool isThumb1Only() const { return IsThumb && (ThumbMode == Thumb1); }
Evan Cheng3147fb22009-07-06 22:29:14 +0000196 bool isThumb2() const { return IsThumb && (ThumbMode == Thumb2); }
Evan Chengd770d9e2009-07-02 06:38:40 +0000197 bool hasThumb2() const { return ThumbMode >= Thumb2; }
Evan Chenga8e29892007-01-19 07:51:42 +0000198
Evan Chenga8e29892007-01-19 07:51:42 +0000199 bool isR9Reserved() const { return IsR9Reserved; }
200
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000201 bool useMovt() const { return UseMovt && hasV6T2Ops(); }
202
Bob Wilson02aba732010-09-28 04:09:35 +0000203 bool allowsUnalignedMem() const { return AllowsUnalignedMem; }
204
Anton Korobeynikov41a02432009-05-23 19:50:50 +0000205 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000206
Owen Anderson654d5442010-09-28 21:57:50 +0000207 unsigned getMispredictionPenalty() const;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000208
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000209 /// enablePostRAScheduler - True at 'More' optimization.
David Goodwin4c3715c2009-10-22 23:19:17 +0000210 bool enablePostRAScheduler(CodeGenOpt::Level OptLevel,
David Goodwin0855dee2009-11-10 00:15:47 +0000211 TargetSubtarget::AntiDepBreakMode& Mode,
David Goodwin87d21b92009-11-13 19:52:48 +0000212 RegClassVector& CriticalPathRCs) const;
Anton Korobeynikov41a02432009-05-23 19:50:50 +0000213
Jim Grosbach764ab522009-08-11 15:33:49 +0000214 /// getInstrItins - Return the instruction itineraies based on subtarget
Evan Cheng8557c2b2009-06-19 01:51:50 +0000215 /// selection.
216 const InstrItineraryData &getInstrItineraryData() const { return InstrItins; }
217
Evan Chenga8e29892007-01-19 07:51:42 +0000218 /// getStackAlignment - Returns the minimum alignment known to hold of the
219 /// stack frame on entry to the function and which must be maintained by every
220 /// function for this subtarget.
221 unsigned getStackAlignment() const { return stackAlignment; }
Evan Chenge4e4ed32009-08-28 23:18:09 +0000222
223 /// GVIsIndirectSymbol - true if the GV will be accessed via an indirect
224 /// symbol.
Dan Gohman46510a72010-04-15 01:51:59 +0000225 bool GVIsIndirectSymbol(const GlobalValue *GV, Reloc::Model RelocM) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000226};
227} // End llvm namespace
228
229#endif // ARMSUBTARGET_H