blob: 4f075a3f56ee19e56ba43e843e325a3c4ebf3876 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// ARM specific DAG Nodes.
17//
18
19// Type profiles.
20def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
21
22def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
23
24def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
25
26def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
29
30def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
42def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
43
44// Node definitions.
45def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
46def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
47
48def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
49 [SDNPHasChain, SDNPOutFlag]>;
50def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
51 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
52
53def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
55def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
56 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
57def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
58 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
59
60def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
61 [SDNPHasChain, SDNPOptInFlag]>;
62
63def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
64 [SDNPInFlag]>;
65def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
66 [SDNPInFlag]>;
67
68def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
69 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
70
71def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
72 [SDNPHasChain]>;
73
74def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
75 [SDNPOutFlag]>;
76
77def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
78 [SDNPOutFlag]>;
79
80def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
81
82def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
83def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
85
86def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
87
88//===----------------------------------------------------------------------===//
89// ARM Instruction Predicate Definitions.
90//
91def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
92def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
93def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
94def IsThumb : Predicate<"Subtarget->isThumb()">;
95def IsARM : Predicate<"!Subtarget->isThumb()">;
96
97//===----------------------------------------------------------------------===//
98// ARM Flag Definitions.
99
100class RegConstraint<string C> {
101 string Constraints = C;
102}
103
104//===----------------------------------------------------------------------===//
105// ARM specific transformation functions and pattern fragments.
106//
107
108// so_imm_XFORM - Return a so_imm value packed into the format described for
109// so_imm def below.
110def so_imm_XFORM : SDNodeXForm<imm, [{
111 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getValue()),
112 MVT::i32);
113}]>;
114
115// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
116// so_imm_neg def below.
117def so_imm_neg_XFORM : SDNodeXForm<imm, [{
118 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getValue()),
119 MVT::i32);
120}]>;
121
122// so_imm_not_XFORM - Return a so_imm value packed into the format described for
123// so_imm_not def below.
124def so_imm_not_XFORM : SDNodeXForm<imm, [{
125 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getValue()),
126 MVT::i32);
127}]>;
128
129// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
130def rot_imm : PatLeaf<(i32 imm), [{
131 int32_t v = (int32_t)N->getValue();
132 return v == 8 || v == 16 || v == 24;
133}]>;
134
135/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
136def imm1_15 : PatLeaf<(i32 imm), [{
137 return (int32_t)N->getValue() >= 1 && (int32_t)N->getValue() < 16;
138}]>;
139
140/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
141def imm16_31 : PatLeaf<(i32 imm), [{
142 return (int32_t)N->getValue() >= 16 && (int32_t)N->getValue() < 32;
143}]>;
144
145def so_imm_neg :
146 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(-(int)N->getValue()) != -1; }],
147 so_imm_neg_XFORM>;
148
149def so_imm_not :
150 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(~(int)N->getValue()) != -1; }],
151 so_imm_not_XFORM>;
152
153// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
154def sext_16_node : PatLeaf<(i32 GPR:$a), [{
155 return CurDAG->ComputeNumSignBits(SDOperand(N,0)) >= 17;
156}]>;
157
158
159
160//===----------------------------------------------------------------------===//
161// Operand Definitions.
162//
163
164// Branch target.
165def brtarget : Operand<OtherVT>;
166
167// A list of registers separated by comma. Used by load/store multiple.
168def reglist : Operand<i32> {
169 let PrintMethod = "printRegisterList";
170}
171
172// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
173def cpinst_operand : Operand<i32> {
174 let PrintMethod = "printCPInstOperand";
175}
176
177def jtblock_operand : Operand<i32> {
178 let PrintMethod = "printJTBlockOperand";
179}
180
181// Local PC labels.
182def pclabel : Operand<i32> {
183 let PrintMethod = "printPCLabel";
184}
185
186// shifter_operand operands: so_reg and so_imm.
187def so_reg : Operand<i32>, // reg reg imm
188 ComplexPattern<i32, 3, "SelectShifterOperandReg",
189 [shl,srl,sra,rotr]> {
190 let PrintMethod = "printSORegOperand";
191 let MIOperandInfo = (ops GPR, GPR, i32imm);
192}
193
194// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
195// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
196// represented in the imm field in the same 12-bit form that they are encoded
197// into so_imm instructions: the 8-bit immediate is the least significant bits
198// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
199def so_imm : Operand<i32>,
200 PatLeaf<(imm),
201 [{ return ARM_AM::getSOImmVal(N->getValue()) != -1; }],
202 so_imm_XFORM> {
203 let PrintMethod = "printSOImmOperand";
204}
205
206// Break so_imm's up into two pieces. This handles immediates with up to 16
207// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
208// get the first/second pieces.
209def so_imm2part : Operand<i32>,
210 PatLeaf<(imm),
211 [{ return ARM_AM::isSOImmTwoPartVal((unsigned)N->getValue()); }]> {
212 let PrintMethod = "printSOImm2PartOperand";
213}
214
215def so_imm2part_1 : SDNodeXForm<imm, [{
216 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getValue());
217 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
218}]>;
219
220def so_imm2part_2 : SDNodeXForm<imm, [{
221 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getValue());
222 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
223}]>;
224
225
226// Define ARM specific addressing modes.
227
228// addrmode2 := reg +/- reg shop imm
229// addrmode2 := reg +/- imm12
230//
231def addrmode2 : Operand<i32>,
232 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
233 let PrintMethod = "printAddrMode2Operand";
234 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
235}
236
237def am2offset : Operand<i32>,
238 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
239 let PrintMethod = "printAddrMode2OffsetOperand";
240 let MIOperandInfo = (ops GPR, i32imm);
241}
242
243// addrmode3 := reg +/- reg
244// addrmode3 := reg +/- imm8
245//
246def addrmode3 : Operand<i32>,
247 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
248 let PrintMethod = "printAddrMode3Operand";
249 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
250}
251
252def am3offset : Operand<i32>,
253 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
254 let PrintMethod = "printAddrMode3OffsetOperand";
255 let MIOperandInfo = (ops GPR, i32imm);
256}
257
258// addrmode4 := reg, <mode|W>
259//
260def addrmode4 : Operand<i32>,
261 ComplexPattern<i32, 2, "", []> {
262 let PrintMethod = "printAddrMode4Operand";
263 let MIOperandInfo = (ops GPR, i32imm);
264}
265
266// addrmode5 := reg +/- imm8*4
267//
268def addrmode5 : Operand<i32>,
269 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
270 let PrintMethod = "printAddrMode5Operand";
271 let MIOperandInfo = (ops GPR, i32imm);
272}
273
274// addrmodepc := pc + reg
275//
276def addrmodepc : Operand<i32>,
277 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
278 let PrintMethod = "printAddrModePCOperand";
279 let MIOperandInfo = (ops GPR, i32imm);
280}
281
282// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
283// register whose default is 0 (no register).
284def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
285 (ops (i32 14), (i32 zero_reg))> {
286 let PrintMethod = "printPredicateOperand";
287}
288
289// Conditional code result for instructions whose 's' bit is set, e.g. subs.
290//
291def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
292 let PrintMethod = "printSBitModifierOperand";
293}
294
295//===----------------------------------------------------------------------===//
296// ARM Instruction flags. These need to match ARMInstrInfo.h.
297//
298
299// Addressing mode.
300class AddrMode<bits<4> val> {
301 bits<4> Value = val;
302}
303def AddrModeNone : AddrMode<0>;
304def AddrMode1 : AddrMode<1>;
305def AddrMode2 : AddrMode<2>;
306def AddrMode3 : AddrMode<3>;
307def AddrMode4 : AddrMode<4>;
308def AddrMode5 : AddrMode<5>;
309def AddrModeT1 : AddrMode<6>;
310def AddrModeT2 : AddrMode<7>;
311def AddrModeT4 : AddrMode<8>;
312def AddrModeTs : AddrMode<9>;
313
314// Instruction size.
315class SizeFlagVal<bits<3> val> {
316 bits<3> Value = val;
317}
318def SizeInvalid : SizeFlagVal<0>; // Unset.
319def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
320def Size8Bytes : SizeFlagVal<2>;
321def Size4Bytes : SizeFlagVal<3>;
322def Size2Bytes : SizeFlagVal<4>;
323
324// Load / store index mode.
325class IndexMode<bits<2> val> {
326 bits<2> Value = val;
327}
328def IndexModeNone : IndexMode<0>;
329def IndexModePre : IndexMode<1>;
330def IndexModePost : IndexMode<2>;
331
332//===----------------------------------------------------------------------===//
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000333// ARM Instruction Format Definitions.
334//
335
336// Format specifies the encoding used by the instruction. This is part of the
337// ad-hoc solution used to emit machine instruction encodings by our machine
338// code emitter.
339class Format<bits<5> val> {
340 bits<5> Value = val;
341}
342
343def Pseudo : Format<1>;
344def MulFrm : Format<2>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000345def MulSMLAW : Format<3>;
346def MulSMULW : Format<4>;
347def MulSMLA : Format<5>;
348def MulSMUL : Format<6>;
349def Branch : Format<7>;
350def BranchMisc : Format<8>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000351
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000352def DPRdIm : Format<9>;
353def DPRdReg : Format<10>;
354def DPRdSoReg : Format<11>;
355def DPRdMisc : Format<12>;
356def DPRnIm : Format<13>;
357def DPRnReg : Format<14>;
358def DPRnSoReg : Format<15>;
359def DPRIm : Format<16>;
360def DPRReg : Format<17>;
361def DPRSoReg : Format<18>;
362def DPRImS : Format<19>;
363def DPRRegS : Format<20>;
364def DPRSoRegS : Format<21>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000365
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000366def LdFrm : Format<22>;
367def StFrm : Format<23>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000368
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000369def ArithMisc : Format<24>;
370def ThumbFrm : Format<25>;
371def VFPFrm : Format<26>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000372
373
374
375//===----------------------------------------------------------------------===//
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000376
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377// ARM Instruction templates.
378//
379
380// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
381class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
382 list<Predicate> Predicates = [IsARM];
383}
384class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
385 list<Predicate> Predicates = [IsARM, HasV5TE];
386}
387class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
388 list<Predicate> Predicates = [IsARM, HasV6];
389}
390
391class InstARM<bits<4> opcod, AddrMode am, SizeFlagVal sz, IndexMode im,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000392 Format f, string cstr>
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393 : Instruction {
394 let Namespace = "ARM";
395
396 bits<4> Opcode = opcod;
397 AddrMode AM = am;
398 bits<4> AddrModeBits = AM.Value;
399
400 SizeFlagVal SZ = sz;
401 bits<3> SizeFlag = SZ.Value;
402
403 IndexMode IM = im;
404 bits<2> IndexModeBits = IM.Value;
405
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000406 Format F = f;
407 bits<5> Form = F.Value;
408
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409 let Constraints = cstr;
410}
411
Evan Chengb783fa32007-07-19 01:14:50 +0000412class PseudoInst<dag oops, dag iops, string asm, list<dag> pattern>
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000413 : InstARM<0, AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, ""> {
Evan Chengb783fa32007-07-19 01:14:50 +0000414 let OutOperandList = oops;
415 let InOperandList = iops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000416 let AsmString = asm;
417 let Pattern = pattern;
418}
419
420// Almost all ARM instructions are predicable.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000421class I<bits<4> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz, IndexMode im,
422 Format f, string opc, string asm, string cstr, list<dag> pattern>
423 : InstARM<opcod, am, sz, im, f, cstr> {
Evan Chengb783fa32007-07-19 01:14:50 +0000424 let OutOperandList = oops;
425 let InOperandList = !con(iops, (ops pred:$p));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426 let AsmString = !strconcat(opc, !strconcat("${p}", asm));
427 let Pattern = pattern;
428 list<Predicate> Predicates = [IsARM];
429}
430
Evan Chengb783fa32007-07-19 01:14:50 +0000431// Same as I except it can optionally modify CPSR. Note it's modeled as
432// an input operand since by default it's a zero register. It will
433// become an implicit def once it's "flipped".
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000434class sI<bits<4> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz, IndexMode im,
435 Format f, string opc, string asm, string cstr, list<dag> pattern>
436 : InstARM<opcod, am, sz, im, f, cstr> {
Evan Chengb783fa32007-07-19 01:14:50 +0000437 let OutOperandList = oops;
438 let InOperandList = !con(iops, (ops pred:$p, cc_out:$s));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 let AsmString = !strconcat(opc, !strconcat("${p}${s}", asm));
440 let Pattern = pattern;
441 list<Predicate> Predicates = [IsARM];
442}
443
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000444class AI<bits<4> opcod, dag oops, dag iops, Format f, string opc,
445 string asm, list<dag> pattern>
446 : I<opcod, oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, opc,
447 asm,"",pattern>;
448class AsI<bits<4> opcod, dag oops, dag iops, Format f, string opc,
449 string asm, list<dag> pattern>
450 : sI<opcod, oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, opc,
451 asm,"",pattern>;
452class AI1<bits<4> opcod, dag oops, dag iops, Format f, string opc,
453 string asm, list<dag> pattern>
454 : I<opcod, oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, opc,
455 asm, "", pattern>;
456class AsI1<bits<4> opcod, dag oops, dag iops, Format f, string opc,
457 string asm, list<dag> pattern>
458 : sI<opcod, oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, opc,
459 asm, "", pattern>;
460class AI2<bits<4> opcod, dag oops, dag iops, Format f, string opc,
461 string asm, list<dag> pattern>
462 : I<opcod, oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, opc,
463 asm, "", pattern>;
464class AI3<bits<4> opcod, dag oops, dag iops, Format f, string opc,
465 string asm, list<dag> pattern>
466 : I<opcod, oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, opc,
467 asm, "", pattern>;
468class AI4<bits<4> opcod, dag oops, dag iops, Format f, string opc,
469 string asm, list<dag> pattern>
470 : I<opcod, oops, iops, AddrMode4, Size4Bytes, IndexModeNone, f, opc,
471 asm, "", pattern>;
472class AI1x2<bits<4> opcod, dag oops, dag iops, Format f, string opc,
473 string asm, list<dag> pattern>
474 : I<opcod, oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, opc,
475 asm, "", pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476
477// Pre-indexed ops
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000478class AI2pr<bits<4> opcod, dag oops, dag iops, Format f, string opc,
479 string asm, string cstr, list<dag> pattern>
480 : I<opcod, oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, opc,
481 asm, cstr, pattern>;
482class AI3pr<bits<4> opcod, dag oops, dag iops, Format f, string opc,
483 string asm, string cstr, list<dag> pattern>
484 : I<opcod, oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, opc,
485 asm, cstr, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486
487// Post-indexed ops
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000488class AI2po<bits<4> opcod, dag oops, dag iops, Format f, string opc,
489 string asm, string cstr, list<dag> pattern>
490 : I<opcod, oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, opc,
491 asm, cstr,pattern>;
492class AI3po<bits<4> opcod, dag oops, dag iops, Format f, string opc,
493 string asm, string cstr, list<dag> pattern>
494 : I<opcod, oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, opc,
495 asm, cstr,pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496
497
498class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
499class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
500
501
502/// AI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
503/// binop that produces a value.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000504multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode> {
505 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 opc, " $dst, $a, $b",
507 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000508 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPRReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509 opc, " $dst, $a, $b",
510 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000511 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512 opc, " $dst, $a, $b",
513 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
514}
515
516/// ASI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
517/// instruction modifies the CSPR register.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000518multiclass ASI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode> {
519 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRImS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520 opc, "s $dst, $a, $b",
521 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, Imp<[], [CPSR]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000522 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPRRegS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523 opc, "s $dst, $a, $b",
524 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, Imp<[], [CPSR]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000525 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoRegS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526 opc, "s $dst, $a, $b",
527 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, Imp<[], [CPSR]>;
528}
529
530/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
531/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
532/// a explicit result, only implicitly set CPSR.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000533multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
534 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPRnIm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535 opc, " $a, $b",
536 [(opnode GPR:$a, so_imm:$b)]>, Imp<[], [CPSR]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000537 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPRnReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 opc, " $a, $b",
539 [(opnode GPR:$a, GPR:$b)]>, Imp<[], [CPSR]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000540 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPRnSoReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541 opc, " $a, $b",
542 [(opnode GPR:$a, so_reg:$b)]>, Imp<[], [CPSR]>;
543}
544
545/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
546/// register and one whose operand is a register rotated by 8/16/24.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000547multiclass AI_unary_rrot<bits<4> opcod, string opc, PatFrag opnode> {
548 def r : AI<opcod, (outs GPR:$dst), (ins GPR:$Src), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549 opc, " $dst, $Src",
550 [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000551 def r_rot : AI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552 opc, " $dst, $Src, ror $rot",
553 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
554 Requires<[IsARM, HasV6]>;
555}
556
557/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
558/// register and one whose operand is a register rotated by 8/16/24.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000559multiclass AI_bin_rrot<bits<4> opcod, string opc, PatFrag opnode> {
560 def rr : AI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
561 Pseudo, opc, " $dst, $LHS, $RHS",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
563 Requires<[IsARM, HasV6]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000564 def rr_rot : AI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
565 Pseudo, opc, " $dst, $LHS, $RHS, ror $rot",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 [(set GPR:$dst, (opnode GPR:$LHS,
567 (rotr GPR:$RHS, rot_imm:$rot)))]>,
568 Requires<[IsARM, HasV6]>;
569}
570
571// Special cases.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000572class XI<bits<4> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
573 IndexMode im, Format f, string asm, string cstr, list<dag> pattern>
574 : InstARM<opcod, am, sz, im, f, cstr> {
Evan Chengb783fa32007-07-19 01:14:50 +0000575 let OutOperandList = oops;
576 let InOperandList = iops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 let AsmString = asm;
578 let Pattern = pattern;
579 list<Predicate> Predicates = [IsARM];
580}
581
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000582class AXI<bits<4> opcod, dag oops, dag iops, Format f, string asm,
583 list<dag> pattern>
584 : XI<opcod, oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, asm,
585 "", pattern>;
586class AXI1<bits<4> opcod, dag oops, dag iops, Format f, string asm,
587 list<dag> pattern>
588 : XI<opcod, oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, asm,
589 "", pattern>;
590class AXI2<bits<4> opcod, dag oops, dag iops, Format f, string asm,
591 list<dag> pattern>
592 : XI<opcod, oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, asm,
593 "", pattern>;
594class AXI3<bits<4> opcod, dag oops, dag iops, Format f, string asm,
595 list<dag> pattern>
596 : XI<opcod, oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, asm,
597 "", pattern>;
598class AXI4<bits<4> opcod, dag oops, dag iops, Format f, string asm,
599 list<dag> pattern>
600 : XI<opcod, oops, iops, AddrMode4, Size4Bytes, IndexModeNone, f, asm,
601 "", pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000602
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000603class AXIx2<bits<4> opcod, dag oops, dag iops, Format f, string asm,
604 list<dag> pattern>
605 : XI<opcod, oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, f, asm,
606 "", pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607
608// BR_JT instructions
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000609class JTI<bits<4> opcod, dag oops, dag iops, string asm, list<dag> pattern>
610 : XI<opcod, oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BranchMisc,
611 asm, "", pattern>;
612class JTI1<bits<4> opcod, dag oops, dag iops, string asm, list<dag> pattern>
613 : XI<opcod, oops, iops, AddrMode1, SizeSpecial, IndexModeNone, BranchMisc,
614 asm, "", pattern>;
615class JTI2<bits<4> opcod, dag oops, dag iops, string asm, list<dag> pattern>
616 : XI<opcod, oops, iops, AddrMode2, SizeSpecial, IndexModeNone, BranchMisc,
617 asm, "", pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618
619/// AsXI1_bin_c_irs - Same as AsI1_bin_irs but without the predicate operand and
620/// setting carry bit. But it can optionally set CPSR.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000621multiclass AsXI1_bin_c_irs<bits<4> opcod, string opc, PatFrag opnode> {
622 def ri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
623 DPRIm, !strconcat(opc, "${s} $dst, $a, $b"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, Imp<[CPSR], []>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000625 def rr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b, cc_out:$s),
626 DPRReg, !strconcat(opc, "${s} $dst, $a, $b"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, Imp<[CPSR], []>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000628 def rs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
629 DPRSoReg, !strconcat(opc, "${s} $dst, $a, $b"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, Imp<[CPSR], []>;
631}
632
633//===----------------------------------------------------------------------===//
634// Instructions
635//===----------------------------------------------------------------------===//
636
637//===----------------------------------------------------------------------===//
638// Miscellaneous Instructions.
639//
640def IMPLICIT_DEF_GPR :
Evan Chengb783fa32007-07-19 01:14:50 +0000641PseudoInst<(outs GPR:$rD), (ins pred:$p),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642 "@ IMPLICIT_DEF_GPR $rD",
643 [(set GPR:$rD, (undef))]>;
644
645
646/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
647/// the function. The first operand is the ID# for this instruction, the second
648/// is the index into the MachineConstantPool that this is, the third is the
649/// size in bytes of this constant pool entry.
650let isNotDuplicable = 1 in
651def CONSTPOOL_ENTRY :
Evan Chengb783fa32007-07-19 01:14:50 +0000652PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
653 i32imm:$size),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654 "${instid:label} ${cpidx:cpentry}", []>;
655
656def ADJCALLSTACKUP :
Evan Chengb783fa32007-07-19 01:14:50 +0000657PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658 "@ ADJCALLSTACKUP $amt",
659 [(ARMcallseq_end imm:$amt)]>, Imp<[SP],[SP]>;
660
661def ADJCALLSTACKDOWN :
Evan Chengb783fa32007-07-19 01:14:50 +0000662PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663 "@ ADJCALLSTACKDOWN $amt",
664 [(ARMcallseq_start imm:$amt)]>, Imp<[SP],[SP]>;
665
666def DWARF_LOC :
Evan Chengb783fa32007-07-19 01:14:50 +0000667PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668 ".loc $file, $line, $col",
669 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
670
671let isNotDuplicable = 1 in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000672def PICADD : AXI1<0x0, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
673 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
675
676let isLoad = 1, AddedComplexity = 10 in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000677def PICLD : AXI2<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
678 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679 [(set GPR:$dst, (load addrmodepc:$addr))]>;
680
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000681def PICLDZH : AXI3<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
682 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
684
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000685def PICLDZB : AXI2<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
686 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
688
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000689def PICLDH : AXI3<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
690 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 [(set GPR:$dst, (extloadi16 addrmodepc:$addr))]>;
692
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000693def PICLDB : AXI2<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
694 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695 [(set GPR:$dst, (extloadi8 addrmodepc:$addr))]>;
696
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000697def PICLDSH : AXI3<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
698 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
700
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000701def PICLDSB : AXI3<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
702 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
704}
705let isStore = 1, AddedComplexity = 10 in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000706def PICSTR : AXI2<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
707 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 [(store GPR:$src, addrmodepc:$addr)]>;
709
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000710def PICSTRH : AXI3<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
711 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
713
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000714def PICSTRB : AXI2<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
715 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
717}
718}
719
720//===----------------------------------------------------------------------===//
721// Control Flow Instructions.
722//
723
724let isReturn = 1, isTerminator = 1 in
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000725 def BX_RET : AI<0x1, (outs), (ins), BranchMisc, "bx", " lr", [(ARMretflag)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726
727// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengb783fa32007-07-19 01:14:50 +0000728// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
729// operand list.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000730let isLoad = 1, isReturn = 1, isTerminator = 1 in
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000731 def LDM_RET : AXI4<0x0, (outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000732 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000733 LdFrm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734 []>;
735
Evan Cheng37e7c752007-07-21 00:34:19 +0000736let isCall = 1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737 Defs = [R0, R1, R2, R3, R12, LR,
738 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000739 def BL : AXI<0xB, (outs), (ins i32imm:$func, variable_ops), Branch,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740 "bl ${func:call}",
741 [(ARMcall tglobaladdr:$func)]>;
742
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000743 def BL_pred : AI<0xB, (outs), (ins i32imm:$func, variable_ops),
744 Branch, "bl", " ${func:call}",
745 [(ARMcall_pred tglobaladdr:$func)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746
747 // ARMv5T and above
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000748 def BLX : AXI<0x2, (outs), (ins GPR:$func, variable_ops), BranchMisc,
Evan Chengb783fa32007-07-19 01:14:50 +0000749 "blx $func",
750 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000751 let Uses = [LR] in {
752 // ARMv4T
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000753 def BX : AXIx2<0x0, (outs), (ins GPR:$func, variable_ops),
754 BranchMisc, "mov lr, pc\n\tbx $func",
755 [(ARMcall_nolink GPR:$func)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756 }
757}
758
Evan Cheng37e7c752007-07-21 00:34:19 +0000759let isBranch = 1, isTerminator = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760 // B is "predicable" since it can be xformed into a Bcc.
761 let isBarrier = 1 in {
762 let isPredicable = 1 in
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000763 def B : AXI<0xA, (outs), (ins brtarget:$target), Branch, "b $target",
Evan Chengb783fa32007-07-19 01:14:50 +0000764 [(br bb:$target)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765
766 let isNotDuplicable = 1 in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000767 def BR_JTr : JTI<0x0, (outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Chengb783fa32007-07-19 01:14:50 +0000768 "mov pc, $target \n$jt",
769 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000770 def BR_JTm : JTI2<0x0, (outs), (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Chengb783fa32007-07-19 01:14:50 +0000771 "ldr pc, $target \n$jt",
772 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000773 imm:$id)]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000774 def BR_JTadd : JTI1<0x0, (outs), (ins GPR:$target, GPR:$idx, jtblock_operand:$jt,
Evan Chengb783fa32007-07-19 01:14:50 +0000775 i32imm:$id),
776 "add pc, $target, $idx \n$jt",
777 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778 imm:$id)]>;
779 }
780 }
781
782 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
783 // a two-value operand where a dag node expects two operands. :(
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000784 def Bcc : AI<0xA, (outs), (ins brtarget:$target), Branch,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000785 "b", " $target",
786 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787}
788
789//===----------------------------------------------------------------------===//
790// Load / store Instructions.
791//
792
793// Load
794let isLoad = 1 in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000795def LDR : AI2<0x0, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796 "ldr", " $dst, $addr",
797 [(set GPR:$dst, (load addrmode2:$addr))]>;
798
799// Special LDR for loads from non-pc-relative constpools.
800let isReMaterializable = 1 in
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000801def LDRcp : AI2<0x0, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802 "ldr", " $dst, $addr", []>;
803
804// Loads with zero extension
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000805def LDRH : AI3<0xB, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806 "ldr", "h $dst, $addr",
807 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
808
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000809def LDRB : AI2<0x1, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 "ldr", "b $dst, $addr",
811 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
812
813// Loads with sign extension
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000814def LDRSH : AI3<0xE, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000815 "ldr", "sh $dst, $addr",
816 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
817
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000818def LDRSB : AI3<0xD, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819 "ldr", "sb $dst, $addr",
820 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
821
822// Load doubleword
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000823def LDRD : AI3<0xD, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000824 "ldr", "d $dst, $addr",
825 []>, Requires<[IsARM, HasV5T]>;
826
827// Indexed loads
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000828def LDR_PRE : AI2pr<0x0, (outs GPR:$dst, GPR:$base_wb),
829 (ins addrmode2:$addr), LdFrm,
830 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000831
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000832def LDR_POST : AI2po<0x0, (outs GPR:$dst, GPR:$base_wb),
833 (ins GPR:$base, am2offset:$offset), LdFrm,
834 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000836def LDRH_PRE : AI3pr<0xB, (outs GPR:$dst, GPR:$base_wb),
837 (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
839
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000840def LDRH_POST : AI3po<0xB, (outs GPR:$dst, GPR:$base_wb),
841 (ins GPR:$base,am3offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
843
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000844def LDRB_PRE : AI2pr<0x1, (outs GPR:$dst, GPR:$base_wb),
845 (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
847
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000848def LDRB_POST : AI2po<0x1, (outs GPR:$dst, GPR:$base_wb),
849 (ins GPR:$base,am2offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
851
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000852def LDRSH_PRE : AI3pr<0xE, (outs GPR:$dst, GPR:$base_wb),
853 (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
855
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000856def LDRSH_POST: AI3po<0xE, (outs GPR:$dst, GPR:$base_wb),
857 (ins GPR:$base,am3offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
859
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000860def LDRSB_PRE : AI3pr<0xD, (outs GPR:$dst, GPR:$base_wb),
861 (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
863
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000864def LDRSB_POST: AI3po<0xD, (outs GPR:$dst, GPR:$base_wb),
865 (ins GPR:$base,am3offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
867} // isLoad
868
869// Store
870let isStore = 1 in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000871def STR : AI2<0x0, (outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 "str", " $src, $addr",
873 [(store GPR:$src, addrmode2:$addr)]>;
874
875// Stores with truncate
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000876def STRH : AI3<0xB, (outs), (ins GPR:$src, addrmode3:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 "str", "h $src, $addr",
878 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
879
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000880def STRB : AI2<0x1, (outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 "str", "b $src, $addr",
882 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
883
884// Store doubleword
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000885def STRD : AI3<0xF, (outs), (ins GPR:$src, addrmode3:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 "str", "d $src, $addr",
887 []>, Requires<[IsARM, HasV5T]>;
888
889// Indexed stores
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000890def STR_PRE : AI2pr<0x0, (outs GPR:$base_wb),
891 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892 "str", " $src, [$base, $offset]!", "$base = $base_wb",
893 [(set GPR:$base_wb,
894 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
895
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000896def STR_POST : AI2po<0x0, (outs GPR:$base_wb),
897 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898 "str", " $src, [$base], $offset", "$base = $base_wb",
899 [(set GPR:$base_wb,
900 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
901
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000902def STRH_PRE : AI3pr<0xB, (outs GPR:$base_wb),
903 (ins GPR:$src, GPR:$base,am3offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
905 [(set GPR:$base_wb,
906 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
907
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000908def STRH_POST: AI3po<0xB, (outs GPR:$base_wb),
909 (ins GPR:$src, GPR:$base,am3offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910 "str", "h $src, [$base], $offset", "$base = $base_wb",
911 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
912 GPR:$base, am3offset:$offset))]>;
913
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000914def STRB_PRE : AI2pr<0x1, (outs GPR:$base_wb),
915 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
917 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
918 GPR:$base, am2offset:$offset))]>;
919
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000920def STRB_POST: AI2po<0x1, (outs GPR:$base_wb),
921 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 "str", "b $src, [$base], $offset", "$base = $base_wb",
923 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
924 GPR:$base, am2offset:$offset))]>;
925} // isStore
926
927//===----------------------------------------------------------------------===//
928// Load / store multiple Instructions.
929//
930
Evan Chengb783fa32007-07-19 01:14:50 +0000931// FIXME: $dst1 should be a def.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932let isLoad = 1 in
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000933def LDM : AXI4<0x0, (outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000934 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000935 LdFrm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 []>;
937
938let isStore = 1 in
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000939def STM : AXI4<0x0, (outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000940 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000941 StFrm, "stm${p}${addr:submode} $addr, $src1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 []>;
943
944//===----------------------------------------------------------------------===//
945// Move Instructions.
946//
947
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000948def MOVr : AsI1<0xD, (outs GPR:$dst), (ins GPR:$src), DPRdReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000949 "mov", " $dst, $src", []>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000950def MOVs : AsI1<0xD, (outs GPR:$dst), (ins so_reg:$src), DPRdSoReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>;
952
953let isReMaterializable = 1 in
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000954def MOVi : AsI1<0xD, (outs GPR:$dst), (ins so_imm:$src), DPRdIm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>;
956
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000957def MOVrx : AsI1<0xD, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Evan Chengb783fa32007-07-19 01:14:50 +0000958 "mov", " $dst, $src, rrx",
959 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000960
961// These aren't really mov instructions, but we have to define them this way
962// due to flag operands.
963
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000964def MOVsrl_flag : AI1<0xD, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000965 "mov", "s $dst, $src, lsr #1",
966 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, Imp<[], [CPSR]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000967def MOVsra_flag : AI1<0xD, (outs GPR:$dst), (ins GPR:$src), DPRdMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968 "mov", "s $dst, $src, asr #1",
969 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, Imp<[], [CPSR]>;
970
971//===----------------------------------------------------------------------===//
972// Extend Instructions.
973//
974
975// Sign extenders
976
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000977defm SXTB : AI_unary_rrot<0x0, "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
978defm SXTH : AI_unary_rrot<0x0, "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000980defm SXTAB : AI_bin_rrot<0x0, "sxtab",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000982defm SXTAH : AI_bin_rrot<0x0, "sxtah",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
984
985// TODO: SXT(A){B|H}16
986
987// Zero extenders
988
989let AddedComplexity = 16 in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000990defm UXTB : AI_unary_rrot<0x0, "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
991defm UXTH : AI_unary_rrot<0x0, "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
992defm UXTB16 : AI_unary_rrot<0x0, "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993
994def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
995 (UXTB16r_rot GPR:$Src, 24)>;
996def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
997 (UXTB16r_rot GPR:$Src, 8)>;
998
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000999defm UXTAB : AI_bin_rrot<0x0, "uxtab",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001001defm UXTAH : AI_bin_rrot<0x0, "uxtah",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
1003}
1004
1005// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1006//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
1007
1008// TODO: UXT(A){B|H}16
1009
1010//===----------------------------------------------------------------------===//
1011// Arithmetic Instructions.
1012//
1013
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001014defm ADD : AsI1_bin_irs<0x4, "add", BinOpFrag<(add node:$LHS, node:$RHS)>>;
1015defm SUB : AsI1_bin_irs<0x2, "sub", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016
1017// ADD and SUB with 's' bit set.
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001018defm ADDS : ASI1_bin_s_irs<0x4, "add", BinOpFrag<(addc node:$LHS, node:$RHS)>>;
1019defm SUBS : ASI1_bin_s_irs<0x2, "sub", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020
1021// FIXME: Do not allow ADC / SBC to be predicated for now.
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001022defm ADC : AsXI1_bin_c_irs<0x5, "adc", BinOpFrag<(adde node:$LHS, node:$RHS)>>;
1023defm SBC : AsXI1_bin_c_irs<0x6, "sbc", BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024
1025// These don't define reg/reg forms, because they are handled above.
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001026def RSBri : AsI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 "rsb", " $dst, $a, $b",
1028 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
1029
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001030def RSBrs : AsI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031 "rsb", " $dst, $a, $b",
1032 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
1033
1034// RSB with 's' bit set.
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001035def RSBSri : AI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPRIm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 "rsb", "s $dst, $a, $b",
1037 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>, Imp<[], [CPSR]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001038def RSBSrs : AI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPRSoReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 "rsb", "s $dst, $a, $b",
1040 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>, Imp<[], [CPSR]>;
1041
1042// FIXME: Do not allow RSC to be predicated for now. But they can set CPSR.
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001043def RSCri : AXI1<0x7, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
1044 DPRIm, "rsc${s} $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>, Imp<[CPSR], []>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001046def RSCrs : AXI1<0x7, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
1047 DPRSoReg, "rsc${s} $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001048 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>, Imp<[CPSR], []>;
1049
1050// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1051def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1052 (SUBri GPR:$src, so_imm_neg:$imm)>;
1053
1054//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1055// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1056//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1057// (SBCri GPR:$src, so_imm_neg:$imm)>;
1058
1059// Note: These are implemented in C++ code, because they have to generate
1060// ADD/SUBrs instructions, which use a complex pattern that a xform function
1061// cannot produce.
1062// (mul X, 2^n+1) -> (add (X << n), X)
1063// (mul X, 2^n-1) -> (rsb X, (X << n))
1064
1065
1066//===----------------------------------------------------------------------===//
1067// Bitwise Instructions.
1068//
1069
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001070defm AND : AsI1_bin_irs<0x0, "and", BinOpFrag<(and node:$LHS, node:$RHS)>>;
1071defm ORR : AsI1_bin_irs<0xC, "orr", BinOpFrag<(or node:$LHS, node:$RHS)>>;
1072defm EOR : AsI1_bin_irs<0x1, "eor", BinOpFrag<(xor node:$LHS, node:$RHS)>>;
1073defm BIC : AsI1_bin_irs<0xE, "bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001075def MVNr : AsI<0xE, (outs GPR:$dst), (ins GPR:$src), DPRdReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076 "mvn", " $dst, $src", [(set GPR:$dst, (not GPR:$src))]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001077def MVNs : AsI<0xE, (outs GPR:$dst), (ins so_reg:$src), DPRdSoReg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078 "mvn", " $dst, $src", [(set GPR:$dst, (not so_reg:$src))]>;
1079let isReMaterializable = 1 in
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001080def MVNi : AsI<0xE, (outs GPR:$dst), (ins so_imm:$imm), DPRdIm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081 "mvn", " $dst, $imm", [(set GPR:$dst, so_imm_not:$imm)]>;
1082
1083def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1084 (BICri GPR:$src, so_imm_not:$imm)>;
1085
1086//===----------------------------------------------------------------------===//
1087// Multiply Instructions.
1088//
1089
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001090def MUL : AsI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulFrm,
1091 "mul", " $dst, $a, $b",
1092 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001094def MLA : AsI<0x2, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1095 MulFrm, "mla", " $dst, $a, $b, $c",
1096 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097
1098// Extra precision multiplies with low / high results
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001099def SMULL : AsI<0xC, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
1100 MulFrm, "smull", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001102def UMULL : AsI<0x8, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
1103 MulFrm, "umull", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104
1105// Multiply + accumulate
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001106def SMLAL : AsI<0xE, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
1107 MulFrm, "smlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001109def UMLAL : AsI<0xA, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
1110 MulFrm, "umlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001112def UMAAL : AI<0x0, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), MulFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 "umaal", " $ldst, $hdst, $a, $b", []>,
1114 Requires<[IsARM, HasV6]>;
1115
1116// Most significant word multiply
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001117def SMMUL : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118 "smmul", " $dst, $a, $b",
1119 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
1120 Requires<[IsARM, HasV6]>;
1121
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001122def SMMLA : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), MulFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001123 "smmla", " $dst, $a, $b, $c",
1124 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
1125 Requires<[IsARM, HasV6]>;
1126
1127
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001128def SMMLS : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), MulFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129 "smmls", " $dst, $a, $b, $c",
1130 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
1131 Requires<[IsARM, HasV6]>;
1132
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001133multiclass AI_smul<string opc, PatFrag opnode> {
1134 def BB : AI<0x8, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135 !strconcat(opc, "bb"), " $dst, $a, $b",
1136 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1137 (sext_inreg GPR:$b, i16)))]>,
1138 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001139
1140 def BT : AI<0xC, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001141 !strconcat(opc, "bt"), " $dst, $a, $b",
1142 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1143 (sra GPR:$b, 16)))]>,
1144 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001145
1146 def TB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001147 !strconcat(opc, "tb"), " $dst, $a, $b",
1148 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
1149 (sext_inreg GPR:$b, i16)))]>,
1150 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001151
1152 def TT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153 !strconcat(opc, "tt"), " $dst, $a, $b",
1154 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
1155 (sra GPR:$b, 16)))]>,
1156 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001157
1158 def WB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMULW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159 !strconcat(opc, "wb"), " $dst, $a, $b",
1160 [(set GPR:$dst, (sra (opnode GPR:$a,
1161 (sext_inreg GPR:$b, i16)), 16))]>,
1162 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001163
1164 def WT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMULW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001165 !strconcat(opc, "wt"), " $dst, $a, $b",
1166 [(set GPR:$dst, (sra (opnode GPR:$a,
1167 (sra GPR:$b, 16)), 16))]>,
1168 Requires<[IsARM, HasV5TE]>;
1169}
1170
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001171
1172multiclass AI_smla<string opc, PatFrag opnode> {
1173 def BB : AI<0x8, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001174 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
1175 [(set GPR:$dst, (add GPR:$acc,
1176 (opnode (sext_inreg GPR:$a, i16),
1177 (sext_inreg GPR:$b, i16))))]>,
1178 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001179
1180 def BT : AI<0xC, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001181 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
1182 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
1183 (sra GPR:$b, 16))))]>,
1184 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001185
1186 def TB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001187 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
1188 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1189 (sext_inreg GPR:$b, i16))))]>,
1190 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001191
1192 def TT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001193 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
1194 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1195 (sra GPR:$b, 16))))]>,
1196 Requires<[IsARM, HasV5TE]>;
1197
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001198 def WB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLAW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
1200 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1201 (sext_inreg GPR:$b, i16)), 16)))]>,
1202 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001203
1204 def WT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLAW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001205 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
1206 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1207 (sra GPR:$b, 16)), 16)))]>,
1208 Requires<[IsARM, HasV5TE]>;
1209}
1210
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001211defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1212defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213
1214// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1215// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1216
1217//===----------------------------------------------------------------------===//
1218// Misc. Arithmetic Instructions.
1219//
1220
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001221def CLZ : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222 "clz", " $dst, $src",
1223 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>;
1224
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001225def REV : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226 "rev", " $dst, $src",
1227 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>;
1228
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001229def REV16 : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001230 "rev16", " $dst, $src",
1231 [(set GPR:$dst,
1232 (or (and (srl GPR:$src, 8), 0xFF),
1233 (or (and (shl GPR:$src, 8), 0xFF00),
1234 (or (and (srl GPR:$src, 8), 0xFF0000),
1235 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
1236 Requires<[IsARM, HasV6]>;
1237
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001238def REVSH : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001239 "revsh", " $dst, $src",
1240 [(set GPR:$dst,
1241 (sext_inreg
1242 (or (srl (and GPR:$src, 0xFF00), 8),
1243 (shl GPR:$src, 8)), i16))]>,
1244 Requires<[IsARM, HasV6]>;
1245
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001246def PKHBT : AI<0x0, (outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1247 Pseudo, "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001248 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1249 (and (shl GPR:$src2, (i32 imm:$shamt)),
1250 0xFFFF0000)))]>,
1251 Requires<[IsARM, HasV6]>;
1252
1253// Alternate cases for PKHBT where identities eliminate some nodes.
1254def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1255 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1256def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1257 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
1258
1259
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001260def PKHTB : AI<0x0, (outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1261 Pseudo, "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1263 (and (sra GPR:$src2, imm16_31:$shamt),
1264 0xFFFF)))]>, Requires<[IsARM, HasV6]>;
1265
1266// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1267// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1268def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1269 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1270def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1271 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1272 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
1273
1274
1275//===----------------------------------------------------------------------===//
1276// Comparison Instructions...
1277//
1278
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001279defm CMP : AI1_cmp_irs<0xA, "cmp",
1280 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
1281defm CMN : AI1_cmp_irs<0xB, "cmn",
1282 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283
1284// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001285defm TST : AI1_cmp_irs<0x8, "tst",
1286 BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
1287defm TEQ : AI1_cmp_irs<0x9, "teq",
1288 BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001289
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001290defm CMPnz : AI1_cmp_irs<0xA, "cmp",
1291 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
1292defm CMNnz : AI1_cmp_irs<0xA, "cmn",
1293 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001294
1295def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1296 (CMNri GPR:$src, so_imm_neg:$imm)>;
1297
1298def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1299 (CMNri GPR:$src, so_imm_neg:$imm)>;
1300
1301
1302// Conditional moves
1303// FIXME: should be able to write a pattern for ARMcmov, but can't use
1304// a two-value operand where a dag node expects two operands. :(
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001305def MOVCCr : AI<0xD, (outs GPR:$dst), (ins GPR:$false, GPR:$true),
1306 DPRdReg, "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001307 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
1308 RegConstraint<"$false = $dst">;
1309
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001310def MOVCCs : AI<0xD, (outs GPR:$dst), (ins GPR:$false, so_reg:$true),
1311 DPRdSoReg, "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
1313 RegConstraint<"$false = $dst">;
1314
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001315def MOVCCi : AI<0xD, (outs GPR:$dst), (ins GPR:$false, so_imm:$true),
1316 DPRdIm, "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001317 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
1318 RegConstraint<"$false = $dst">;
1319
1320
1321// LEApcrel - Load a pc-relative address into a register without offending the
1322// assembler.
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001323def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001324 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1325 "${:private}PCRELL${:uid}+8))\n"),
1326 !strconcat("${:private}PCRELL${:uid}:\n\t",
1327 "add$p $dst, pc, #PCRELV${:uid}")),
1328 []>;
1329
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001330def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, i32imm:$id, pred:$p),
1331 Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001332 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1333 "${:private}PCRELL${:uid}+8))\n"),
1334 !strconcat("${:private}PCRELL${:uid}:\n\t",
1335 "add$p $dst, pc, #PCRELV${:uid}")),
1336 []>;
1337
1338//===----------------------------------------------------------------------===//
1339// TLS Instructions
1340//
1341
1342// __aeabi_read_tp preserves the registers r1-r3.
1343let isCall = 1,
1344 Defs = [R0, R12, LR, CPSR] in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001345 def TPsoft : AXI<0x0, (outs), (ins), BranchMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001346 "bl __aeabi_read_tp",
1347 [(set R0, ARMthread_pointer)]>;
1348}
1349
1350//===----------------------------------------------------------------------===//
1351// Non-Instruction Patterns
1352//
1353
1354// ConstantPool, GlobalAddress, and JumpTable
1355def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1356def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1357def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1358 (LEApcrelJT tjumptable:$dst, imm:$id)>;
1359
1360// Large immediate handling.
1361
1362// Two piece so_imms.
1363let isReMaterializable = 1 in
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001364def MOVi2pieces : AI1x2<0x0, (outs GPR:$dst), (ins so_imm2part:$src), DPRdMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001365 "mov", " $dst, $src",
1366 [(set GPR:$dst, so_imm2part:$src)]>;
1367
1368def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1369 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1370 (so_imm2part_2 imm:$RHS))>;
1371def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1372 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1373 (so_imm2part_2 imm:$RHS))>;
1374
1375// TODO: add,sub,and, 3-instr forms?
1376
1377
1378// Direct calls
1379def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
1380
1381// zextload i1 -> zextload i8
1382def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1383
1384// extload -> zextload
1385def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1386def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1387def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
1388
1389// truncstore i1 -> truncstore i8
1390def : ARMPat<(truncstorei1 GPR:$src, addrmode2:$dst),
1391 (STRB GPR:$src, addrmode2:$dst)>;
1392def : ARMPat<(pre_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
1393 (STRB_PRE GPR:$src, GPR:$base, am2offset:$offset)>;
1394def : ARMPat<(post_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
1395 (STRB_POST GPR:$src, GPR:$base, am2offset:$offset)>;
1396
1397// smul* and smla*
1398def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1399 (SMULBB GPR:$a, GPR:$b)>;
1400def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1401 (SMULBB GPR:$a, GPR:$b)>;
1402def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1403 (SMULBT GPR:$a, GPR:$b)>;
1404def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1405 (SMULBT GPR:$a, GPR:$b)>;
1406def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1407 (SMULTB GPR:$a, GPR:$b)>;
1408def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1409 (SMULTB GPR:$a, GPR:$b)>;
1410def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1411 (SMULWB GPR:$a, GPR:$b)>;
1412def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1413 (SMULWB GPR:$a, GPR:$b)>;
1414
1415def : ARMV5TEPat<(add GPR:$acc,
1416 (mul (sra (shl GPR:$a, 16), 16),
1417 (sra (shl GPR:$b, 16), 16))),
1418 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1419def : ARMV5TEPat<(add GPR:$acc,
1420 (mul sext_16_node:$a, sext_16_node:$b)),
1421 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1422def : ARMV5TEPat<(add GPR:$acc,
1423 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1424 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1425def : ARMV5TEPat<(add GPR:$acc,
1426 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1427 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1428def : ARMV5TEPat<(add GPR:$acc,
1429 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1430 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1431def : ARMV5TEPat<(add GPR:$acc,
1432 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1433 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1434def : ARMV5TEPat<(add GPR:$acc,
1435 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1436 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1437def : ARMV5TEPat<(add GPR:$acc,
1438 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1439 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1440
1441//===----------------------------------------------------------------------===//
1442// Thumb Support
1443//
1444
1445include "ARMInstrThumb.td"
1446
1447//===----------------------------------------------------------------------===//
1448// Floating Point Support
1449//
1450
1451include "ARMInstrVFP.td"