blob: 78a78143c15902274885e3358a546ea91ba38732 [file] [log] [blame]
Andrew Lenharthd97591a2005-10-20 00:29:02 +00001//===-- AlphaISelDAGToDAG.cpp - Alpha pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Andrew Lenharth and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha,
11// converting from a legalized dag to a Alpha dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "Alpha.h"
16#include "AlphaTargetMachine.h"
17#include "AlphaISelLowering.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Andrew Lenharth7f0db912005-11-30 07:19:56 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000020#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/SSARegMap.h"
22#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/Target/TargetOptions.h"
25#include "llvm/ADT/Statistic.h"
26#include "llvm/Constants.h"
27#include "llvm/GlobalValue.h"
Chris Lattner420736d2006-03-25 06:47:10 +000028#include "llvm/Intrinsics.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000029#include "llvm/Support/Debug.h"
30#include "llvm/Support/MathExtras.h"
Andrew Lenharth756fbeb2005-10-22 22:06:58 +000031#include <algorithm>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000032#include <iostream>
Evan Chengba2f0a92006-02-05 06:46:41 +000033#include <set>
Andrew Lenharthd97591a2005-10-20 00:29:02 +000034using namespace llvm;
35
36namespace {
37
38 //===--------------------------------------------------------------------===//
39 /// AlphaDAGToDAGISel - Alpha specific code to select Alpha machine
40 /// instructions for SelectionDAG operations.
Andrew Lenharthd97591a2005-10-20 00:29:02 +000041 class AlphaDAGToDAGISel : public SelectionDAGISel {
42 AlphaTargetLowering AlphaLowering;
43
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +000044 static const int64_t IMM_LOW = -32768;
45 static const int64_t IMM_HIGH = 32767;
46 static const int64_t IMM_MULT = 65536;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000047 static const int64_t IMM_FULLHIGH = IMM_HIGH + IMM_HIGH * IMM_MULT;
48 static const int64_t IMM_FULLLOW = IMM_LOW + IMM_LOW * IMM_MULT;
49
50 static int64_t get_ldah16(int64_t x) {
51 int64_t y = x / IMM_MULT;
52 if (x % IMM_MULT > IMM_HIGH)
53 ++y;
54 return y;
55 }
56
57 static int64_t get_lda16(int64_t x) {
58 return x - get_ldah16(x) * IMM_MULT;
59 }
60
61 static uint64_t get_zapImm(uint64_t x) {
62 unsigned int build = 0;
63 for(int i = 0; i < 8; ++i)
64 {
65 if ((x & 0x00FF) == 0x00FF)
66 build |= 1 << i;
67 else if ((x & 0x00FF) != 0)
68 { build = 0; break; }
69 x >>= 8;
70 }
Andrew Lenharth5d423602006-01-02 21:15:53 +000071 return build;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000072 }
73
Andrew Lenharthafe3f492006-04-03 03:18:59 +000074 static uint64_t getNearPower2(uint64_t x) {
75 if (!x) return 0;
76 unsigned at = CountLeadingZeros_64(x);
77 uint64_t complow = 1 << (63 - at);
78 uint64_t comphigh = 1 << (64 - at);
79 //std::cerr << x << ":" << complow << ":" << comphigh << "\n";
Andrew Lenharthf87e7932006-04-03 04:19:17 +000080 if (abs(complow - x) <= abs(comphigh - x))
Andrew Lenharthafe3f492006-04-03 03:18:59 +000081 return complow;
82 else
83 return comphigh;
84 }
85
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000086 static bool isFPZ(SDOperand N) {
87 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
88 return (CN && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)));
89 }
90 static bool isFPZn(SDOperand N) {
91 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
92 return (CN && CN->isExactlyValue(-0.0));
93 }
94 static bool isFPZp(SDOperand N) {
95 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
96 return (CN && CN->isExactlyValue(+0.0));
97 }
98
Andrew Lenharthd97591a2005-10-20 00:29:02 +000099 public:
100 AlphaDAGToDAGISel(TargetMachine &TM)
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000101 : SelectionDAGISel(AlphaLowering), AlphaLowering(TM)
102 {}
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000103
104 /// getI64Imm - Return a target constant with the specified value, of type
105 /// i64.
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000106 inline SDOperand getI64Imm(int64_t Imm) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000107 return CurDAG->getTargetConstant(Imm, MVT::i64);
108 }
109
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000110 // Select - Convert the specified operand from a target-independent to a
111 // target-specific node if it hasn't already been changed.
Evan Cheng34167212006-02-09 00:37:58 +0000112 void Select(SDOperand &Result, SDOperand Op);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000113
114 /// InstructionSelectBasicBlock - This callback is invoked by
115 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
116 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
117
118 virtual const char *getPassName() const {
119 return "Alpha DAG->DAG Pattern Instruction Selection";
120 }
121
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000122 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
123 /// inline asm expressions.
124 virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op,
125 char ConstraintCode,
126 std::vector<SDOperand> &OutOps,
127 SelectionDAG &DAG) {
128 SDOperand Op0;
129 switch (ConstraintCode) {
130 default: return true;
131 case 'm': // memory
132 Select(Op0, Op);
133 break;
134 }
135
136 OutOps.push_back(Op0);
137 return false;
138 }
139
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000140// Include the pieces autogenerated from the target description.
141#include "AlphaGenDAGISel.inc"
142
143private:
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000144 SDOperand getGlobalBaseReg();
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000145 SDOperand getGlobalRetAddr();
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000146 SDOperand SelectCALL(SDOperand Op);
147
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000148 };
149}
150
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000151/// getGlobalBaseReg - Output the instructions required to put the
152/// GOT address into a register.
153///
154SDOperand AlphaDAGToDAGISel::getGlobalBaseReg() {
Andrew Lenharth93526222005-12-01 01:53:10 +0000155 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
156 AlphaLowering.getVRegGP(),
157 MVT::i64);
158}
159
160/// getRASaveReg - Grab the return address
161///
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000162SDOperand AlphaDAGToDAGISel::getGlobalRetAddr() {
Andrew Lenharth93526222005-12-01 01:53:10 +0000163 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
164 AlphaLowering.getVRegRA(),
165 MVT::i64);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000166}
167
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000168/// InstructionSelectBasicBlock - This callback is invoked by
169/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
170void AlphaDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
171 DEBUG(BB->dump());
172
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000173 // Select target instructions for the DAG.
Evan Chengba2f0a92006-02-05 06:46:41 +0000174 DAG.setRoot(SelectRoot(DAG.getRoot()));
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000175 CodeGenMap.clear();
Evan Chengafe358e2006-05-24 20:46:25 +0000176 HandleMap.clear();
177 ReplaceMap.clear();
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000178 DAG.RemoveDeadNodes();
179
180 // Emit machine code to BB.
181 ScheduleAndEmitDAG(DAG);
182}
183
184// Select - Convert the specified operand from a target-independent to a
185// target-specific node if it hasn't already been changed.
Evan Cheng34167212006-02-09 00:37:58 +0000186void AlphaDAGToDAGISel::Select(SDOperand &Result, SDOperand Op) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000187 SDNode *N = Op.Val;
188 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
Evan Cheng34167212006-02-09 00:37:58 +0000189 N->getOpcode() < AlphaISD::FIRST_NUMBER) {
190 Result = Op;
191 return; // Already selected.
192 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000193
194 // If this has already been converted, use it.
195 std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(Op);
Evan Cheng34167212006-02-09 00:37:58 +0000196 if (CGMI != CodeGenMap.end()) {
197 Result = CGMI->second;
198 return;
199 }
200
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000201 switch (N->getOpcode()) {
202 default: break;
Evan Cheng34167212006-02-09 00:37:58 +0000203 case AlphaISD::CALL:
204 Result = SelectCALL(Op);
205 return;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000206
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000207 case ISD::FrameIndex: {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000208 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Evan Cheng34167212006-02-09 00:37:58 +0000209 Result = CurDAG->SelectNodeTo(N, Alpha::LDA, MVT::i64,
210 CurDAG->getTargetFrameIndex(FI, MVT::i32),
211 getI64Imm(0));
212 return;
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000213 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000214 case AlphaISD::GlobalBaseReg:
Evan Cheng34167212006-02-09 00:37:58 +0000215 Result = getGlobalBaseReg();
216 return;
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000217 case AlphaISD::GlobalRetAddr:
218 Result = getGlobalRetAddr();
219 return;
Andrew Lenharth4e629512005-12-24 05:36:33 +0000220
Andrew Lenharth53d89702005-12-25 01:34:27 +0000221 case AlphaISD::DivCall: {
222 SDOperand Chain = CurDAG->getEntryNode();
Evan Cheng34167212006-02-09 00:37:58 +0000223 SDOperand N0, N1, N2;
224 Select(N0, Op.getOperand(0));
225 Select(N1, Op.getOperand(1));
226 Select(N2, Op.getOperand(2));
227 Chain = CurDAG->getCopyToReg(Chain, Alpha::R24, N1,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000228 SDOperand(0,0));
Evan Cheng34167212006-02-09 00:37:58 +0000229 Chain = CurDAG->getCopyToReg(Chain, Alpha::R25, N2,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000230 Chain.getValue(1));
Evan Cheng34167212006-02-09 00:37:58 +0000231 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, N0,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000232 Chain.getValue(1));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000233 SDNode *CNode =
234 CurDAG->getTargetNode(Alpha::JSRs, MVT::Other, MVT::Flag,
235 Chain, Chain.getValue(1));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000236 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R27, MVT::i64,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000237 SDOperand(CNode, 1));
Evan Cheng34167212006-02-09 00:37:58 +0000238 Result = CurDAG->SelectNodeTo(N, Alpha::BIS, MVT::i64, Chain, Chain);
239 return;
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000240 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000241
Andrew Lenharth739027e2006-01-16 21:22:38 +0000242 case ISD::READCYCLECOUNTER: {
Evan Cheng34167212006-02-09 00:37:58 +0000243 SDOperand Chain;
244 Select(Chain, N->getOperand(0)); //Select chain
245 Result = CurDAG->SelectNodeTo(N, Alpha::RPCC, MVT::i64, Chain);
246 return;
Andrew Lenharth739027e2006-01-16 21:22:38 +0000247 }
248
Andrew Lenharth50b37842005-11-22 04:20:06 +0000249 case ISD::Constant: {
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000250 uint64_t uval = cast<ConstantSDNode>(N)->getValue();
Andrew Lenharth919e6662006-01-06 19:41:51 +0000251
Evan Cheng34167212006-02-09 00:37:58 +0000252 if (uval == 0) {
253 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), Alpha::R31,
254 MVT::i64);
255 return;
256 }
Andrew Lenharth919e6662006-01-06 19:41:51 +0000257
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000258 int64_t val = (int64_t)uval;
259 int32_t val32 = (int32_t)val;
260 if (val <= IMM_HIGH + IMM_HIGH * IMM_MULT &&
261 val >= IMM_LOW + IMM_LOW * IMM_MULT)
262 break; //(LDAH (LDA))
263 if ((uval >> 32) == 0 && //empty upper bits
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000264 val32 <= IMM_HIGH + IMM_HIGH * IMM_MULT)
265 // val32 >= IMM_LOW + IMM_LOW * IMM_MULT) //always true
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000266 break; //(zext (LDAH (LDA)))
267 //Else use the constant pool
268 MachineConstantPool *CP = BB->getParent()->getConstantPool();
269 ConstantUInt *C =
270 ConstantUInt::get(Type::getPrimitiveType(Type::ULongTyID) , uval);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000271 SDOperand CPI = CurDAG->getTargetConstantPool(C, MVT::i64);
272 SDNode *Tmp = CurDAG->getTargetNode(Alpha::LDAHr, MVT::i64, CPI,
273 getGlobalBaseReg());
Evan Cheng34167212006-02-09 00:37:58 +0000274 Result = CurDAG->SelectNodeTo(N, Alpha::LDQr, MVT::i64, MVT::Other,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000275 CPI, SDOperand(Tmp, 0), CurDAG->getEntryNode());
Evan Cheng34167212006-02-09 00:37:58 +0000276 return;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000277 }
Chris Lattner08a90222006-01-29 06:25:22 +0000278 case ISD::TargetConstantFP: {
279 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
280 bool isDouble = N->getValueType(0) == MVT::f64;
281 MVT::ValueType T = isDouble ? MVT::f64 : MVT::f32;
282 if (CN->isExactlyValue(+0.0)) {
Evan Cheng34167212006-02-09 00:37:58 +0000283 Result = CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYST : Alpha::CPYSS,
284 T, CurDAG->getRegister(Alpha::F31, T),
285 CurDAG->getRegister(Alpha::F31, T));
286 return;
Chris Lattner08a90222006-01-29 06:25:22 +0000287 } else if ( CN->isExactlyValue(-0.0)) {
Evan Cheng34167212006-02-09 00:37:58 +0000288 Result = CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYSNT : Alpha::CPYSNS,
289 T, CurDAG->getRegister(Alpha::F31, T),
290 CurDAG->getRegister(Alpha::F31, T));
291 return;
Chris Lattner08a90222006-01-29 06:25:22 +0000292 } else {
293 abort();
Andrew Lenharth50b37842005-11-22 04:20:06 +0000294 }
Chris Lattner08a90222006-01-29 06:25:22 +0000295 break;
296 }
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000297
298 case ISD::SETCC:
299 if (MVT::isFloatingPoint(N->getOperand(0).Val->getValueType(0))) {
300 unsigned Opc = Alpha::WTF;
301 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
302 bool rev = false;
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000303 bool isNE = false;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000304 switch(CC) {
Jim Laskeye37fe9b2006-07-11 17:58:07 +0000305 default: DEBUG(N->dump()); assert(0 && "Unknown FP comparison!");
Andrew Lenharthc8aba852006-06-13 20:34:47 +0000306 case ISD::SETEQ: case ISD::SETOEQ: case ISD::SETUEQ: Opc = Alpha::CMPTEQ; break;
307 case ISD::SETLT: case ISD::SETOLT: case ISD::SETULT: Opc = Alpha::CMPTLT; break;
308 case ISD::SETLE: case ISD::SETOLE: case ISD::SETULE: Opc = Alpha::CMPTLE; break;
309 case ISD::SETGT: case ISD::SETOGT: case ISD::SETUGT: Opc = Alpha::CMPTLT; rev = true; break;
310 case ISD::SETGE: case ISD::SETOGE: case ISD::SETUGE: Opc = Alpha::CMPTLE; rev = true; break;
311 case ISD::SETNE: case ISD::SETONE: case ISD::SETUNE: Opc = Alpha::CMPTEQ; isNE = true; break;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000312 };
Evan Cheng34167212006-02-09 00:37:58 +0000313 SDOperand tmp1, tmp2;
314 Select(tmp1, N->getOperand(0));
315 Select(tmp2, N->getOperand(1));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000316 SDNode *cmp = CurDAG->getTargetNode(Opc, MVT::f64,
317 rev?tmp2:tmp1,
318 rev?tmp1:tmp2);
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000319 if (isNE)
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000320 cmp = CurDAG->getTargetNode(Alpha::CMPTEQ, MVT::f64, SDOperand(cmp, 0),
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000321 CurDAG->getRegister(Alpha::F31, MVT::f64));
322
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000323 SDOperand LD;
324 if (AlphaLowering.hasITOF()) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000325 LD = CurDAG->getNode(AlphaISD::FTOIT_, MVT::i64, SDOperand(cmp, 0));
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000326 } else {
327 int FrameIdx =
328 CurDAG->getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
329 SDOperand FI = CurDAG->getFrameIndex(FrameIdx, MVT::i64);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000330 SDOperand ST =
331 SDOperand(CurDAG->getTargetNode(Alpha::STT, MVT::Other,
332 SDOperand(cmp, 0), FI,
333 CurDAG->getRegister(Alpha::R31, MVT::i64)), 0);
334 LD = SDOperand(CurDAG->getTargetNode(Alpha::LDQ, MVT::i64, FI,
335 CurDAG->getRegister(Alpha::R31, MVT::i64),
336 ST), 0);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000337 }
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000338 Result = SDOperand(CurDAG->getTargetNode(Alpha::CMPULT, MVT::i64,
339 CurDAG->getRegister(Alpha::R31, MVT::i64),
340 LD), 0);
Evan Cheng34167212006-02-09 00:37:58 +0000341 return;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000342 }
343 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000344
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000345 case ISD::SELECT:
346 if (MVT::isFloatingPoint(N->getValueType(0)) &&
347 (N->getOperand(0).getOpcode() != ISD::SETCC ||
348 !MVT::isFloatingPoint(N->getOperand(0).getOperand(1).getValueType()))) {
349 //This should be the condition not covered by the Patterns
350 //FIXME: Don't have SelectCode die, but rather return something testable
351 // so that things like this can be caught in fall though code
352 //move int to fp
353 bool isDouble = N->getValueType(0) == MVT::f64;
Evan Cheng34167212006-02-09 00:37:58 +0000354 SDOperand LD, cond, TV, FV;
355 Select(cond, N->getOperand(0));
356 Select(TV, N->getOperand(1));
357 Select(FV, N->getOperand(2));
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000358
359 if (AlphaLowering.hasITOF()) {
360 LD = CurDAG->getNode(AlphaISD::ITOFT_, MVT::f64, cond);
361 } else {
362 int FrameIdx =
363 CurDAG->getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
364 SDOperand FI = CurDAG->getFrameIndex(FrameIdx, MVT::i64);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000365 SDOperand ST =
366 SDOperand(CurDAG->getTargetNode(Alpha::STQ, MVT::Other,
367 cond, FI, CurDAG->getRegister(Alpha::R31, MVT::i64)), 0);
368 LD = SDOperand(CurDAG->getTargetNode(Alpha::LDT, MVT::f64, FI,
369 CurDAG->getRegister(Alpha::R31, MVT::i64),
370 ST), 0);
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000371 }
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000372 Result = SDOperand(CurDAG->getTargetNode(isDouble?Alpha::FCMOVNET:Alpha::FCMOVNES,
373 MVT::f64, FV, TV, LD), 0);
Evan Cheng34167212006-02-09 00:37:58 +0000374 return;
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000375 }
376 break;
377
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000378 case ISD::AND: {
Andrew Lenharthd56aa552006-05-18 17:29:34 +0000379 ConstantSDNode* SC = NULL;
380 ConstantSDNode* MC = NULL;
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000381 if (N->getOperand(0).getOpcode() == ISD::SRL &&
382 (MC = dyn_cast<ConstantSDNode>(N->getOperand(1))) &&
383 (SC = dyn_cast<ConstantSDNode>(N->getOperand(0).getOperand(1))))
384 {
385 uint64_t sval = SC->getValue();
386 uint64_t mval = MC->getValue();
387 if (get_zapImm(mval)) //the result is a zap, let the autogened stuff deal
388 break;
389 // given mask X, and shift S, we want to see if there is any zap in the mask
390 // if we play around with the botton S bits
391 uint64_t dontcare = (~0ULL) >> (64 - sval);
392 uint64_t mask = mval << sval;
393
394 if (get_zapImm(mask | dontcare))
395 mask = mask | dontcare;
396
397 if (get_zapImm(mask)) {
398 SDOperand Src;
399 Select(Src, N->getOperand(0).getOperand(0));
400 SDOperand Z =
401 SDOperand(CurDAG->getTargetNode(Alpha::ZAPNOTi, MVT::i64, Src,
402 getI64Imm(get_zapImm(mask))), 0);
403 Result = SDOperand(CurDAG->getTargetNode(Alpha::SRL, MVT::i64, Z,
404 getI64Imm(sval)), 0);
405 return;
406 }
407 }
408 break;
409 }
410
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000411 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000412
Evan Cheng34167212006-02-09 00:37:58 +0000413 SelectCode(Result, Op);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000414}
415
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000416SDOperand AlphaDAGToDAGISel::SelectCALL(SDOperand Op) {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000417 //TODO: add flag stuff to prevent nondeturministic breakage!
418
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000419 SDNode *N = Op.Val;
Evan Cheng34167212006-02-09 00:37:58 +0000420 SDOperand Chain;
Andrew Lenhartheececba2005-12-25 17:36:48 +0000421 SDOperand Addr = N->getOperand(1);
Reid Spencer4490de02006-04-08 05:38:03 +0000422 SDOperand InFlag(0,0); // Null incoming flag value.
Evan Cheng34167212006-02-09 00:37:58 +0000423 Select(Chain, N->getOperand(0));
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000424
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000425 std::vector<SDOperand> CallOperands;
426 std::vector<MVT::ValueType> TypeOperands;
427
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000428 //grab the arguments
429 for(int i = 2, e = N->getNumOperands(); i < e; ++i) {
Evan Cheng34167212006-02-09 00:37:58 +0000430 SDOperand Tmp;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000431 TypeOperands.push_back(N->getOperand(i).getValueType());
Evan Cheng34167212006-02-09 00:37:58 +0000432 Select(Tmp, N->getOperand(i));
433 CallOperands.push_back(Tmp);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000434 }
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +0000435 int count = N->getNumOperands() - 2;
436
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000437 static const unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
438 Alpha::R19, Alpha::R20, Alpha::R21};
439 static const unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
440 Alpha::F19, Alpha::F20, Alpha::F21};
441
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000442 for (int i = 6; i < count; ++i) {
443 unsigned Opc = Alpha::WTF;
444 if (MVT::isInteger(TypeOperands[i])) {
445 Opc = Alpha::STQ;
446 } else if (TypeOperands[i] == MVT::f32) {
447 Opc = Alpha::STS;
448 } else if (TypeOperands[i] == MVT::f64) {
449 Opc = Alpha::STT;
450 } else
451 assert(0 && "Unknown operand");
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000452 Chain = SDOperand(CurDAG->getTargetNode(Opc, MVT::Other, CallOperands[i],
453 getI64Imm((i - 6) * 8),
454 CurDAG->getCopyFromReg(Chain, Alpha::R30, MVT::i64),
455 Chain), 0);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000456 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000457 for (int i = 0; i < std::min(6, count); ++i) {
458 if (MVT::isInteger(TypeOperands[i])) {
459 Chain = CurDAG->getCopyToReg(Chain, args_int[i], CallOperands[i], InFlag);
460 InFlag = Chain.getValue(1);
461 } else if (TypeOperands[i] == MVT::f32 || TypeOperands[i] == MVT::f64) {
462 Chain = CurDAG->getCopyToReg(Chain, args_float[i], CallOperands[i], InFlag);
463 InFlag = Chain.getValue(1);
464 } else
465 assert(0 && "Unknown operand");
466 }
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000467
468 // Finally, once everything is in registers to pass to the call, emit the
469 // call itself.
Andrew Lenhartheececba2005-12-25 17:36:48 +0000470 if (Addr.getOpcode() == AlphaISD::GPRelLo) {
471 SDOperand GOT = getGlobalBaseReg();
472 Chain = CurDAG->getCopyToReg(Chain, Alpha::R29, GOT, InFlag);
473 InFlag = Chain.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000474 Chain = SDOperand(CurDAG->getTargetNode(Alpha::BSR, MVT::Other, MVT::Flag,
475 Addr.getOperand(0), Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000476 } else {
Evan Cheng34167212006-02-09 00:37:58 +0000477 Select(Addr, Addr);
478 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, Addr, InFlag);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000479 InFlag = Chain.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000480 Chain = SDOperand(CurDAG->getTargetNode(Alpha::JSR, MVT::Other, MVT::Flag,
481 Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000482 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000483 InFlag = Chain.getValue(1);
484
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000485 std::vector<SDOperand> CallResults;
486
487 switch (N->getValueType(0)) {
488 default: assert(0 && "Unexpected ret value!");
489 case MVT::Other: break;
490 case MVT::i64:
Andrew Lenharth93526222005-12-01 01:53:10 +0000491 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R0, MVT::i64, InFlag).getValue(1);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000492 CallResults.push_back(Chain.getValue(0));
493 break;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000494 case MVT::f32:
Andrew Lenharth93526222005-12-01 01:53:10 +0000495 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f32, InFlag).getValue(1);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000496 CallResults.push_back(Chain.getValue(0));
497 break;
498 case MVT::f64:
Andrew Lenharth93526222005-12-01 01:53:10 +0000499 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f64, InFlag).getValue(1);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000500 CallResults.push_back(Chain.getValue(0));
501 break;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000502 }
503
504 CallResults.push_back(Chain);
505 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
506 CodeGenMap[Op.getValue(i)] = CallResults[i];
507 return CallResults[Op.ResNo];
508}
509
510
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000511/// createAlphaISelDag - This pass converts a legalized DAG into a
512/// Alpha-specific DAG, ready for instruction scheduling.
513///
514FunctionPass *llvm::createAlphaISelDag(TargetMachine &TM) {
515 return new AlphaDAGToDAGISel(TM);
516}