blob: 7ddf6897327d9779629f09ea53e3d738a001ff61 [file] [log] [blame]
David Greene51898d72010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
18def load_mmx : PatFrag<(ops node:$ptr), (v1i64 (load node:$ptr))>;
19
20def bc_v8i8 : PatFrag<(ops node:$in), (v8i8 (bitconvert node:$in))>;
21def bc_v4i16 : PatFrag<(ops node:$in), (v4i16 (bitconvert node:$in))>;
22def bc_v2i32 : PatFrag<(ops node:$in), (v2i32 (bitconvert node:$in))>;
23def bc_v1i64 : PatFrag<(ops node:$in), (v1i64 (bitconvert node:$in))>;
24
25//===----------------------------------------------------------------------===//
26// MMX Masks
27//===----------------------------------------------------------------------===//
28
29// MMX_SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to
30// PSHUFW imm.
31def MMX_SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
32 return getI8Imm(X86::getShuffleSHUFImmediate(N));
33}]>;
34
35// Patterns for: vector_shuffle v1, v2, <2, 6, 3, 7, ...>
36def mmx_unpckh : PatFrag<(ops node:$lhs, node:$rhs),
37 (vector_shuffle node:$lhs, node:$rhs), [{
38 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
39}]>;
40
41// Patterns for: vector_shuffle v1, v2, <0, 4, 2, 5, ...>
42def mmx_unpckl : PatFrag<(ops node:$lhs, node:$rhs),
43 (vector_shuffle node:$lhs, node:$rhs), [{
44 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
45}]>;
46
47// Patterns for: vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
48def mmx_unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
49 (vector_shuffle node:$lhs, node:$rhs), [{
50 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
51}]>;
52
53// Patterns for: vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
54def mmx_unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
55 (vector_shuffle node:$lhs, node:$rhs), [{
56 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
57}]>;
58
59def mmx_pshufw : PatFrag<(ops node:$lhs, node:$rhs),
60 (vector_shuffle node:$lhs, node:$rhs), [{
61 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
62}], MMX_SHUFFLE_get_shuf_imm>;
David Greene8f17bc42010-07-12 23:41:28 +000063
64//===----------------------------------------------------------------------===//
65// SSE specific DAG Nodes.
66//===----------------------------------------------------------------------===//
67
68def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
69 SDTCisFP<0>, SDTCisInt<2> ]>;
70def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
71 SDTCisFP<1>, SDTCisVT<3, i8>]>;
72
73def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
74def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
75def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
76 [SDNPCommutative, SDNPAssociative]>;
77def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
78 [SDNPCommutative, SDNPAssociative]>;
79def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
80 [SDNPCommutative, SDNPAssociative]>;
81def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
82def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
83def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
84def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
85def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
86def X86pshufb : SDNode<"X86ISD::PSHUFB",
87 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
88 SDTCisSameAs<0,2>]>>;
89def X86pextrb : SDNode<"X86ISD::PEXTRB",
90 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
91def X86pextrw : SDNode<"X86ISD::PEXTRW",
92 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
93def X86pinsrb : SDNode<"X86ISD::PINSRB",
94 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
95 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
96def X86pinsrw : SDNode<"X86ISD::PINSRW",
97 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
98 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
99def X86insrtps : SDNode<"X86ISD::INSERTPS",
100 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
101 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
102def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
103 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
104def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
105 [SDNPHasChain, SDNPMayLoad]>;
106def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
107def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
108def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
109def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
110def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
111def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
112def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
113def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
114def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
115def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
116def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
117def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
118
119def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +0000120 SDTCisVec<1>,
121 SDTCisSameAs<2, 1>]>;
David Greene8f17bc42010-07-12 23:41:28 +0000122def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +0000123def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene8f17bc42010-07-12 23:41:28 +0000124
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000125// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
126// translated into one of the target nodes below during lowering.
127// Note: this is a work in progress...
128def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
129def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
130 SDTCisSameAs<0,2>]>;
131
132def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
133 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
134def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
135 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
136
137def SDTShuff1OpLd : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisPtrTy<1>]>;
138def SDTShuff2OpLd : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
139 SDTCisPtrTy<2>]>;
140
141def SDTShuff2OpLdI : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisPtrTy<1>,
142 SDTCisInt<2>]>;
143
144def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
145
146def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
147def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
148def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
149
150def X86PShufhwLd : SDNode<"X86ISD::PSHUFHW_LD", SDTShuff2OpLdI>;
151def X86PShuflwLd : SDNode<"X86ISD::PSHUFLW_LD", SDTShuff2OpLdI>;
152
153def X86Shufpd : SDNode<"X86ISD::SHUFPD", SDTShuff3OpI>;
154def X86Shufps : SDNode<"X86ISD::SHUFPS", SDTShuff3OpI>;
155
156def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
157def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
158def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
159
160def X86MovshdupLd : SDNode<"X86ISD::MOVSHDUP_LD", SDTShuff1OpLd,
161 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
162def X86MovsldupLd : SDNode<"X86ISD::MOVSLDUP_LD", SDTShuff1OpLd,
163 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
164
165def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
166def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
167
168def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
169def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
170def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
171def X86Movhlpd : SDNode<"X86ISD::MOVHLPD", SDTShuff2Op>;
172
173def X86MovhpsLd : SDNode<"X86ISD::MOVHPS", SDTShuff2OpLd,
174 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
175def X86MovhpdLd : SDNode<"X86ISD::MOVHPD", SDTShuff2OpLd,
176 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
177def X86MovlpsLd : SDNode<"X86ISD::MOVLPS", SDTShuff2OpLd,
178 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
179def X86MovlpdLd : SDNode<"X86ISD::MOVLPD", SDTShuff2OpLd,
180 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
181
182def X86Unpcklps : SDNode<"X86ISD::UNPCKLPS", SDTShuff2Op>;
183def X86Unpcklpd : SDNode<"X86ISD::UNPCKLPD", SDTShuff2Op>;
184def X86Unpckhps : SDNode<"X86ISD::UNPCKHPS", SDTShuff2Op>;
185def X86Unpckhpd : SDNode<"X86ISD::UNPCKHPD", SDTShuff2Op>;
186
187def X86Punpcklbw : SDNode<"X86ISD::PUNPCKLBW", SDTShuff2Op>;
188def X86Punpcklwd : SDNode<"X86ISD::PUNPCKLWD", SDTShuff2Op>;
189def X86Punpckldq : SDNode<"X86ISD::PUNPCKLDQ", SDTShuff2Op>;
190def X86Punpcklqdq : SDNode<"X86ISD::PUNPCKLQDQ", SDTShuff2Op>;
191
192def X86Punpckhbw : SDNode<"X86ISD::PUNPCKHBW", SDTShuff2Op>;
193def X86Punpckhwd : SDNode<"X86ISD::PUNPCKHWD", SDTShuff2Op>;
194def X86Punpckhdq : SDNode<"X86ISD::PUNPCKHDQ", SDTShuff2Op>;
195def X86Punpckhqdq : SDNode<"X86ISD::PUNPCKHQDQ", SDTShuff2Op>;
196
David Greene8f17bc42010-07-12 23:41:28 +0000197//===----------------------------------------------------------------------===//
198// SSE Complex Patterns
199//===----------------------------------------------------------------------===//
200
201// These are 'extloads' from a scalar to the low element of a vector, zeroing
202// the top elements. These are used for the SSE 'ss' and 'sd' instruction
203// forms.
204def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
205 [SDNPHasChain, SDNPMayLoad]>;
206def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
207 [SDNPHasChain, SDNPMayLoad]>;
208
209def ssmem : Operand<v4f32> {
210 let PrintMethod = "printf32mem";
211 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
212 let ParserMatchClass = X86MemAsmOperand;
213}
214def sdmem : Operand<v2f64> {
215 let PrintMethod = "printf64mem";
216 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
217 let ParserMatchClass = X86MemAsmOperand;
218}
219
220//===----------------------------------------------------------------------===//
221// SSE pattern fragments
222//===----------------------------------------------------------------------===//
223
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000224// 128-bit load pattern fragments
David Greene8f17bc42010-07-12 23:41:28 +0000225def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
226def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
227def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
228def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
229
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000230// 256-bit load pattern fragments
David Greene8f17bc42010-07-12 23:41:28 +0000231def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
232def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
233def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
234def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
235
236// Like 'store', but always requires vector alignment.
237def alignedstore : PatFrag<(ops node:$val, node:$ptr),
238 (store node:$val, node:$ptr), [{
239 return cast<StoreSDNode>(N)->getAlignment() >= 16;
240}]>;
241
242// Like 'load', but always requires vector alignment.
243def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
244 return cast<LoadSDNode>(N)->getAlignment() >= 16;
245}]>;
246
247def alignedloadfsf32 : PatFrag<(ops node:$ptr),
248 (f32 (alignedload node:$ptr))>;
249def alignedloadfsf64 : PatFrag<(ops node:$ptr),
250 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000251
252// 128-bit aligned load pattern fragments
David Greene8f17bc42010-07-12 23:41:28 +0000253def alignedloadv4f32 : PatFrag<(ops node:$ptr),
254 (v4f32 (alignedload node:$ptr))>;
255def alignedloadv2f64 : PatFrag<(ops node:$ptr),
256 (v2f64 (alignedload node:$ptr))>;
257def alignedloadv4i32 : PatFrag<(ops node:$ptr),
258 (v4i32 (alignedload node:$ptr))>;
259def alignedloadv2i64 : PatFrag<(ops node:$ptr),
260 (v2i64 (alignedload node:$ptr))>;
261
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000262// 256-bit aligned load pattern fragments
David Greene8f17bc42010-07-12 23:41:28 +0000263def alignedloadv8f32 : PatFrag<(ops node:$ptr),
264 (v8f32 (alignedload node:$ptr))>;
265def alignedloadv4f64 : PatFrag<(ops node:$ptr),
266 (v4f64 (alignedload node:$ptr))>;
267def alignedloadv8i32 : PatFrag<(ops node:$ptr),
268 (v8i32 (alignedload node:$ptr))>;
269def alignedloadv4i64 : PatFrag<(ops node:$ptr),
270 (v4i64 (alignedload node:$ptr))>;
271
272// Like 'load', but uses special alignment checks suitable for use in
273// memory operands in most SSE instructions, which are required to
274// be naturally aligned on some targets but not on others. If the subtarget
275// allows unaligned accesses, match any load, though this may require
276// setting a feature bit in the processor (on startup, for example).
277// Opteron 10h and later implement such a feature.
278def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
279 return Subtarget->hasVectorUAMem()
280 || cast<LoadSDNode>(N)->getAlignment() >= 16;
281}]>;
282
283def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
284def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000285
286// 128-bit memop pattern fragments
David Greene8f17bc42010-07-12 23:41:28 +0000287def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
288def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
289def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
290def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
291def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
292
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000293// 256-bit memop pattern fragments
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +0000294def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene8f17bc42010-07-12 23:41:28 +0000295def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
296def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +0000297def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
298def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
David Greene8f17bc42010-07-12 23:41:28 +0000299
300// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
301// 16-byte boundary.
302// FIXME: 8 byte alignment for mmx reads is not required
303def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
304 return cast<LoadSDNode>(N)->getAlignment() >= 8;
305}]>;
306
307def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
308def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
309def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
310def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
311
312// MOVNT Support
313// Like 'store', but requires the non-temporal bit to be set
314def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
315 (st node:$val, node:$ptr), [{
316 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
317 return ST->isNonTemporal();
318 return false;
319}]>;
320
321def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
322 (st node:$val, node:$ptr), [{
323 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
324 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
325 ST->getAddressingMode() == ISD::UNINDEXED &&
326 ST->getAlignment() >= 16;
327 return false;
328}]>;
329
330def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
331 (st node:$val, node:$ptr), [{
332 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
333 return ST->isNonTemporal() &&
334 ST->getAlignment() < 16;
335 return false;
336}]>;
337
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000338// 128-bit bitconvert pattern fragments
David Greene8f17bc42010-07-12 23:41:28 +0000339def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
340def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
341def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
342def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
343def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
344def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
345
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000346// 256-bit bitconvert pattern fragments
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +0000347def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
348
David Greene8f17bc42010-07-12 23:41:28 +0000349def vzmovl_v2i64 : PatFrag<(ops node:$src),
350 (bitconvert (v2i64 (X86vzmovl
351 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
352def vzmovl_v4i32 : PatFrag<(ops node:$src),
353 (bitconvert (v4i32 (X86vzmovl
354 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
355
356def vzload_v2i64 : PatFrag<(ops node:$src),
357 (bitconvert (v2i64 (X86vzload node:$src)))>;
358
359
360def fp32imm0 : PatLeaf<(f32 fpimm), [{
361 return N->isExactlyValue(+0.0);
362}]>;
363
364// BYTE_imm - Transform bit immediates into byte immediates.
365def BYTE_imm : SDNodeXForm<imm, [{
366 // Transformation function: imm >> 3
367 return getI32Imm(N->getZExtValue() >> 3);
368}]>;
369
370// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
371// SHUFP* etc. imm.
372def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
373 return getI8Imm(X86::getShuffleSHUFImmediate(N));
374}]>;
375
376// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
377// PSHUFHW imm.
378def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
379 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
380}]>;
381
382// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
383// PSHUFLW imm.
384def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
385 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
386}]>;
387
388// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
389// a PALIGNR imm.
390def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
391 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
392}]>;
393
394def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
395 (vector_shuffle node:$lhs, node:$rhs), [{
396 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
397 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
398}]>;
399
400def movddup : PatFrag<(ops node:$lhs, node:$rhs),
401 (vector_shuffle node:$lhs, node:$rhs), [{
402 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
403}]>;
404
405def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
406 (vector_shuffle node:$lhs, node:$rhs), [{
407 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
408}]>;
409
410def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
411 (vector_shuffle node:$lhs, node:$rhs), [{
412 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
413}]>;
414
415def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
416 (vector_shuffle node:$lhs, node:$rhs), [{
417 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
418}]>;
419
420def movlp : PatFrag<(ops node:$lhs, node:$rhs),
421 (vector_shuffle node:$lhs, node:$rhs), [{
422 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
423}]>;
424
425def movl : PatFrag<(ops node:$lhs, node:$rhs),
426 (vector_shuffle node:$lhs, node:$rhs), [{
427 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
428}]>;
429
430def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
431 (vector_shuffle node:$lhs, node:$rhs), [{
432 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
433}]>;
434
435def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
436 (vector_shuffle node:$lhs, node:$rhs), [{
437 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
438}]>;
439
440def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
441 (vector_shuffle node:$lhs, node:$rhs), [{
442 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
443}]>;
444
445def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
446 (vector_shuffle node:$lhs, node:$rhs), [{
447 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
448}]>;
449
450def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
451 (vector_shuffle node:$lhs, node:$rhs), [{
452 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
453}]>;
454
455def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
456 (vector_shuffle node:$lhs, node:$rhs), [{
457 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
458}]>;
459
460def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
461 (vector_shuffle node:$lhs, node:$rhs), [{
462 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
463}], SHUFFLE_get_shuf_imm>;
464
465def shufp : PatFrag<(ops node:$lhs, node:$rhs),
466 (vector_shuffle node:$lhs, node:$rhs), [{
467 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
468}], SHUFFLE_get_shuf_imm>;
469
470def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
471 (vector_shuffle node:$lhs, node:$rhs), [{
472 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
473}], SHUFFLE_get_pshufhw_imm>;
474
475def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
476 (vector_shuffle node:$lhs, node:$rhs), [{
477 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
478}], SHUFFLE_get_pshuflw_imm>;
479
480def palign : PatFrag<(ops node:$lhs, node:$rhs),
481 (vector_shuffle node:$lhs, node:$rhs), [{
482 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
483}], SHUFFLE_get_palign_imm>;