blob: 25de7c3ae381ab95d90d8e922e252e0d8f2450ff [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000022#include "llvm/Analysis/LoopInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/Passes.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/MRegisterInfo.h"
29#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000035#include <algorithm>
Jeff Cohen97af7512006-12-02 02:22:01 +000036#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000037using namespace llvm;
38
Evan Chengbc165e42007-08-16 07:24:22 +000039namespace {
40 // Hidden options for help debugging.
41 cl::opt<bool> DisableReMat("disable-rematerialization",
42 cl::init(false), cl::Hidden);
43}
44
Chris Lattnercd3245a2006-12-19 22:41:21 +000045STATISTIC(numIntervals, "Number of original intervals");
46STATISTIC(numIntervalsAfter, "Number of intervals after coalescing");
Chris Lattnercd3245a2006-12-19 22:41:21 +000047STATISTIC(numFolded , "Number of loads/stores folded into instructions");
48
Devang Patel19974732007-05-03 01:11:54 +000049char LiveIntervals::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000050namespace {
Chris Lattner5d8925c2006-08-27 22:30:17 +000051 RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000052}
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000053
Chris Lattnerf7da2c72006-08-24 22:43:55 +000054void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
David Greene25133302007-06-08 17:18:56 +000055 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000056 AU.addRequired<LiveVariables>();
57 AU.addPreservedID(PHIEliminationID);
58 AU.addRequiredID(PHIEliminationID);
59 AU.addRequiredID(TwoAddressInstructionPassID);
60 AU.addRequired<LoopInfo>();
61 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062}
63
Chris Lattnerf7da2c72006-08-24 22:43:55 +000064void LiveIntervals::releaseMemory() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000065 mi2iMap_.clear();
66 i2miMap_.clear();
67 r2iMap_.clear();
Evan Cheng549f27d32007-08-13 23:45:17 +000068 for (unsigned i = 0, e = ClonedMIs.size(); i != e; ++i)
69 delete ClonedMIs[i];
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000070}
71
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000072/// runOnMachineFunction - Register allocate the whole function
73///
74bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000075 mf_ = &fn;
76 tm_ = &fn.getTarget();
77 mri_ = tm_->getRegisterInfo();
Chris Lattnerf768bba2005-03-09 23:05:19 +000078 tii_ = tm_->getInstrInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000079 lv_ = &getAnalysis<LiveVariables>();
Evan Cheng20b0abc2007-04-17 20:32:26 +000080 allocatableRegs_ = mri_->getAllocatableSet(fn);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000081
Chris Lattner428b92e2006-09-15 03:57:23 +000082 // Number MachineInstrs and MachineBasicBlocks.
83 // Initialize MBB indexes to a sentinal.
Evan Cheng549f27d32007-08-13 23:45:17 +000084 MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U));
Chris Lattner428b92e2006-09-15 03:57:23 +000085
86 unsigned MIIndex = 0;
87 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
88 MBB != E; ++MBB) {
Evan Cheng549f27d32007-08-13 23:45:17 +000089 unsigned StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +000090
Chris Lattner428b92e2006-09-15 03:57:23 +000091 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
92 I != E; ++I) {
93 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000094 assert(inserted && "multiple MachineInstr -> index mappings");
Chris Lattner428b92e2006-09-15 03:57:23 +000095 i2miMap_.push_back(I);
96 MIIndex += InstrSlots::NUM;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000097 }
Evan Cheng549f27d32007-08-13 23:45:17 +000098
99 // Set the MBB2IdxMap entry for this MBB.
100 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1);
Chris Lattner428b92e2006-09-15 03:57:23 +0000101 }
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000102
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000103 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000104
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000105 numIntervals += getNumIntervals();
106
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000107 DOUT << "********** INTERVALS **********\n";
108 for (iterator I = begin(), E = end(); I != E; ++I) {
109 I->second.print(DOUT, mri_);
110 DOUT << "\n";
111 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000112
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000113 numIntervalsAfter += getNumIntervals();
Chris Lattner70ca3582004-09-30 15:59:17 +0000114 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000116}
117
Chris Lattner70ca3582004-09-30 15:59:17 +0000118/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000119void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000120 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000121 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000122 I->second.print(DOUT, mri_);
123 DOUT << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000124 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000125
126 O << "********** MACHINEINSTRS **********\n";
127 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
128 mbbi != mbbe; ++mbbi) {
129 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
130 for (MachineBasicBlock::iterator mii = mbbi->begin(),
131 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000132 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000133 }
134 }
135}
136
David Greene25133302007-06-08 17:18:56 +0000137// Not called?
Bill Wendling01352aa2006-11-16 02:41:50 +0000138/// CreateNewLiveInterval - Create a new live interval with the given live
139/// ranges. The new live interval will have an infinite spill weight.
140LiveInterval&
141LiveIntervals::CreateNewLiveInterval(const LiveInterval *LI,
142 const std::vector<LiveRange> &LRs) {
143 const TargetRegisterClass *RC = mf_->getSSARegMap()->getRegClass(LI->reg);
144
145 // Create a new virtual register for the spill interval.
146 unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(RC);
147
148 // Replace the old virtual registers in the machine operands with the shiny
149 // new one.
150 for (std::vector<LiveRange>::const_iterator
151 I = LRs.begin(), E = LRs.end(); I != E; ++I) {
152 unsigned Index = getBaseIndex(I->start);
153 unsigned End = getBaseIndex(I->end - 1) + InstrSlots::NUM;
154
155 for (; Index != End; Index += InstrSlots::NUM) {
156 // Skip deleted instructions
157 while (Index != End && !getInstructionFromIndex(Index))
158 Index += InstrSlots::NUM;
159
160 if (Index == End) break;
161
162 MachineInstr *MI = getInstructionFromIndex(Index);
163
Bill Wendlingbeeb77f2006-11-16 07:35:18 +0000164 for (unsigned J = 0, e = MI->getNumOperands(); J != e; ++J) {
Bill Wendling01352aa2006-11-16 02:41:50 +0000165 MachineOperand &MOp = MI->getOperand(J);
David Greene25133302007-06-08 17:18:56 +0000166 if (MOp.isRegister() && MOp.getReg() == LI->reg)
Bill Wendling01352aa2006-11-16 02:41:50 +0000167 MOp.setReg(NewVReg);
168 }
169 }
170 }
171
172 LiveInterval &NewLI = getOrCreateInterval(NewVReg);
173
174 // The spill weight is now infinity as it cannot be spilled again
175 NewLI.weight = float(HUGE_VAL);
176
177 for (std::vector<LiveRange>::const_iterator
178 I = LRs.begin(), E = LRs.end(); I != E; ++I) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000179 DOUT << " Adding live range " << *I << " to new interval\n";
Bill Wendling01352aa2006-11-16 02:41:50 +0000180 NewLI.addRange(*I);
181 }
182
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000183 DOUT << "Created new live interval " << NewLI << "\n";
Bill Wendling01352aa2006-11-16 02:41:50 +0000184 return NewLI;
185}
186
Evan Chengbf105c82006-11-03 03:04:46 +0000187/// isReDefinedByTwoAddr - Returns true if the Reg re-definition is due to
188/// two addr elimination.
189static bool isReDefinedByTwoAddr(MachineInstr *MI, unsigned Reg,
190 const TargetInstrInfo *TII) {
191 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
192 MachineOperand &MO1 = MI->getOperand(i);
193 if (MO1.isRegister() && MO1.isDef() && MO1.getReg() == Reg) {
194 for (unsigned j = i+1; j < e; ++j) {
195 MachineOperand &MO2 = MI->getOperand(j);
196 if (MO2.isRegister() && MO2.isUse() && MO2.getReg() == Reg &&
Evan Cheng51cdcd12006-12-07 01:21:59 +0000197 MI->getInstrDescriptor()->
198 getOperandConstraint(j, TOI::TIED_TO) == (int)i)
Evan Chengbf105c82006-11-03 03:04:46 +0000199 return true;
200 }
201 }
202 }
203 return false;
204}
205
Evan Cheng549f27d32007-08-13 23:45:17 +0000206/// isReMaterializable - Returns true if the definition MI of the specified
207/// val# of the specified interval is re-materializable.
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000208bool LiveIntervals::isReMaterializable(const LiveInterval &li,
209 const VNInfo *ValNo, MachineInstr *MI) {
Evan Chengbc165e42007-08-16 07:24:22 +0000210 if (DisableReMat)
211 return false;
212
Evan Cheng549f27d32007-08-13 23:45:17 +0000213 if (tii_->isTriviallyReMaterializable(MI))
214 return true;
215
216 int FrameIdx = 0;
217 if (!tii_->isLoadFromStackSlot(MI, FrameIdx) ||
218 !mf_->getFrameInfo()->isFixedObjectIndex(FrameIdx))
219 return false;
220
221 // This is a load from fixed stack slot. It can be rematerialized unless it's
222 // re-defined by a two-address instruction.
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000223 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
224 i != e; ++i) {
225 const VNInfo *VNI = *i;
226 if (VNI == ValNo)
Evan Cheng549f27d32007-08-13 23:45:17 +0000227 continue;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000228 unsigned DefIdx = VNI->def;
Evan Cheng549f27d32007-08-13 23:45:17 +0000229 if (DefIdx == ~1U)
230 continue; // Dead val#.
231 MachineInstr *DefMI = (DefIdx == ~0u)
232 ? NULL : getInstructionFromIndex(DefIdx);
233 if (DefMI && isReDefinedByTwoAddr(DefMI, li.reg, tii_))
234 return false;
235 }
236 return true;
237}
238
Evan Cheng34c2a9f2007-08-30 05:53:02 +0000239/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
240/// slot / to reg or any rematerialized load into ith operand of specified
241/// MI. If it is successul, MI is updated with the newly created MI and
242/// returns true.
Evan Cheng549f27d32007-08-13 23:45:17 +0000243bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI, VirtRegMap &vrm,
244 unsigned index, unsigned i,
Evan Cheng34c2a9f2007-08-30 05:53:02 +0000245 bool isSS, MachineInstr *DefMI,
Evan Cheng549f27d32007-08-13 23:45:17 +0000246 int slot, unsigned reg) {
Evan Cheng34c2a9f2007-08-30 05:53:02 +0000247 MachineInstr *fmi = isSS
248 ? mri_->foldMemoryOperand(MI, i, slot)
249 : mri_->foldMemoryOperand(MI, i, DefMI);
Evan Cheng549f27d32007-08-13 23:45:17 +0000250 if (fmi) {
251 // Attempt to fold the memory reference into the instruction. If
252 // we can do this, we don't need to insert spill code.
253 if (lv_)
254 lv_->instructionChanged(MI, fmi);
255 MachineBasicBlock &MBB = *MI->getParent();
256 vrm.virtFolded(reg, MI, i, fmi);
257 mi2iMap_.erase(MI);
258 i2miMap_[index/InstrSlots::NUM] = fmi;
259 mi2iMap_[fmi] = index;
260 MI = MBB.insert(MBB.erase(MI), fmi);
261 ++numFolded;
262 return true;
263 }
264 return false;
265}
266
267std::vector<LiveInterval*> LiveIntervals::
268addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, unsigned reg) {
269 // since this is called after the analysis is done we don't know if
270 // LiveVariables is available
271 lv_ = getAnalysisToUpdate<LiveVariables>();
272
273 std::vector<LiveInterval*> added;
274
275 assert(li.weight != HUGE_VALF &&
276 "attempt to spill already spilled interval!");
277
278 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
279 li.print(DOUT, mri_);
280 DOUT << '\n';
281
282 const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
283
284 unsigned NumValNums = li.getNumValNums();
285 SmallVector<MachineInstr*, 4> ReMatDefs;
286 ReMatDefs.resize(NumValNums, NULL);
287 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
288 ReMatOrigDefs.resize(NumValNums, NULL);
289 SmallVector<int, 4> ReMatIds;
290 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
291 BitVector ReMatDelete(NumValNums);
292 unsigned slot = VirtRegMap::MAX_STACK_SLOT;
293
294 bool NeedStackSlot = false;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000295 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
296 i != e; ++i) {
297 const VNInfo *VNI = *i;
298 unsigned VN = VNI->id;
299 unsigned DefIdx = VNI->def;
Evan Cheng549f27d32007-08-13 23:45:17 +0000300 if (DefIdx == ~1U)
301 continue; // Dead val#.
302 // Is the def for the val# rematerializable?
303 MachineInstr *DefMI = (DefIdx == ~0u)
304 ? NULL : getInstructionFromIndex(DefIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000305 if (DefMI && isReMaterializable(li, VNI, DefMI)) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000306 // Remember how to remat the def of this val#.
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000307 ReMatOrigDefs[VN] = DefMI;
Evan Cheng549f27d32007-08-13 23:45:17 +0000308 // Original def may be modified so we have to make a copy here. vrm must
309 // delete these!
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000310 ReMatDefs[VN] = DefMI = DefMI->clone();
Evan Cheng549f27d32007-08-13 23:45:17 +0000311 vrm.setVirtIsReMaterialized(reg, DefMI);
312
313 bool CanDelete = true;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000314 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
315 unsigned KillIdx = VNI->kills[j];
Evan Cheng549f27d32007-08-13 23:45:17 +0000316 MachineInstr *KillMI = (KillIdx & 1)
317 ? NULL : getInstructionFromIndex(KillIdx);
318 // Kill is a phi node, not all of its uses can be rematerialized.
319 // It must not be deleted.
320 if (!KillMI) {
321 CanDelete = false;
322 // Need a stack slot if there is any live range where uses cannot be
323 // rematerialized.
324 NeedStackSlot = true;
325 break;
326 }
327 }
328
329 if (CanDelete)
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000330 ReMatDelete.set(VN);
Evan Cheng549f27d32007-08-13 23:45:17 +0000331 } else {
332 // Need a stack slot if there is any live range where uses cannot be
333 // rematerialized.
334 NeedStackSlot = true;
335 }
336 }
337
338 // One stack slot per live interval.
339 if (NeedStackSlot)
340 slot = vrm.assignVirt2StackSlot(reg);
341
342 for (LiveInterval::Ranges::const_iterator
343 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000344 MachineInstr *DefMI = ReMatDefs[I->valno->id];
345 MachineInstr *OrigDefMI = ReMatOrigDefs[I->valno->id];
Evan Cheng549f27d32007-08-13 23:45:17 +0000346 bool DefIsReMat = DefMI != NULL;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000347 bool CanDelete = ReMatDelete[I->valno->id];
Evan Cheng549f27d32007-08-13 23:45:17 +0000348 int LdSlot = 0;
349 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(DefMI, LdSlot);
Evan Cheng34c2a9f2007-08-30 05:53:02 +0000350 bool isLoad = isLoadSS ||
351 (DefIsReMat && (DefMI->getInstrDescriptor()->Flags & M_LOAD_FLAG));
Evan Cheng549f27d32007-08-13 23:45:17 +0000352 unsigned index = getBaseIndex(I->start);
353 unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM;
354 for (; index != end; index += InstrSlots::NUM) {
355 // skip deleted instructions
356 while (index != end && !getInstructionFromIndex(index))
357 index += InstrSlots::NUM;
358 if (index == end) break;
359
360 MachineInstr *MI = getInstructionFromIndex(index);
361
362 RestartInstruction:
363 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
364 MachineOperand& mop = MI->getOperand(i);
365 if (mop.isRegister() && mop.getReg() == li.reg) {
366 if (DefIsReMat) {
367 // If this is the rematerializable definition MI itself and
368 // all of its uses are rematerialized, simply delete it.
369 if (MI == OrigDefMI) {
370 if (CanDelete) {
371 RemoveMachineInstrFromMaps(MI);
372 MI->eraseFromParent();
373 break;
Evan Cheng34c2a9f2007-08-30 05:53:02 +0000374 } else if (tryFoldMemoryOperand(MI, vrm, index, i, true,
375 DefMI, slot, li.reg)) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000376 // Folding the load/store can completely change the instruction
377 // in unpredictable ways, rescan it from the beginning.
378 goto RestartInstruction;
Evan Cheng34c2a9f2007-08-30 05:53:02 +0000379 }
380 } else if (isLoad &&
381 tryFoldMemoryOperand(MI, vrm, index, i, isLoadSS,
382 DefMI, LdSlot, li.reg))
383 // Folding the load/store can completely change the
384 // instruction in unpredictable ways, rescan it from
385 // the beginning.
386 goto RestartInstruction;
Evan Cheng549f27d32007-08-13 23:45:17 +0000387 } else {
Evan Cheng34c2a9f2007-08-30 05:53:02 +0000388 if (tryFoldMemoryOperand(MI, vrm, index, i, true, DefMI,
389 slot, li.reg))
Evan Cheng549f27d32007-08-13 23:45:17 +0000390 // Folding the load/store can completely change the instruction in
391 // unpredictable ways, rescan it from the beginning.
392 goto RestartInstruction;
393 }
394
395 // Create a new virtual register for the spill interval.
396 unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(rc);
397
398 // Scan all of the operands of this instruction rewriting operands
399 // to use NewVReg instead of li.reg as appropriate. We do this for
400 // two reasons:
401 //
402 // 1. If the instr reads the same spilled vreg multiple times, we
403 // want to reuse the NewVReg.
404 // 2. If the instr is a two-addr instruction, we are required to
405 // keep the src/dst regs pinned.
406 //
407 // Keep track of whether we replace a use and/or def so that we can
408 // create the spill interval with the appropriate range.
409 mop.setReg(NewVReg);
410
411 bool HasUse = mop.isUse();
412 bool HasDef = mop.isDef();
413 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
414 if (MI->getOperand(j).isReg() &&
415 MI->getOperand(j).getReg() == li.reg) {
416 MI->getOperand(j).setReg(NewVReg);
417 HasUse |= MI->getOperand(j).isUse();
418 HasDef |= MI->getOperand(j).isDef();
419 }
420 }
421
422 vrm.grow();
423 if (DefIsReMat) {
424 vrm.setVirtIsReMaterialized(NewVReg, DefMI/*, CanDelete*/);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000425 if (ReMatIds[I->valno->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000426 // Each valnum may have its own remat id.
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000427 ReMatIds[I->valno->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000428 } else {
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000429 vrm.assignVirtReMatId(NewVReg, ReMatIds[I->valno->id]);
Evan Cheng549f27d32007-08-13 23:45:17 +0000430 }
431 if (!CanDelete || (HasUse && HasDef)) {
432 // If this is a two-addr instruction then its use operands are
433 // rematerializable but its def is not. It should be assigned a
434 // stack slot.
435 vrm.assignVirt2StackSlot(NewVReg, slot);
436 }
437 } else {
438 vrm.assignVirt2StackSlot(NewVReg, slot);
439 }
440
441 // create a new register interval for this spill / remat.
442 LiveInterval &nI = getOrCreateInterval(NewVReg);
443 assert(nI.empty());
444
445 // the spill weight is now infinity as it
446 // cannot be spilled again
447 nI.weight = HUGE_VALF;
448
449 if (HasUse) {
450 LiveRange LR(getLoadIndex(index), getUseIndex(index),
451 nI.getNextValue(~0U, 0));
452 DOUT << " +" << LR;
453 nI.addRange(LR);
454 }
455 if (HasDef) {
456 LiveRange LR(getDefIndex(index), getStoreIndex(index),
457 nI.getNextValue(~0U, 0));
458 DOUT << " +" << LR;
459 nI.addRange(LR);
460 }
461
462 added.push_back(&nI);
463
464 // update live variables if it is available
465 if (lv_)
466 lv_->addVirtualRegisterKilled(NewVReg, MI);
467
468 DOUT << "\t\t\t\tadded new interval: ";
469 nI.print(DOUT, mri_);
470 DOUT << '\n';
471 }
472 }
473 }
474 }
475
476 return added;
477}
478
479void LiveIntervals::printRegName(unsigned reg) const {
480 if (MRegisterInfo::isPhysicalRegister(reg))
481 cerr << mri_->getName(reg);
482 else
483 cerr << "%reg" << reg;
484}
485
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000486void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000487 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000488 unsigned MIIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000489 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000490 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000491 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000492
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000493 // Virtual registers may be defined multiple times (due to phi
494 // elimination and 2-addr elimination). Much of what we do only has to be
495 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000496 // time we see a vreg.
497 if (interval.empty()) {
498 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000499 unsigned defIndex = getDefIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000500 VNInfo *ValNo;
Chris Lattner91725b72006-08-31 05:54:43 +0000501 unsigned SrcReg, DstReg;
502 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000503 ValNo = interval.getNextValue(defIndex, 0);
Chris Lattner91725b72006-08-31 05:54:43 +0000504 else
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000505 ValNo = interval.getNextValue(defIndex, SrcReg);
506
507 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000508
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000509 // Loop over all of the blocks that the vreg is defined in. There are
510 // two cases we have to handle here. The most common case is a vreg
511 // whose lifetime is contained within a basic block. In this case there
512 // will be a single kill, in MBB, which comes after the definition.
513 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
514 // FIXME: what about dead vars?
515 unsigned killIdx;
516 if (vi.Kills[0] != mi)
517 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
518 else
519 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000520
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000521 // If the kill happens after the definition, we have an intra-block
522 // live range.
523 if (killIdx > defIndex) {
Evan Cheng61de82d2007-02-15 05:59:24 +0000524 assert(vi.AliveBlocks.none() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000525 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000526 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000527 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000528 DOUT << " +" << LR << "\n";
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000529 interval.addKill(*ValNo, killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000530 return;
531 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000532 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000533
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000534 // The other case we handle is when a virtual register lives to the end
535 // of the defining block, potentially live across some blocks, then is
536 // live into some number of blocks, but gets killed. Start by adding a
537 // range that goes from this definition to the end of the defining block.
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000538 LiveRange NewLR(defIndex,
539 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000540 ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000541 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000542 interval.addRange(NewLR);
543
544 // Iterate over all of the blocks that the variable is completely
545 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
546 // live interval.
547 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
548 if (vi.AliveBlocks[i]) {
Chris Lattner428b92e2006-09-15 03:57:23 +0000549 MachineBasicBlock *MBB = mf_->getBlockNumbered(i);
550 if (!MBB->empty()) {
551 LiveRange LR(getMBBStartIdx(i),
552 getInstructionIndex(&MBB->back()) + InstrSlots::NUM,
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000553 ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000554 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000555 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000556 }
557 }
558 }
559
560 // Finally, this virtual register is live from the start of any killing
561 // block to the 'use' slot of the killing instruction.
562 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
563 MachineInstr *Kill = vi.Kills[i];
Evan Cheng8df78602007-08-08 03:00:28 +0000564 unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1;
Chris Lattner428b92e2006-09-15 03:57:23 +0000565 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000566 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000567 interval.addRange(LR);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000568 interval.addKill(*ValNo, killIdx);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000569 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000570 }
571
572 } else {
573 // If this is the second time we see a virtual register definition, it
574 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000575 // the result of two address elimination, then the vreg is one of the
576 // def-and-use register operand.
577 if (isReDefinedByTwoAddr(mi, interval.reg, tii_)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000578 // If this is a two-address definition, then we have already processed
579 // the live range. The only problem is that we didn't realize there
580 // are actually two values in the live interval. Because of this we
581 // need to take the LiveRegion that defines this register and split it
582 // into two values.
583 unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst));
Chris Lattner6b128bd2006-09-03 08:07:11 +0000584 unsigned RedefIndex = getDefIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000585
Evan Cheng4f8ff162007-08-11 00:59:19 +0000586 const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000587 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000588 unsigned OldEnd = OldLR->end;
589
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000590 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000591 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000592 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000593
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000594 // Two-address vregs should always only be redefined once. This means
595 // that at this point, there should be exactly one value number in it.
596 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
597
Chris Lattner91725b72006-08-31 05:54:43 +0000598 // The new value number (#1) is defined by the instruction we claimed
599 // defined value #0.
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000600 VNInfo *ValNo = interval.getNextValue(0, 0);
601 interval.copyValNumInfo(*ValNo, *OldValNo);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000602
Chris Lattner91725b72006-08-31 05:54:43 +0000603 // Value#0 is now defined by the 2-addr instruction.
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000604 OldValNo->def = RedefIndex;
605 OldValNo->reg = 0;
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000606
607 // Add the new live interval which replaces the range for the input copy.
608 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000609 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000610 interval.addRange(LR);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000611 interval.addKill(*ValNo, RedefIndex);
612 interval.removeKills(*ValNo, RedefIndex, OldEnd);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000613
614 // If this redefinition is dead, we need to add a dummy unit live
615 // range covering the def slot.
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000616 if (lv_->RegisterDefIsDead(mi, interval.reg))
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000617 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000618
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000619 DOUT << " RESULT: ";
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000620 interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000621
622 } else {
623 // Otherwise, this must be because of phi elimination. If this is the
624 // first redefinition of the vreg that we have seen, go back and change
625 // the live range in the PHI block to be a different value number.
626 if (interval.containsOneValue()) {
627 assert(vi.Kills.size() == 1 &&
628 "PHI elimination vreg should have one kill, the PHI itself!");
629
630 // Remove the old range that we now know has an incorrect number.
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000631 VNInfo *VNI = interval.getFirstValNumInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000632 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000633 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000634 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000635 DOUT << " Removing [" << Start << "," << End << "] from: ";
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000636 interval.print(DOUT, mri_); DOUT << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000637 interval.removeRange(Start, End);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000638 interval.addKill(*VNI, Start+1); // odd # means phi node
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000639 DOUT << " RESULT: "; interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000640
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000641 // Replace the interval with one of a NEW value number. Note that this
642 // value number isn't actually defined by an instruction, weird huh? :)
Evan Chenga8d94f12007-08-07 23:49:57 +0000643 LiveRange LR(Start, End, interval.getNextValue(~0, 0));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000644 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000645 interval.addRange(LR);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000646 interval.addKill(*LR.valno, End);
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000647 DOUT << " RESULT: "; interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000648 }
649
650 // In the case of PHI elimination, each variable definition is only
651 // live until the end of the block. We've already taken care of the
652 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000653 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000654
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000655 VNInfo *ValNo;
Chris Lattner91725b72006-08-31 05:54:43 +0000656 unsigned SrcReg, DstReg;
657 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000658 ValNo = interval.getNextValue(defIndex, 0);
Chris Lattner91725b72006-08-31 05:54:43 +0000659 else
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000660 ValNo = interval.getNextValue(defIndex, SrcReg);
Chris Lattner91725b72006-08-31 05:54:43 +0000661
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000662 unsigned killIndex = getInstructionIndex(&mbb->back()) + InstrSlots::NUM;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000663 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000664 interval.addRange(LR);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000665 interval.addKill(*ValNo, killIndex-1); // odd # means phi node
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000666 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000667 }
668 }
669
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000670 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000671}
672
Chris Lattnerf35fef72004-07-23 21:24:19 +0000673void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000674 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000675 unsigned MIIdx,
Chris Lattner91725b72006-08-31 05:54:43 +0000676 LiveInterval &interval,
677 unsigned SrcReg) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000678 // A physical register cannot be live across basic block, so its
679 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000680 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000681
Chris Lattner6b128bd2006-09-03 08:07:11 +0000682 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000683 unsigned start = getDefIndex(baseIndex);
684 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000685
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000686 // If it is not used after definition, it is considered dead at
687 // the instruction defining it. Hence its interval is:
688 // [defSlot(def), defSlot(def)+1)
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000689 if (lv_->RegisterDefIsDead(mi, interval.reg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000690 DOUT << " dead";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000691 end = getDefIndex(start) + 1;
692 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000693 }
694
695 // If it is not dead on definition, it must be killed by a
696 // subsequent instruction. Hence its interval is:
697 // [defSlot(def), useSlot(kill)+1)
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000698 while (++mi != MBB->end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000699 baseIndex += InstrSlots::NUM;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000700 if (lv_->KillsRegister(mi, interval.reg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000701 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000702 end = getUseIndex(baseIndex) + 1;
703 goto exit;
Evan Cheng9a1956a2006-11-15 20:54:11 +0000704 } else if (lv_->ModifiesRegister(mi, interval.reg)) {
705 // Another instruction redefines the register before it is ever read.
706 // Then the register is essentially dead at the instruction that defines
707 // it. Hence its interval is:
708 // [defSlot(def), defSlot(def)+1)
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000709 DOUT << " dead";
Evan Cheng9a1956a2006-11-15 20:54:11 +0000710 end = getDefIndex(start) + 1;
711 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000712 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000713 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000714
715 // The only case we should have a dead physreg here without a killing or
716 // instruction where we know it's dead is if it is live-in to the function
717 // and never used.
Chris Lattner91725b72006-08-31 05:54:43 +0000718 assert(!SrcReg && "physreg was not killed in defining block!");
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000719 end = getDefIndex(start) + 1; // It's dead.
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000720
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000721exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000722 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000723
Evan Cheng24a3cc42007-04-25 07:30:23 +0000724 // Already exists? Extend old live interval.
725 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000726 VNInfo *ValNo = (OldLR != interval.end())
727 ? OldLR->valno : interval.getNextValue(start, SrcReg);
728 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000729 interval.addRange(LR);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000730 interval.addKill(*LR.valno, end);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000731 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000732}
733
Chris Lattnerf35fef72004-07-23 21:24:19 +0000734void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
735 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000736 unsigned MIIdx,
Chris Lattnerf35fef72004-07-23 21:24:19 +0000737 unsigned reg) {
738 if (MRegisterInfo::isVirtualRegister(reg))
Chris Lattner6b128bd2006-09-03 08:07:11 +0000739 handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg));
Alkis Evlogimenos53278012004-08-26 22:22:38 +0000740 else if (allocatableRegs_[reg]) {
Chris Lattner91725b72006-08-31 05:54:43 +0000741 unsigned SrcReg, DstReg;
742 if (!tii_->isMoveInstr(*MI, SrcReg, DstReg))
743 SrcReg = 0;
Chris Lattner6b128bd2006-09-03 08:07:11 +0000744 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), SrcReg);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000745 // Def of a register also defines its sub-registers.
746 for (const unsigned* AS = mri_->getSubRegisters(reg); *AS; ++AS)
747 // Avoid processing some defs more than once.
748 if (!MI->findRegisterDefOperand(*AS))
749 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000750 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000751}
752
Evan Chengb371f452007-02-19 21:49:54 +0000753void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000754 unsigned MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000755 LiveInterval &interval, bool isAlias) {
Evan Chengb371f452007-02-19 21:49:54 +0000756 DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
757
758 // Look for kills, if it reaches a def before it's killed, then it shouldn't
759 // be considered a livein.
760 MachineBasicBlock::iterator mi = MBB->begin();
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000761 unsigned baseIndex = MIIdx;
762 unsigned start = baseIndex;
Evan Chengb371f452007-02-19 21:49:54 +0000763 unsigned end = start;
764 while (mi != MBB->end()) {
765 if (lv_->KillsRegister(mi, interval.reg)) {
766 DOUT << " killed";
767 end = getUseIndex(baseIndex) + 1;
768 goto exit;
769 } else if (lv_->ModifiesRegister(mi, interval.reg)) {
770 // Another instruction redefines the register before it is ever read.
771 // Then the register is essentially dead at the instruction that defines
772 // it. Hence its interval is:
773 // [defSlot(def), defSlot(def)+1)
774 DOUT << " dead";
775 end = getDefIndex(start) + 1;
776 goto exit;
777 }
778
779 baseIndex += InstrSlots::NUM;
780 ++mi;
781 }
782
783exit:
Evan Cheng75611fb2007-06-27 01:16:36 +0000784 // Live-in register might not be used at all.
785 if (end == MIIdx) {
Evan Cheng292da942007-06-27 18:47:28 +0000786 if (isAlias) {
787 DOUT << " dead";
Evan Cheng75611fb2007-06-27 01:16:36 +0000788 end = getDefIndex(MIIdx) + 1;
Evan Cheng292da942007-06-27 18:47:28 +0000789 } else {
790 DOUT << " live through";
791 end = baseIndex;
792 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000793 }
794
Evan Chenga8d94f12007-08-07 23:49:57 +0000795 LiveRange LR(start, end, interval.getNextValue(start, 0));
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000796 interval.addRange(LR);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000797 interval.addKill(*LR.valno, end);
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000798 DOUT << " +" << LR << '\n';
Evan Chengb371f452007-02-19 21:49:54 +0000799}
800
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000801/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000802/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000803/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000804/// which a variable is live
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000805void LiveIntervals::computeIntervals() {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000806 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
807 << "********** Function: "
808 << ((Value*)mf_->getFunction())->getName() << '\n';
Chris Lattner6b128bd2006-09-03 08:07:11 +0000809 // Track the index of the current machine instr.
810 unsigned MIIndex = 0;
Chris Lattner428b92e2006-09-15 03:57:23 +0000811 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
812 MBBI != E; ++MBBI) {
813 MachineBasicBlock *MBB = MBBI;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000814 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000815
Chris Lattner428b92e2006-09-15 03:57:23 +0000816 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000817
818 if (MBB->livein_begin() != MBB->livein_end()) {
Evan Chengb371f452007-02-19 21:49:54 +0000819 // Create intervals for live-ins to this BB first.
820 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000821 LE = MBB->livein_end(); LI != LE; ++LI) {
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000822 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
Evan Cheng24a3cc42007-04-25 07:30:23 +0000823 // Multiple live-ins can alias the same register.
824 for (const unsigned* AS = mri_->getSubRegisters(*LI); *AS; ++AS)
825 if (!hasInterval(*AS))
Evan Cheng292da942007-06-27 18:47:28 +0000826 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
827 true);
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000828 }
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000829 }
830
Chris Lattner428b92e2006-09-15 03:57:23 +0000831 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000832 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000833
Evan Cheng438f7bc2006-11-10 08:43:01 +0000834 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000835 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
836 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000837 // handle register defs - build intervals
Chris Lattner428b92e2006-09-15 03:57:23 +0000838 if (MO.isRegister() && MO.getReg() && MO.isDef())
839 handleRegisterDef(MBB, MI, MIIndex, MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000840 }
Chris Lattner6b128bd2006-09-03 08:07:11 +0000841
842 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000843 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000844 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000845}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000846
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +0000847LiveInterval LiveIntervals::createInterval(unsigned reg) {
Misha Brukmanedf128a2005-04-21 22:36:52 +0000848 float Weight = MRegisterInfo::isPhysicalRegister(reg) ?
Jim Laskey7902c752006-11-07 12:25:45 +0000849 HUGE_VALF : 0.0F;
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +0000850 return LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000851}