blob: 7343b838b1e6ea1a1d671d502f2cf407471d9294 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman84fbac52009-02-06 17:22:58 +000015#include "ScheduleDAGSDNodes.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Dan Gohman84fbac52009-02-06 17:22:58 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000018#include "llvm/Analysis/AliasAnalysis.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Dan Gohman78eca172008-08-19 22:33:34 +000028#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000029#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000030#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
36#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanfc54c552009-01-15 22:18:12 +000037#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000038#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel6e7a1612009-01-09 19:11:50 +000040#include "llvm/CodeGen/DwarfWriter.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000041#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000042#include "llvm/Target/TargetData.h"
43#include "llvm/Target/TargetFrameInfo.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000047#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000048#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000049#include "llvm/Support/Debug.h"
50#include "llvm/Support/MathExtras.h"
51#include "llvm/Support/Timer.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000052#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000053using namespace llvm;
54
Chris Lattneread0d882008-06-17 06:09:18 +000055static cl::opt<bool>
Duncan Sands7cb07872008-10-27 08:42:46 +000056DisableLegalizeTypes("disable-legalize-types", cl::Hidden);
Dan Gohman727809a2008-10-28 19:08:46 +000057#ifndef NDEBUG
Dan Gohman78eca172008-08-19 22:33:34 +000058static cl::opt<bool>
Dan Gohman293d5f82008-09-09 22:06:46 +000059EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
Dan Gohmand659d502008-10-20 21:30:12 +000060 cl::desc("Enable verbose messages in the \"fast\" "
Dan Gohman293d5f82008-09-09 22:06:46 +000061 "instruction selector"));
62static cl::opt<bool>
Dan Gohman4344a5d2008-09-09 23:05:00 +000063EnableFastISelAbort("fast-isel-abort", cl::Hidden,
64 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman22751052008-10-28 20:35:31 +000065#else
66static const bool EnableFastISelVerbose = false,
67 EnableFastISelAbort = false;
Dan Gohman727809a2008-10-28 19:08:46 +000068#endif
Dan Gohman8a110532008-09-05 22:59:21 +000069static cl::opt<bool>
70SchedLiveInCopies("schedule-livein-copies",
71 cl::desc("Schedule copies of livein registers"),
72 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000073
Chris Lattnerda8abb02005-09-01 18:44:10 +000074#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000075static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000076ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
77 cl::desc("Pop up a window to show dags before the first "
78 "dag combine pass"));
79static cl::opt<bool>
80ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
81 cl::desc("Pop up a window to show dags before legalize types"));
82static cl::opt<bool>
83ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
84 cl::desc("Pop up a window to show dags before legalize"));
85static cl::opt<bool>
86ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
87 cl::desc("Pop up a window to show dags before the second "
88 "dag combine pass"));
89static cl::opt<bool>
Duncan Sands25cf2272008-11-24 14:53:14 +000090ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
91 cl::desc("Pop up a window to show dags before the post legalize types"
92 " dag combine pass"));
93static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000094ViewISelDAGs("view-isel-dags", cl::Hidden,
95 cl::desc("Pop up a window to show isel dags as they are selected"));
96static cl::opt<bool>
97ViewSchedDAGs("view-sched-dags", cl::Hidden,
98 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000099static cl::opt<bool>
100ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +0000101 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +0000102#else
Dan Gohman462dc7f2008-07-21 20:00:07 +0000103static const bool ViewDAGCombine1 = false,
104 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
105 ViewDAGCombine2 = false,
Duncan Sands25cf2272008-11-24 14:53:14 +0000106 ViewDAGCombineLT = false,
Dan Gohman462dc7f2008-07-21 20:00:07 +0000107 ViewISelDAGs = false, ViewSchedDAGs = false,
108 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000109#endif
110
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000111//===---------------------------------------------------------------------===//
112///
113/// RegisterScheduler class - Track the registration of instruction schedulers.
114///
115//===---------------------------------------------------------------------===//
116MachinePassRegistry RegisterScheduler::Registry;
117
118//===---------------------------------------------------------------------===//
119///
120/// ISHeuristic command line option for instruction schedulers.
121///
122//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000123static cl::opt<RegisterScheduler::FunctionPassCtor, false,
124 RegisterPassParser<RegisterScheduler> >
125ISHeuristic("pre-RA-sched",
126 cl::init(&createDefaultScheduler),
127 cl::desc("Instruction schedulers available (before register"
128 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000129
Dan Gohman844731a2008-05-13 00:00:25 +0000130static RegisterScheduler
Dan Gohmanb8cab922008-10-14 20:25:08 +0000131defaultListDAGScheduler("default", "Best scheduler for the target",
Dan Gohman844731a2008-05-13 00:00:25 +0000132 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000133
Chris Lattner1c08c712005-01-07 07:47:53 +0000134namespace llvm {
135 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000136 /// createDefaultScheduler - This creates an instruction scheduler appropriate
137 /// for the target.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000138 ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
139 bool Fast) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000140 const TargetLowering &TLI = IS->getTargetLowering();
141
Dan Gohman9e76fea2008-11-20 03:11:19 +0000142 if (Fast)
Dan Gohman79ce2762009-01-15 19:20:50 +0000143 return createFastDAGScheduler(IS, Fast);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000144 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
Dan Gohman79ce2762009-01-15 19:20:50 +0000145 return createTDListDAGScheduler(IS, Fast);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000146 assert(TLI.getSchedulingPreference() ==
147 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Dan Gohman79ce2762009-01-15 19:20:50 +0000148 return createBURRListDAGScheduler(IS, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000149 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000150}
151
Evan Chengff9b3732008-01-30 18:18:23 +0000152// EmitInstrWithCustomInserter - This method should be implemented by targets
153// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000154// instructions are special in various ways, which require special support to
155// insert. The specified MachineInstr is created but not inserted into any
156// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +0000157MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000158 MachineBasicBlock *MBB) const {
Bill Wendling832171c2006-12-07 20:04:42 +0000159 cerr << "If a target marks an instruction with "
160 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +0000161 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +0000162 abort();
163 return 0;
164}
165
Dan Gohman8a110532008-09-05 22:59:21 +0000166/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
167/// physical register has only a single copy use, then coalesced the copy
168/// if possible.
169static void EmitLiveInCopy(MachineBasicBlock *MBB,
170 MachineBasicBlock::iterator &InsertPos,
171 unsigned VirtReg, unsigned PhysReg,
172 const TargetRegisterClass *RC,
173 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
174 const MachineRegisterInfo &MRI,
175 const TargetRegisterInfo &TRI,
176 const TargetInstrInfo &TII) {
177 unsigned NumUses = 0;
178 MachineInstr *UseMI = NULL;
179 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
180 UE = MRI.use_end(); UI != UE; ++UI) {
181 UseMI = &*UI;
182 if (++NumUses > 1)
183 break;
184 }
185
186 // If the number of uses is not one, or the use is not a move instruction,
187 // don't coalesce. Also, only coalesce away a virtual register to virtual
188 // register copy.
189 bool Coalesced = false;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000190 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Dan Gohman8a110532008-09-05 22:59:21 +0000191 if (NumUses == 1 &&
Evan Cheng04ee5a12009-01-20 19:12:24 +0000192 TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
Dan Gohman8a110532008-09-05 22:59:21 +0000193 TargetRegisterInfo::isVirtualRegister(DstReg)) {
194 VirtReg = DstReg;
195 Coalesced = true;
196 }
197
198 // Now find an ideal location to insert the copy.
199 MachineBasicBlock::iterator Pos = InsertPos;
200 while (Pos != MBB->begin()) {
201 MachineInstr *PrevMI = prior(Pos);
202 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
203 // copyRegToReg might emit multiple instructions to do a copy.
204 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
205 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
206 // This is what the BB looks like right now:
207 // r1024 = mov r0
208 // ...
209 // r1 = mov r1024
210 //
211 // We want to insert "r1025 = mov r1". Inserting this copy below the
212 // move to r1024 makes it impossible for that move to be coalesced.
213 //
214 // r1025 = mov r1
215 // r1024 = mov r0
216 // ...
217 // r1 = mov 1024
218 // r2 = mov 1025
219 break; // Woot! Found a good location.
220 --Pos;
221 }
222
223 TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
224 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
225 if (Coalesced) {
226 if (&*InsertPos == UseMI) ++InsertPos;
227 MBB->erase(UseMI);
228 }
229}
230
231/// EmitLiveInCopies - If this is the first basic block in the function,
232/// and if it has live ins that need to be copied into vregs, emit the
233/// copies into the block.
234static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
235 const MachineRegisterInfo &MRI,
236 const TargetRegisterInfo &TRI,
237 const TargetInstrInfo &TII) {
238 if (SchedLiveInCopies) {
239 // Emit the copies at a heuristically-determined location in the block.
240 DenseMap<MachineInstr*, unsigned> CopyRegMap;
241 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
242 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
243 E = MRI.livein_end(); LI != E; ++LI)
244 if (LI->second) {
245 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
246 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
247 RC, CopyRegMap, MRI, TRI, TII);
248 }
249 } else {
250 // Emit the copies into the top of the block.
251 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
252 E = MRI.livein_end(); LI != E; ++LI)
253 if (LI->second) {
254 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
255 TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
256 LI->second, LI->first, RC, RC);
257 }
258 }
259}
260
Chris Lattner7041ee32005-01-11 05:56:49 +0000261//===----------------------------------------------------------------------===//
262// SelectionDAGISel code
263//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000264
Dan Gohman79ce2762009-01-15 19:20:50 +0000265SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, bool fast) :
266 FunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000267 FuncInfo(new FunctionLoweringInfo(TLI)),
268 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
Bill Wendlingdfdacee2009-02-19 21:12:54 +0000269 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo, fast)),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000270 GFI(),
271 Fast(fast),
272 DAGSize(0)
273{}
274
275SelectionDAGISel::~SelectionDAGISel() {
276 delete SDL;
277 delete CurDAG;
278 delete FuncInfo;
279}
280
Duncan Sands83ec4b62008-06-06 12:08:01 +0000281unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000282 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000283}
284
Chris Lattner495a0b52005-08-17 06:37:43 +0000285void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000286 AU.addRequired<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000287 AU.addRequired<GCModuleInfo>();
Devang Patel6e7a1612009-01-09 19:11:50 +0000288 AU.addRequired<DwarfWriter>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000289 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +0000290}
Chris Lattner1c08c712005-01-07 07:47:53 +0000291
Chris Lattner1c08c712005-01-07 07:47:53 +0000292bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000293 // Do some sanity-checking on the command-line options.
294 assert((!EnableFastISelVerbose || EnableFastISel) &&
295 "-fast-isel-verbose requires -fast-isel");
296 assert((!EnableFastISelAbort || EnableFastISel) &&
297 "-fast-isel-abort requires -fast-isel");
298
Dan Gohman5f43f922007-08-27 16:26:13 +0000299 // Get alias analysis for load/store combining.
300 AA = &getAnalysis<AliasAnalysis>();
301
Dan Gohman8a110532008-09-05 22:59:21 +0000302 TargetMachine &TM = TLI.getTargetMachine();
Dan Gohman79ce2762009-01-15 19:20:50 +0000303 MF = &MachineFunction::construct(&Fn, TM);
Dan Gohman8a110532008-09-05 22:59:21 +0000304 const TargetInstrInfo &TII = *TM.getInstrInfo();
305 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
306
Dan Gohman79ce2762009-01-15 19:20:50 +0000307 if (MF->getFunction()->hasGC())
308 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF->getFunction());
Gordon Henriksence224772008-01-07 01:30:38 +0000309 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000310 GFI = 0;
Dan Gohman79ce2762009-01-15 19:20:50 +0000311 RegInfo = &MF->getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +0000312 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000313
Duncan Sands1465d612009-01-28 13:14:17 +0000314 MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>();
315 DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>();
Dan Gohman79ce2762009-01-15 19:20:50 +0000316 CurDAG->init(*MF, MMI, DW);
Devang Patelb51d40c2009-02-03 18:46:32 +0000317 FuncInfo->set(Fn, *MF, *CurDAG, EnableFastISel);
Dan Gohman7c3234c2008-08-27 23:52:12 +0000318 SDL->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000319
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000320 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
321 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
322 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000323 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000324
Dan Gohman79ce2762009-01-15 19:20:50 +0000325 SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000326
Dan Gohman8a110532008-09-05 22:59:21 +0000327 // If the first basic block in the function has live ins that need to be
328 // copied into vregs, emit the copies into the top of the block before
329 // emitting the code for the block.
Dan Gohman79ce2762009-01-15 19:20:50 +0000330 EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII);
Dan Gohman8a110532008-09-05 22:59:21 +0000331
Evan Chengad2070c2007-02-10 02:43:39 +0000332 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000333 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
334 E = RegInfo->livein_end(); I != E; ++I)
Dan Gohman79ce2762009-01-15 19:20:50 +0000335 MF->begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000336
Duncan Sandsf4070822007-06-15 19:04:19 +0000337#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000338 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000339 "Not all catch info was assigned to a landing pad!");
340#endif
341
Dan Gohman7c3234c2008-08-27 23:52:12 +0000342 FuncInfo->clear();
343
Chris Lattner1c08c712005-01-07 07:47:53 +0000344 return true;
345}
346
Duncan Sandsf4070822007-06-15 19:04:19 +0000347static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
348 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000349 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000350 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000351 // Apply the catch info to DestBB.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000352 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Duncan Sandsf4070822007-06-15 19:04:19 +0000353#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +0000354 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000355 FLI.CatchInfoFound.insert(EHSel);
Duncan Sandsf4070822007-06-15 19:04:19 +0000356#endif
357 }
358}
359
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000360/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
361/// whether object offset >= 0.
362static bool
Dan Gohman79ce2762009-01-15 19:20:50 +0000363IsFixedFrameObjectWithPosOffset(MachineFrameInfo *MFI, SDValue Op) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000364 if (!isa<FrameIndexSDNode>(Op)) return false;
365
366 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
367 int FrameIdx = FrameIdxNode->getIndex();
368 return MFI->isFixedObjectIndex(FrameIdx) &&
369 MFI->getObjectOffset(FrameIdx) >= 0;
370}
371
372/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
373/// possibly be overwritten when lowering the outgoing arguments in a tail
374/// call. Currently the implementation of this call is very conservative and
375/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
376/// virtual registers would be overwritten by direct lowering.
Dan Gohman475871a2008-07-27 21:46:04 +0000377static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Dan Gohman79ce2762009-01-15 19:20:50 +0000378 MachineFrameInfo *MFI) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000379 RegisterSDNode * OpReg = NULL;
380 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
381 (Op.getOpcode()== ISD::CopyFromReg &&
382 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
383 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
384 (Op.getOpcode() == ISD::LOAD &&
385 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
386 (Op.getOpcode() == ISD::MERGE_VALUES &&
Gabor Greif99a6cb92008-08-26 22:36:50 +0000387 Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD &&
388 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()).
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000389 getOperand(1))))
390 return true;
391 return false;
392}
393
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000394/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000395/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000396static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
Dan Gohmane9530ec2009-01-15 16:58:17 +0000397 const TargetLowering& TLI) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000398 SDNode * Ret = NULL;
Dan Gohman475871a2008-07-27 21:46:04 +0000399 SDValue Terminator = DAG.getRoot();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000400
401 // Find RET node.
402 if (Terminator.getOpcode() == ISD::RET) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000403 Ret = Terminator.getNode();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000404 }
405
406 // Fix tail call attribute of CALL nodes.
407 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohman0e5f1302008-07-07 23:02:41 +0000408 BI = DAG.allnodes_end(); BI != BE; ) {
409 --BI;
Dan Gohman095cc292008-09-13 01:54:27 +0000410 if (CallSDNode *TheCall = dyn_cast<CallSDNode>(BI)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000411 SDValue OpRet(Ret, 0);
412 SDValue OpCall(BI, 0);
Dan Gohman095cc292008-09-13 01:54:27 +0000413 bool isMarkedTailCall = TheCall->isTailCall();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000414 // If CALL node has tail call attribute set to true and the call is not
415 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000416 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000417 // must correctly identify tail call optimizable calls.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000418 if (!isMarkedTailCall) continue;
419 if (Ret==NULL ||
Dan Gohman095cc292008-09-13 01:54:27 +0000420 !TLI.IsEligibleForTailCallOptimization(TheCall, OpRet, DAG)) {
421 // Not eligible. Mark CALL node as non tail call. Note that we
422 // can modify the call node in place since calls are not CSE'd.
423 TheCall->setNotTailCall();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000424 } else {
425 // Look for tail call clobbered arguments. Emit a series of
426 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman475871a2008-07-27 21:46:04 +0000427 SmallVector<SDValue, 32> Ops;
Dan Gohman095cc292008-09-13 01:54:27 +0000428 SDValue Chain = TheCall->getChain(), InFlag;
429 Ops.push_back(Chain);
430 Ops.push_back(TheCall->getCallee());
431 for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) {
432 SDValue Arg = TheCall->getArg(i);
433 bool isByVal = TheCall->getArgFlags(i).isByVal();
434 MachineFunction &MF = DAG.getMachineFunction();
435 MachineFrameInfo *MFI = MF.getFrameInfo();
436 if (!isByVal &&
437 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
438 MVT VT = Arg.getValueType();
439 unsigned VReg = MF.getRegInfo().
440 createVirtualRegister(TLI.getRegClassFor(VT));
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000441 Chain = DAG.getCopyToReg(Chain, Arg.getDebugLoc(),
Dale Johannesenc460ae92009-02-04 00:13:36 +0000442 VReg, Arg, InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +0000443 InFlag = Chain.getValue(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000444 Arg = DAG.getCopyFromReg(Chain, Arg.getDebugLoc(),
Dale Johannesenc460ae92009-02-04 00:13:36 +0000445 VReg, VT, InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +0000446 Chain = Arg.getValue(1);
447 InFlag = Arg.getValue(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000448 }
449 Ops.push_back(Arg);
Dan Gohman095cc292008-09-13 01:54:27 +0000450 Ops.push_back(TheCall->getArgFlagsVal(i));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000451 }
452 // Link in chain of CopyTo/CopyFromReg.
453 Ops[0] = Chain;
454 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000455 }
456 }
457 }
458}
459
Dan Gohmanf350b272008-08-23 02:25:05 +0000460void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
461 BasicBlock::iterator Begin,
Dan Gohman5edd3612008-08-28 20:28:56 +0000462 BasicBlock::iterator End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000463 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000464
Dan Gohmanf350b272008-08-23 02:25:05 +0000465 // Lower all of the non-terminator instructions.
466 for (BasicBlock::iterator I = Begin; I != End; ++I)
467 if (!isa<TerminatorInst>(I))
Dan Gohman7c3234c2008-08-27 23:52:12 +0000468 SDL->visit(*I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000469
470 // Ensure that all instructions which are used outside of their defining
471 // blocks are available as virtual registers. Invoke is handled elsewhere.
472 for (BasicBlock::iterator I = Begin; I != End; ++I)
473 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000474 DenseMap<const Value*,unsigned>::iterator VMI =FuncInfo->ValueMap.find(I);
475 if (VMI != FuncInfo->ValueMap.end())
476 SDL->CopyValueToVirtualRegister(I, VMI->second);
Dan Gohmanf350b272008-08-23 02:25:05 +0000477 }
478
479 // Handle PHI nodes in successor blocks.
Dan Gohman3df24e62008-09-03 23:12:08 +0000480 if (End == LLVMBB->end()) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000481 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000482
483 // Lower the terminator after the copies are emitted.
484 SDL->visit(*LLVMBB->getTerminator());
485 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000486
Chris Lattnera651cf62005-01-17 19:43:36 +0000487 // Make sure the root of the DAG is up-to-date.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000488 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000489
490 // Check whether calls in this block are real tail calls. Fix up CALL nodes
491 // with correct tailcall attribute so that the target can rely on the tailcall
492 // attribute indicating whether the call is really eligible for tail call
493 // optimization.
Dan Gohman1937e2f2008-09-16 01:42:28 +0000494 if (PerformTailCallOpt)
495 CheckDAGForTailCallsAndFixThem(*CurDAG, TLI);
Dan Gohmanf350b272008-08-23 02:25:05 +0000496
497 // Final step, emit the lowered DAG as machine code.
498 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000499 SDL->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000500}
501
Dan Gohmanf350b272008-08-23 02:25:05 +0000502void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000503 SmallPtrSet<SDNode*, 128> VisitedNodes;
504 SmallVector<SDNode*, 128> Worklist;
505
Gabor Greifba36cb52008-08-28 21:40:38 +0000506 Worklist.push_back(CurDAG->getRoot().getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000507
508 APInt Mask;
509 APInt KnownZero;
510 APInt KnownOne;
511
512 while (!Worklist.empty()) {
513 SDNode *N = Worklist.back();
514 Worklist.pop_back();
515
516 // If we've already seen this node, ignore it.
517 if (!VisitedNodes.insert(N))
518 continue;
519
520 // Otherwise, add all chain operands to the worklist.
521 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
522 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000523 Worklist.push_back(N->getOperand(i).getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000524
525 // If this is a CopyToReg with a vreg dest, process it.
526 if (N->getOpcode() != ISD::CopyToReg)
527 continue;
528
529 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
530 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
531 continue;
532
533 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000534 SDValue Src = N->getOperand(2);
Chris Lattneread0d882008-06-17 06:09:18 +0000535 MVT SrcVT = Src.getValueType();
536 if (!SrcVT.isInteger() || SrcVT.isVector())
537 continue;
538
Dan Gohmanf350b272008-08-23 02:25:05 +0000539 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000540 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000541 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Chris Lattneread0d882008-06-17 06:09:18 +0000542
543 // Only install this information if it tells us something.
544 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
545 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf350b272008-08-23 02:25:05 +0000546 FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo();
Chris Lattneread0d882008-06-17 06:09:18 +0000547 if (DestReg >= FLI.LiveOutRegInfo.size())
548 FLI.LiveOutRegInfo.resize(DestReg+1);
549 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
550 LOI.NumSignBits = NumSignBits;
Dan Gohmana80efce2009-03-27 23:55:04 +0000551 LOI.KnownOne = KnownOne;
552 LOI.KnownZero = KnownZero;
Chris Lattneread0d882008-06-17 06:09:18 +0000553 }
554 }
555}
556
Dan Gohmanf350b272008-08-23 02:25:05 +0000557void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000558 std::string GroupName;
559 if (TimePassesIsEnabled)
560 GroupName = "Instruction Selection and Scheduling";
561 std::string BlockName;
562 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
Duncan Sands25cf2272008-11-24 14:53:14 +0000563 ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
564 ViewSUnitDAGs)
Dan Gohmanf350b272008-08-23 02:25:05 +0000565 BlockName = CurDAG->getMachineFunction().getFunction()->getName() + ':' +
Dan Gohman462dc7f2008-07-21 20:00:07 +0000566 BB->getBasicBlock()->getName();
567
568 DOUT << "Initial selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000569 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000570
Dan Gohmanf350b272008-08-23 02:25:05 +0000571 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000572
Chris Lattneraf21d552005-10-10 16:47:10 +0000573 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000574 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000575 NamedRegionTimer T("DAG Combining 1", GroupName);
Duncan Sands25cf2272008-11-24 14:53:14 +0000576 CurDAG->Combine(Unrestricted, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000577 } else {
Duncan Sands25cf2272008-11-24 14:53:14 +0000578 CurDAG->Combine(Unrestricted, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000579 }
Nate Begeman2300f552005-09-07 00:15:36 +0000580
Dan Gohman417e11b2007-10-08 15:12:17 +0000581 DOUT << "Optimized lowered selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000582 DEBUG(CurDAG->dump());
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000583
Chris Lattner1c08c712005-01-07 07:47:53 +0000584 // Second step, hack on the DAG until it only uses operations and types that
585 // the target supports.
Duncan Sands7cb07872008-10-27 08:42:46 +0000586 if (!DisableLegalizeTypes) {
Dan Gohmanf350b272008-08-23 02:25:05 +0000587 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
588 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000589
Duncan Sands25cf2272008-11-24 14:53:14 +0000590 bool Changed;
Dan Gohman462dc7f2008-07-21 20:00:07 +0000591 if (TimePassesIsEnabled) {
592 NamedRegionTimer T("Type Legalization", GroupName);
Duncan Sands25cf2272008-11-24 14:53:14 +0000593 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000594 } else {
Duncan Sands25cf2272008-11-24 14:53:14 +0000595 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000596 }
597
598 DOUT << "Type-legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000599 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000600
Duncan Sands25cf2272008-11-24 14:53:14 +0000601 if (Changed) {
602 if (ViewDAGCombineLT)
603 CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
604
605 // Run the DAG combiner in post-type-legalize mode.
606 if (TimePassesIsEnabled) {
607 NamedRegionTimer T("DAG Combining after legalize types", GroupName);
608 CurDAG->Combine(NoIllegalTypes, *AA, Fast);
609 } else {
610 CurDAG->Combine(NoIllegalTypes, *AA, Fast);
611 }
612
613 DOUT << "Optimized type-legalized selection DAG:\n";
614 DEBUG(CurDAG->dump());
615 }
Chris Lattner70587ea2008-07-10 23:37:50 +0000616 }
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000617
Dan Gohmanf350b272008-08-23 02:25:05 +0000618 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000619
Evan Chengebffb662008-07-01 17:59:20 +0000620 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000621 NamedRegionTimer T("DAG Legalization", GroupName);
Bill Wendling5aa49772009-02-24 02:35:30 +0000622 CurDAG->Legalize(DisableLegalizeTypes, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000623 } else {
Bill Wendling5aa49772009-02-24 02:35:30 +0000624 CurDAG->Legalize(DisableLegalizeTypes, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000625 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000626
Bill Wendling832171c2006-12-07 20:04:42 +0000627 DOUT << "Legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000628 DEBUG(CurDAG->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000629
Dan Gohmanf350b272008-08-23 02:25:05 +0000630 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000631
Chris Lattneraf21d552005-10-10 16:47:10 +0000632 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000633 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000634 NamedRegionTimer T("DAG Combining 2", GroupName);
Duncan Sands25cf2272008-11-24 14:53:14 +0000635 CurDAG->Combine(NoIllegalOperations, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000636 } else {
Duncan Sands25cf2272008-11-24 14:53:14 +0000637 CurDAG->Combine(NoIllegalOperations, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000638 }
Nate Begeman2300f552005-09-07 00:15:36 +0000639
Dan Gohman417e11b2007-10-08 15:12:17 +0000640 DOUT << "Optimized legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000641 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000642
Dan Gohmanf350b272008-08-23 02:25:05 +0000643 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Chris Lattneread0d882008-06-17 06:09:18 +0000644
Evan Cheng80422552009-03-12 06:29:49 +0000645 if (!Fast)
Dan Gohmanf350b272008-08-23 02:25:05 +0000646 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000647
Chris Lattnera33ef482005-03-30 01:10:47 +0000648 // Third, instruction select all of the operations to machine code, adding the
649 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000650 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000651 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000652 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000653 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000654 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000655 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000656
Dan Gohman462dc7f2008-07-21 20:00:07 +0000657 DOUT << "Selected selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000658 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000659
Dan Gohmanf350b272008-08-23 02:25:05 +0000660 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000661
Dan Gohman5e843682008-07-14 18:19:29 +0000662 // Schedule machine code.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000663 ScheduleDAGSDNodes *Scheduler = CreateScheduler();
Dan Gohman5e843682008-07-14 18:19:29 +0000664 if (TimePassesIsEnabled) {
665 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohman47ac0f02009-02-11 04:27:20 +0000666 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000667 } else {
Dan Gohman47ac0f02009-02-11 04:27:20 +0000668 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000669 }
670
Dan Gohman462dc7f2008-07-21 20:00:07 +0000671 if (ViewSUnitDAGs) Scheduler->viewGraph();
672
Evan Chengdb8d56b2008-06-30 20:45:06 +0000673 // Emit machine code to BB. This can change 'BB' to the last block being
674 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000675 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000676 NamedRegionTimer T("Instruction Creation", GroupName);
677 BB = Scheduler->EmitSchedule();
Evan Chengebffb662008-07-01 17:59:20 +0000678 } else {
Dan Gohman5e843682008-07-14 18:19:29 +0000679 BB = Scheduler->EmitSchedule();
680 }
681
682 // Free the scheduler state.
683 if (TimePassesIsEnabled) {
684 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
685 delete Scheduler;
686 } else {
687 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000688 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000689
Bill Wendling832171c2006-12-07 20:04:42 +0000690 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000691 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000692}
Chris Lattner1c08c712005-01-07 07:47:53 +0000693
Dan Gohman79ce2762009-01-15 19:20:50 +0000694void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn,
695 MachineFunction &MF,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000696 MachineModuleInfo *MMI,
Devang Patel83489bb2009-01-13 00:35:13 +0000697 DwarfWriter *DW,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000698 const TargetInstrInfo &TII) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000699 // Initialize the Fast-ISel state, if needed.
700 FastISel *FastIS = 0;
701 if (EnableFastISel)
Dan Gohman79ce2762009-01-15 19:20:50 +0000702 FastIS = TLI.createFastISel(MF, MMI, DW,
Dan Gohmana43abd12008-09-29 21:55:50 +0000703 FuncInfo->ValueMap,
704 FuncInfo->MBBMap,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000705 FuncInfo->StaticAllocaMap
706#ifndef NDEBUG
707 , FuncInfo->CatchInfoLost
708#endif
709 );
Dan Gohmana43abd12008-09-29 21:55:50 +0000710
711 // Iterate over all basic blocks in the function.
Evan Cheng39fd6e82008-08-07 00:43:25 +0000712 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
713 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000714 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000715
Dan Gohman3df24e62008-09-03 23:12:08 +0000716 BasicBlock::iterator const Begin = LLVMBB->begin();
717 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000718 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000719
720 // Lower any arguments needed in this block if this is the entry block.
Dan Gohman33134c42008-09-25 17:05:24 +0000721 bool SuppressFastISel = false;
722 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000723 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000724
Dan Gohman33134c42008-09-25 17:05:24 +0000725 // If any of the arguments has the byval attribute, forgo
726 // fast-isel in the entry block.
Dan Gohmana43abd12008-09-29 21:55:50 +0000727 if (FastIS) {
Dan Gohman33134c42008-09-25 17:05:24 +0000728 unsigned j = 1;
729 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
730 I != E; ++I, ++j)
Devang Patel05988662008-09-25 21:00:45 +0000731 if (Fn.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohman77ca41e2008-09-25 17:21:42 +0000732 if (EnableFastISelVerbose || EnableFastISelAbort)
733 cerr << "FastISel skips entry block due to byval argument\n";
Dan Gohman33134c42008-09-25 17:05:24 +0000734 SuppressFastISel = true;
735 break;
736 }
737 }
738 }
739
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000740 if (MMI && BB->isLandingPad()) {
741 // Add a label to mark the beginning of the landing pad. Deletion of the
742 // landing pad can thus be detected via the MachineModuleInfo.
743 unsigned LabelID = MMI->addLandingPad(BB);
744
745 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
Bill Wendlingb2884872009-02-03 01:55:42 +0000746 BuildMI(BB, SDL->getCurDebugLoc(), II).addImm(LabelID);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000747
748 // Mark exception register as live in.
749 unsigned Reg = TLI.getExceptionAddressRegister();
750 if (Reg) BB->addLiveIn(Reg);
751
752 // Mark exception selector register as live in.
753 Reg = TLI.getExceptionSelectorRegister();
754 if (Reg) BB->addLiveIn(Reg);
755
756 // FIXME: Hack around an exception handling flaw (PR1508): the personality
757 // function and list of typeids logically belong to the invoke (or, if you
758 // like, the basic block containing the invoke), and need to be associated
759 // with it in the dwarf exception handling tables. Currently however the
760 // information is provided by an intrinsic (eh.selector) that can be moved
761 // to unexpected places by the optimizers: if the unwind edge is critical,
762 // then breaking it can result in the intrinsics being in the successor of
763 // the landing pad, not the landing pad itself. This results in exceptions
764 // not being caught because no typeids are associated with the invoke.
765 // This may not be the only way things can go wrong, but it is the only way
766 // we try to work around for the moment.
767 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
768
769 if (Br && Br->isUnconditional()) { // Critical edge?
770 BasicBlock::iterator I, E;
771 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
772 if (isa<EHSelectorInst>(I))
773 break;
774
775 if (I == E)
776 // No catch info found - try to extract some from the successor.
777 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
778 }
779 }
780
Dan Gohmanf350b272008-08-23 02:25:05 +0000781 // Before doing SelectionDAG ISel, see if FastISel has been requested.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000782 if (FastIS && !SuppressFastISel) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000783 // Emit code for any incoming arguments. This must happen before
784 // beginning FastISel on the entry block.
785 if (LLVMBB == &Fn.getEntryBlock()) {
786 CurDAG->setRoot(SDL->getControlRoot());
787 CodeGenAndEmitDAG();
788 SDL->clear();
789 }
Dan Gohman241f4642008-10-04 00:56:36 +0000790 FastIS->startNewBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000791 // Do FastISel on as many instructions as possible.
792 for (; BI != End; ++BI) {
793 // Just before the terminator instruction, insert instructions to
794 // feed PHI nodes in successor blocks.
795 if (isa<TerminatorInst>(BI))
796 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000797 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman293d5f82008-09-09 22:06:46 +0000798 cerr << "FastISel miss: ";
799 BI->dump();
800 }
Dan Gohman4344a5d2008-09-09 23:05:00 +0000801 if (EnableFastISelAbort)
Dan Gohmana43abd12008-09-29 21:55:50 +0000802 assert(0 && "FastISel didn't handle a PHI in a successor");
803 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000804 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000805
806 // First try normal tablegen-generated "fast" selection.
807 if (FastIS->SelectInstruction(BI))
808 continue;
809
810 // Next, try calling the target to attempt to handle the instruction.
811 if (FastIS->TargetSelectInstruction(BI))
812 continue;
813
814 // Then handle certain instructions as single-LLVM-Instruction blocks.
815 if (isa<CallInst>(BI)) {
816 if (EnableFastISelVerbose || EnableFastISelAbort) {
817 cerr << "FastISel missed call: ";
818 BI->dump();
819 }
820
821 if (BI->getType() != Type::VoidTy) {
822 unsigned &R = FuncInfo->ValueMap[BI];
823 if (!R)
824 R = FuncInfo->CreateRegForValue(BI);
825 }
826
Devang Patel390f3ac2009-04-16 01:33:10 +0000827 SDL->setCurDebugLoc(FastIS->getCurDebugLoc());
Dan Gohmana43abd12008-09-29 21:55:50 +0000828 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohman241f4642008-10-04 00:56:36 +0000829 // If the instruction was codegen'd with multiple blocks,
830 // inform the FastISel object where to resume inserting.
831 FastIS->setCurrentBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000832 continue;
Dan Gohmanf350b272008-08-23 02:25:05 +0000833 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000834
835 // Otherwise, give up on FastISel for the rest of the block.
836 // For now, be a little lenient about non-branch terminators.
837 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
838 if (EnableFastISelVerbose || EnableFastISelAbort) {
839 cerr << "FastISel miss: ";
840 BI->dump();
841 }
842 if (EnableFastISelAbort)
843 // The "fast" selector couldn't handle something and bailed.
844 // For the purpose of debugging, just abort.
845 assert(0 && "FastISel didn't select the entire block");
846 }
847 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000848 }
849 }
850
Dan Gohmand2ff6472008-09-02 20:17:56 +0000851 // Run SelectionDAG instruction selection on the remainder of the block
852 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000853 // block.
Devang Patel390f3ac2009-04-16 01:33:10 +0000854 if (BI != End) {
855 // If FastISel is run and it has known DebugLoc then use it.
856 if (FastIS && !FastIS->getCurDebugLoc().isUnknown())
857 SDL->setCurDebugLoc(FastIS->getCurDebugLoc());
Evan Cheng9f118502008-09-08 16:01:27 +0000858 SelectBasicBlock(LLVMBB, BI, End);
Devang Patel390f3ac2009-04-16 01:33:10 +0000859 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000860
Dan Gohman7c3234c2008-08-27 23:52:12 +0000861 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000862 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000863
864 delete FastIS;
Dan Gohman0e5f1302008-07-07 23:02:41 +0000865}
866
Dan Gohmanfed90b62008-07-28 21:51:04 +0000867void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000868SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000869
Dan Gohmanf350b272008-08-23 02:25:05 +0000870 DOUT << "Target-post-processed machine code:\n";
871 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000872
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000873 DOUT << "Total amount of phi nodes to update: "
Dan Gohman7c3234c2008-08-27 23:52:12 +0000874 << SDL->PHINodesToUpdate.size() << "\n";
875 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
876 DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first
877 << ", " << SDL->PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +0000878
Chris Lattnera33ef482005-03-30 01:10:47 +0000879 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000880 // PHI nodes in successors.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000881 if (SDL->SwitchCases.empty() &&
882 SDL->JTCases.empty() &&
883 SDL->BitTestCases.empty()) {
884 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
885 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000886 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
887 "This is not a machine PHI node that we are updating!");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000888 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000889 false));
890 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000891 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000892 SDL->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000893 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000894 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000895
Dan Gohman7c3234c2008-08-27 23:52:12 +0000896 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000897 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000898 if (!SDL->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000899 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000900 BB = SDL->BitTestCases[i].Parent;
901 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000902 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000903 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
904 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000905 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000906 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000907 }
908
Dan Gohman7c3234c2008-08-27 23:52:12 +0000909 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000910 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000911 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
912 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000913 // Emit the code
914 if (j+1 != ej)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000915 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
916 SDL->BitTestCases[i].Reg,
917 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000918 else
Dan Gohman7c3234c2008-08-27 23:52:12 +0000919 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
920 SDL->BitTestCases[i].Reg,
921 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000922
923
Dan Gohman7c3234c2008-08-27 23:52:12 +0000924 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000925 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000926 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000927 }
928
929 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000930 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
931 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000932 MachineBasicBlock *PHIBB = PHI->getParent();
933 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
934 "This is not a machine PHI node that we are updating!");
935 // This is "default" BB. We have two jumps to it. From "header" BB and
936 // from last "case" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000937 if (PHIBB == SDL->BitTestCases[i].Default) {
938 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000939 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000940 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
941 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000942 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000943 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000944 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000945 }
946 // One of "cases" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000947 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
948 j != ej; ++j) {
949 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000950 if (cBB->succ_end() !=
951 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000952 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000953 false));
954 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000955 }
956 }
957 }
958 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000959 SDL->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000960
Nate Begeman9453eea2006-04-23 06:26:20 +0000961 // If the JumpTable record is filled in, then we need to emit a jump table.
962 // Updating the PHI nodes is tricky in this case, since we need to determine
963 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman7c3234c2008-08-27 23:52:12 +0000964 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000965 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000966 if (!SDL->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000967 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000968 BB = SDL->JTCases[i].first.HeaderBB;
969 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000970 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000971 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
972 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000973 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000974 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000975 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000976
Nate Begeman37efe672006-04-22 18:53:45 +0000977 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000978 BB = SDL->JTCases[i].second.MBB;
979 SDL->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +0000980 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000981 SDL->visitJumpTable(SDL->JTCases[i].second);
982 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000983 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000984 SDL->clear();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000985
Nate Begeman37efe672006-04-22 18:53:45 +0000986 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000987 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
988 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +0000989 MachineBasicBlock *PHIBB = PHI->getParent();
990 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
991 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000992 // "default" BB. We can go there only from header BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000993 if (PHIBB == SDL->JTCases[i].second.Default) {
994 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000995 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000996 PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +0000997 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000998 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +0000999 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001000 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001001 false));
1002 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00001003 }
1004 }
Nate Begeman37efe672006-04-22 18:53:45 +00001005 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001006 SDL->JTCases.clear();
Nate Begeman37efe672006-04-22 18:53:45 +00001007
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001008 // If the switch block involved a branch to one of the actual successors, we
1009 // need to update PHI nodes in that block.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001010 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
1011 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001012 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
1013 "This is not a machine PHI node that we are updating!");
1014 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001015 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001016 false));
1017 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001018 }
1019 }
1020
Nate Begemanf15485a2006-03-27 01:32:24 +00001021 // If we generated any switch lowering information, build and codegen any
1022 // additional DAGs necessary.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001023 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001024 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +00001025 BB = SDL->SwitchCases[i].ThisBB;
1026 SDL->setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001027
Nate Begemanf15485a2006-03-27 01:32:24 +00001028 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +00001029 SDL->visitSwitchCase(SDL->SwitchCases[i]);
1030 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001031 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +00001032 SDL->clear();
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001033
1034 // Handle any PHI nodes in successors of this chunk, as if we were coming
1035 // from the original BB before switch expansion. Note that PHI nodes can
1036 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1037 // handle them the right number of times.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001038 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001039 for (MachineBasicBlock::iterator Phi = BB->begin();
1040 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
1041 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1042 for (unsigned pn = 0; ; ++pn) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001043 assert(pn != SDL->PHINodesToUpdate.size() &&
1044 "Didn't find PHI entry!");
1045 if (SDL->PHINodesToUpdate[pn].first == Phi) {
1046 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001047 second, false));
Dan Gohman7c3234c2008-08-27 23:52:12 +00001048 Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001049 break;
1050 }
1051 }
Nate Begemanf15485a2006-03-27 01:32:24 +00001052 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001053
1054 // Don't process RHS if same block as LHS.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001055 if (BB == SDL->SwitchCases[i].FalseBB)
1056 SDL->SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001057
1058 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001059 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
1060 SDL->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00001061 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001062 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00001063 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001064 SDL->SwitchCases.clear();
1065
1066 SDL->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001067}
Evan Chenga9c20912006-01-21 02:32:06 +00001068
Jim Laskey13ec7022006-08-01 14:21:23 +00001069
Dan Gohman0a3776d2009-02-06 18:26:51 +00001070/// Create the scheduler. If a specific scheduler was specified
1071/// via the SchedulerRegistry, use it, otherwise select the
1072/// one preferred by the target.
Dan Gohman5e843682008-07-14 18:19:29 +00001073///
Dan Gohman47ac0f02009-02-11 04:27:20 +00001074ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001075 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00001076
1077 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001078 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001079 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001080 }
Jim Laskey13ec7022006-08-01 14:21:23 +00001081
Dan Gohman0a3776d2009-02-06 18:26:51 +00001082 return Ctor(this, Fast);
Evan Chenga9c20912006-01-21 02:32:06 +00001083}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001084
Dan Gohmanfc54c552009-01-15 22:18:12 +00001085ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1086 return new ScheduleHazardRecognizer();
Jim Laskey9ff542f2006-08-01 18:29:48 +00001087}
1088
Chris Lattner75548062006-10-11 03:58:02 +00001089//===----------------------------------------------------------------------===//
1090// Helper functions used by the generated instruction selector.
1091//===----------------------------------------------------------------------===//
1092// Calls to these methods are generated by tblgen.
1093
1094/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1095/// the dag combiner simplified the 255, we still want to match. RHS is the
1096/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1097/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001098bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001099 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001100 const APInt &ActualMask = RHS->getAPIntValue();
1101 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001102
1103 // If the actual mask exactly matches, success!
1104 if (ActualMask == DesiredMask)
1105 return true;
1106
1107 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001108 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001109 return false;
1110
1111 // Otherwise, the DAG Combiner may have proven that the value coming in is
1112 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001113 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001114 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001115 return true;
1116
1117 // TODO: check to see if missing bits are just not demanded.
1118
1119 // Otherwise, this pattern doesn't match.
1120 return false;
1121}
1122
1123/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1124/// the dag combiner simplified the 255, we still want to match. RHS is the
1125/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1126/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001127bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001128 int64_t DesiredMaskS) const {
1129 const APInt &ActualMask = RHS->getAPIntValue();
1130 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001131
1132 // If the actual mask exactly matches, success!
1133 if (ActualMask == DesiredMask)
1134 return true;
1135
1136 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001137 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001138 return false;
1139
1140 // Otherwise, the DAG Combiner may have proven that the value coming in is
1141 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001142 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00001143
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001144 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001145 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00001146
1147 // If all the missing bits in the or are already known to be set, match!
1148 if ((NeededMask & KnownOne) == NeededMask)
1149 return true;
1150
1151 // TODO: check to see if missing bits are just not demanded.
1152
1153 // Otherwise, this pattern doesn't match.
1154 return false;
1155}
1156
Jim Laskey9ff542f2006-08-01 18:29:48 +00001157
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001158/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1159/// by tblgen. Others should not call it.
1160void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001161SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001162 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001163 std::swap(InOps, Ops);
1164
1165 Ops.push_back(InOps[0]); // input chain.
1166 Ops.push_back(InOps[1]); // input asm string.
1167
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001168 unsigned i = 2, e = InOps.size();
1169 if (InOps[e-1].getValueType() == MVT::Flag)
1170 --e; // Don't process a flag operand if it is here.
1171
1172 while (i != e) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001173 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001174 if ((Flags & 7) != 4 /*MEM*/) {
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001175 // Just skip over this operand, copying the operands verbatim.
Evan Cheng697cbbf2009-03-20 18:03:34 +00001176 Ops.insert(Ops.end(), InOps.begin()+i,
1177 InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
1178 i += InlineAsm::getNumOperandRegisters(Flags) + 1;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001179 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00001180 assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
1181 "Memory operand with multiple values?");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001182 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001183 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001184 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Bill Wendling832171c2006-12-07 20:04:42 +00001185 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001186 exit(1);
1187 }
1188
1189 // Add this to the output node.
Dan Gohmanf350b272008-08-23 02:25:05 +00001190 MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001191 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dan Gohmanf350b272008-08-23 02:25:05 +00001192 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001193 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1194 i += 2;
1195 }
1196 }
1197
1198 // Add the flag input back if present.
1199 if (e != InOps.size())
1200 Ops.push_back(InOps.back());
1201}
Devang Patel794fd752007-05-01 21:15:47 +00001202
Devang Patel19974732007-05-03 01:11:54 +00001203char SelectionDAGISel::ID = 0;