blob: 372b7fcc6c41c237edf1d55a7000760c4320a7fe [file] [log] [blame]
Daniel Dunbarbb146722008-10-02 01:17:28 +00001//===-- Host.cpp - Implement OS Host Concept --------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This header file implements the operating system Host concept.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthd04a8d42012-12-03 16:50:05 +000014#include "llvm/Support/Host.h"
Benjamin Kramer4750c1d2012-06-26 21:36:32 +000015#include "llvm/ADT/SmallVector.h"
Hal Finkel4db738a2012-06-12 03:03:13 +000016#include "llvm/ADT/StringRef.h"
17#include "llvm/ADT/StringSwitch.h"
Peter Collingbournefbb662f2013-01-16 17:27:22 +000018#include "llvm/ADT/Triple.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000019#include "llvm/Config/config.h"
Hal Finkel4db738a2012-06-12 03:03:13 +000020#include "llvm/Support/DataStream.h"
21#include "llvm/Support/Debug.h"
Hal Finkel4db738a2012-06-12 03:03:13 +000022#include "llvm/Support/raw_ostream.h"
Daniel Dunbar067d0242009-11-14 10:09:12 +000023#include <string.h>
Daniel Dunbarbb146722008-10-02 01:17:28 +000024
25// Include the platform-specific parts of this class.
26#ifdef LLVM_ON_UNIX
27#include "Unix/Host.inc"
28#endif
29#ifdef LLVM_ON_WIN32
Michael J. Spencer1f6efa32010-11-29 18:16:10 +000030#include "Windows/Host.inc"
Daniel Dunbarbb146722008-10-02 01:17:28 +000031#endif
Benjamin Kramerac07b3d2009-11-19 12:17:31 +000032#ifdef _MSC_VER
33#include <intrin.h>
34#endif
Hal Finkel4db738a2012-06-12 03:03:13 +000035#if defined(__APPLE__) && (defined(__ppc__) || defined(__powerpc__))
36#include <mach/mach.h>
37#include <mach/mach_host.h>
38#include <mach/host_info.h>
39#include <mach/machine.h>
40#endif
Daniel Dunbarbb146722008-10-02 01:17:28 +000041
Daniel Dunbar067d0242009-11-14 10:09:12 +000042//===----------------------------------------------------------------------===//
43//
44// Implementations of the CPU detection routines
45//
46//===----------------------------------------------------------------------===//
47
48using namespace llvm;
49
50#if defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)\
51 || defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
52
53/// GetX86CpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
54/// specified arguments. If we can't run cpuid on the host, return true.
55static bool GetX86CpuIDAndInfo(unsigned value, unsigned *rEAX,
56 unsigned *rEBX, unsigned *rECX, unsigned *rEDX) {
57#if defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
58 #if defined(__GNUC__)
59 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
60 asm ("movq\t%%rbx, %%rsi\n\t"
61 "cpuid\n\t"
62 "xchgq\t%%rbx, %%rsi\n\t"
63 : "=a" (*rEAX),
64 "=S" (*rEBX),
65 "=c" (*rECX),
66 "=d" (*rEDX)
67 : "a" (value));
68 return false;
69 #elif defined(_MSC_VER)
70 int registers[4];
71 __cpuid(registers, value);
72 *rEAX = registers[0];
73 *rEBX = registers[1];
74 *rECX = registers[2];
75 *rEDX = registers[3];
76 return false;
David Blaikiefdebc382012-01-17 04:43:56 +000077 #else
78 return true;
Daniel Dunbar067d0242009-11-14 10:09:12 +000079 #endif
80#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
81 #if defined(__GNUC__)
82 asm ("movl\t%%ebx, %%esi\n\t"
83 "cpuid\n\t"
84 "xchgl\t%%ebx, %%esi\n\t"
85 : "=a" (*rEAX),
86 "=S" (*rEBX),
87 "=c" (*rECX),
88 "=d" (*rEDX)
89 : "a" (value));
90 return false;
91 #elif defined(_MSC_VER)
92 __asm {
93 mov eax,value
94 cpuid
95 mov esi,rEAX
96 mov dword ptr [esi],eax
97 mov esi,rEBX
98 mov dword ptr [esi],ebx
99 mov esi,rECX
100 mov dword ptr [esi],ecx
101 mov esi,rEDX
102 mov dword ptr [esi],edx
103 }
104 return false;
David Blaikiefdebc382012-01-17 04:43:56 +0000105// pedantic #else returns to appease -Wunreachable-code (so we don't generate
106// postprocessed code that looks like "return true; return false;")
107 #else
108 return true;
Daniel Dunbar067d0242009-11-14 10:09:12 +0000109 #endif
David Blaikiefdebc382012-01-17 04:43:56 +0000110#else
Daniel Dunbar067d0242009-11-14 10:09:12 +0000111 return true;
David Blaikiefdebc382012-01-17 04:43:56 +0000112#endif
Daniel Dunbar067d0242009-11-14 10:09:12 +0000113}
114
Aaron Ballman3b148e52013-04-03 00:33:32 +0000115static bool OSHasAVXSupport() {
116#if defined(__GNUC__)
117 int rEAX, rEDX;
118 __asm__ ("xgetbv" : "=a" (rEAX), "=d" (rEDX) : "c" (0));
119#elif defined(_MSC_VER)
120 unsigned long long rEAX = _xgetbv(_XCR_XFEATURE_ENABLED_MASK);
121#else
122 int rEAX = 0; // Ensures we return false
123#endif
124 return (rEAX & 6) == 6;
125}
126
Chris Lattner9c7f0752010-09-06 05:19:44 +0000127static void DetectX86FamilyModel(unsigned EAX, unsigned &Family,
128 unsigned &Model) {
Daniel Dunbar067d0242009-11-14 10:09:12 +0000129 Family = (EAX >> 8) & 0xf; // Bits 8 - 11
130 Model = (EAX >> 4) & 0xf; // Bits 4 - 7
131 if (Family == 6 || Family == 0xf) {
132 if (Family == 0xf)
133 // Examine extended family ID if family ID is F.
134 Family += (EAX >> 20) & 0xff; // Bits 20 - 27
135 // Examine extended model ID if family ID is 6 or F.
136 Model += ((EAX >> 16) & 0xf) << 4; // Bits 16 - 19
137 }
138}
Daniel Dunbar067d0242009-11-14 10:09:12 +0000139
140std::string sys::getHostCPUName() {
Daniel Dunbar067d0242009-11-14 10:09:12 +0000141 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
142 if (GetX86CpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX))
143 return "generic";
144 unsigned Family = 0;
145 unsigned Model = 0;
146 DetectX86FamilyModel(EAX, Family, Model);
147
Chris Lattner9c7f0752010-09-06 05:19:44 +0000148 bool HasSSE3 = (ECX & 0x1);
Aaron Ballman3b148e52013-04-03 00:33:32 +0000149 // If CPUID indicates support for XSAVE, XRESTORE and AVX, and XGETBV
150 // indicates that the AVX registers will be saved and restored on context
151 // switch, when we have full AVX support.
152 bool HasAVX = (ECX & ((1 << 28) | (1 << 27))) != 0 && OSHasAVXSupport();
Daniel Dunbar067d0242009-11-14 10:09:12 +0000153 GetX86CpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
154 bool Em64T = (EDX >> 29) & 0x1;
Daniel Dunbar067d0242009-11-14 10:09:12 +0000155
156 union {
157 unsigned u[3];
158 char c[12];
159 } text;
160
161 GetX86CpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1);
162 if (memcmp(text.c, "GenuineIntel", 12) == 0) {
163 switch (Family) {
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000164 case 3:
165 return "i386";
166 case 4:
167 switch (Model) {
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000168 case 0: // Intel486 DX processors
169 case 1: // Intel486 DX processors
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000170 case 2: // Intel486 SX processors
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000171 case 3: // Intel487 processors, IntelDX2 OverDrive processors,
172 // IntelDX2 processors
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000173 case 4: // Intel486 SL processor
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000174 case 5: // IntelSX2 processors
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000175 case 7: // Write-Back Enhanced IntelDX2 processors
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000176 case 8: // IntelDX4 OverDrive processors, IntelDX4 processors
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000177 default: return "i486";
Daniel Dunbar067d0242009-11-14 10:09:12 +0000178 }
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000179 case 5:
180 switch (Model) {
181 case 1: // Pentium OverDrive processor for Pentium processor (60, 66),
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000182 // Pentium processors (60, 66)
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000183 case 2: // Pentium OverDrive processor for Pentium processor (75, 90,
184 // 100, 120, 133), Pentium processors (75, 90, 100, 120, 133,
185 // 150, 166, 200)
186 case 3: // Pentium OverDrive processors for Intel486 processor-based
187 // systems
188 return "pentium";
189
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000190 case 4: // Pentium OverDrive processor with MMX technology for Pentium
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000191 // processor (75, 90, 100, 120, 133), Pentium processor with
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000192 // MMX technology (166, 200)
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000193 return "pentium-mmx";
194
195 default: return "pentium";
196 }
197 case 6:
198 switch (Model) {
199 case 1: // Pentium Pro processor
200 return "pentiumpro";
201
202 case 3: // Intel Pentium II OverDrive processor, Pentium II processor,
203 // model 03
204 case 5: // Pentium II processor, model 05, Pentium II Xeon processor,
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000205 // model 05, and Intel Celeron processor, model 05
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000206 case 6: // Celeron processor, model 06
207 return "pentium2";
208
209 case 7: // Pentium III processor, model 07, and Pentium III Xeon
210 // processor, model 07
211 case 8: // Pentium III processor, model 08, Pentium III Xeon processor,
212 // model 08, and Celeron processor, model 08
213 case 10: // Pentium III Xeon processor, model 0Ah
214 case 11: // Pentium III processor, model 0Bh
215 return "pentium3";
216
217 case 9: // Intel Pentium M processor, Intel Celeron M processor model 09.
218 case 13: // Intel Pentium M processor, Intel Celeron M processor, model
219 // 0Dh. All processors are manufactured using the 90 nm process.
220 return "pentium-m";
221
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000222 case 14: // Intel Core Duo processor, Intel Core Solo processor, model
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000223 // 0Eh. All processors are manufactured using the 65 nm process.
224 return "yonah";
225
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000226 case 15: // Intel Core 2 Duo processor, Intel Core 2 Duo mobile
227 // processor, Intel Core 2 Quad processor, Intel Core 2 Quad
228 // mobile processor, Intel Core 2 Extreme processor, Intel
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000229 // Pentium Dual-Core processor, Intel Xeon processor, model
230 // 0Fh. All processors are manufactured using the 65 nm process.
231 case 22: // Intel Celeron processor model 16h. All processors are
232 // manufactured using the 65 nm process
233 return "core2";
234
235 case 21: // Intel EP80579 Integrated Processor and Intel EP80579
236 // Integrated Processor with Intel QuickAssist Technology
237 return "i686"; // FIXME: ???
238
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000239 case 23: // Intel Core 2 Extreme processor, Intel Xeon processor, model
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000240 // 17h. All processors are manufactured using the 45 nm process.
241 //
242 // 45nm: Penryn , Wolfdale, Yorkfield (XE)
243 return "penryn";
244
245 case 26: // Intel Core i7 processor and Intel Xeon processor. All
246 // processors are manufactured using the 45 nm process.
247 case 29: // Intel Xeon processor MP. All processors are manufactured using
248 // the 45 nm process.
Jakob Stoklund Olesen71c60952010-09-19 17:54:28 +0000249 case 30: // Intel(R) Core(TM) i7 CPU 870 @ 2.93GHz.
250 // As found in a Summer 2010 model iMac.
Chris Lattner222920d2010-09-19 00:31:58 +0000251 case 37: // Intel Core i7, laptop version.
Benjamin Kramercf847bf2011-08-25 18:05:56 +0000252 case 44: // Intel Core i7 processor and Intel Xeon processor. All
253 // processors are manufactured using the 32 nm process.
Benjamin Kramer4335e342012-09-26 18:21:47 +0000254 case 46: // Nehalem EX
255 case 47: // Westmere EX
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000256 return "corei7";
Bob Wilson7c3a5ca2011-07-08 22:33:59 +0000257
258 // SandyBridge:
259 case 42: // Intel Core i7 processor. All processors are manufactured
260 // using the 32 nm process.
Chris Lattner78a113c2011-06-09 06:38:17 +0000261 case 45:
Aaron Ballman3b148e52013-04-03 00:33:32 +0000262 // Not all Sandy Bridge processors support AVX (such as the Pentium
263 // versions instead of the i7 versions).
264 return HasAVX ? "corei7-avx" : "corei7";
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000265
Evan Chengaff59682012-04-23 22:41:39 +0000266 // Ivy Bridge:
267 case 58:
Aaron Ballman3b148e52013-04-03 00:33:32 +0000268 // Not all Ivy Bridge processors support AVX (such as the Pentium
269 // versions instead of the i7 versions).
270 return HasAVX ? "core-avx-i" : "corei7";
Evan Chengaff59682012-04-23 22:41:39 +0000271
Preston Gurd79bbe852012-05-02 21:38:46 +0000272 case 28: // Most 45 nm Intel Atom processors
273 case 38: // 45 nm Atom Lincroft
274 case 39: // 32 nm Atom Medfield
Preston Gurdfd012b22012-07-19 19:05:37 +0000275 case 53: // 32 nm Atom Midview
276 case 54: // 32 nm Atom Midview
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000277 return "atom";
278
Bob Wilson0d38d3a2012-05-09 17:47:03 +0000279 default: return (Em64T) ? "x86-64" : "i686";
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000280 }
281 case 15: {
282 switch (Model) {
283 case 0: // Pentium 4 processor, Intel Xeon processor. All processors are
284 // model 00h and manufactured using the 0.18 micron process.
285 case 1: // Pentium 4 processor, Intel Xeon processor, Intel Xeon
286 // processor MP, and Intel Celeron processor. All processors are
287 // model 01h and manufactured using the 0.18 micron process.
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000288 case 2: // Pentium 4 processor, Mobile Intel Pentium 4 processor - M,
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000289 // Intel Xeon processor, Intel Xeon processor MP, Intel Celeron
290 // processor, and Mobile Intel Celeron processor. All processors
291 // are model 02h and manufactured using the 0.13 micron process.
292 return (Em64T) ? "x86-64" : "pentium4";
293
294 case 3: // Pentium 4 processor, Intel Xeon processor, Intel Celeron D
295 // processor. All processors are model 03h and manufactured using
296 // the 90 nm process.
297 case 4: // Pentium 4 processor, Pentium 4 processor Extreme Edition,
298 // Pentium D processor, Intel Xeon processor, Intel Xeon
299 // processor MP, Intel Celeron D processor. All processors are
300 // model 04h and manufactured using the 90 nm process.
301 case 6: // Pentium 4 processor, Pentium D processor, Pentium processor
302 // Extreme Edition, Intel Xeon processor, Intel Xeon processor
303 // MP, Intel Celeron D processor. All processors are model 06h
304 // and manufactured using the 65 nm process.
305 return (Em64T) ? "nocona" : "prescott";
306
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000307 default:
308 return (Em64T) ? "x86-64" : "pentium4";
309 }
310 }
311
Daniel Dunbar067d0242009-11-14 10:09:12 +0000312 default:
Benjamin Kramer110e7bb2009-11-17 17:57:04 +0000313 return "generic";
Daniel Dunbar067d0242009-11-14 10:09:12 +0000314 }
315 } else if (memcmp(text.c, "AuthenticAMD", 12) == 0) {
316 // FIXME: this poorly matches the generated SubtargetFeatureKV table. There
317 // appears to be no way to generate the wide variety of AMD-specific targets
318 // from the information returned from CPUID.
319 switch (Family) {
320 case 4:
321 return "i486";
322 case 5:
323 switch (Model) {
324 case 6:
325 case 7: return "k6";
326 case 8: return "k6-2";
327 case 9:
328 case 13: return "k6-3";
Roman Divackyee3392b2012-09-12 14:36:02 +0000329 case 10: return "geode";
Daniel Dunbar067d0242009-11-14 10:09:12 +0000330 default: return "pentium";
331 }
332 case 6:
333 switch (Model) {
334 case 4: return "athlon-tbird";
335 case 6:
336 case 7:
337 case 8: return "athlon-mp";
338 case 10: return "athlon-xp";
339 default: return "athlon";
340 }
341 case 15:
Chris Lattner9c7f0752010-09-06 05:19:44 +0000342 if (HasSSE3)
Daniel Dunbar067d0242009-11-14 10:09:12 +0000343 return "k8-sse3";
Chris Lattner9c7f0752010-09-06 05:19:44 +0000344 switch (Model) {
345 case 1: return "opteron";
346 case 5: return "athlon-fx"; // also opteron
347 default: return "athlon64";
Daniel Dunbar067d0242009-11-14 10:09:12 +0000348 }
349 case 16:
350 return "amdfam10";
Benjamin Kramer66a7fd72012-01-10 11:50:02 +0000351 case 20:
352 return "btver1";
Benjamin Kramer618f89f2011-12-01 18:24:17 +0000353 case 21:
Roman Divackyebbb3592013-02-26 22:41:01 +0000354 if (Model <= 15)
355 return "bdver1";
356 else if (Model <= 31)
357 return "bdver2";
Daniel Dunbar067d0242009-11-14 10:09:12 +0000358 default:
Benjamin Kramer110e7bb2009-11-17 17:57:04 +0000359 return "generic";
Daniel Dunbar067d0242009-11-14 10:09:12 +0000360 }
Daniel Dunbar067d0242009-11-14 10:09:12 +0000361 }
Torok Edwin546d8d02009-12-14 12:38:18 +0000362 return "generic";
Torok Edwinc4174d62009-12-13 08:59:40 +0000363}
Hal Finkel4db738a2012-06-12 03:03:13 +0000364#elif defined(__APPLE__) && (defined(__ppc__) || defined(__powerpc__))
365std::string sys::getHostCPUName() {
366 host_basic_info_data_t hostInfo;
367 mach_msg_type_number_t infoCount;
368
369 infoCount = HOST_BASIC_INFO_COUNT;
370 host_info(mach_host_self(), HOST_BASIC_INFO, (host_info_t)&hostInfo,
371 &infoCount);
372
373 if (hostInfo.cpu_type != CPU_TYPE_POWERPC) return "generic";
374
375 switch(hostInfo.cpu_subtype) {
376 case CPU_SUBTYPE_POWERPC_601: return "601";
377 case CPU_SUBTYPE_POWERPC_602: return "602";
378 case CPU_SUBTYPE_POWERPC_603: return "603";
379 case CPU_SUBTYPE_POWERPC_603e: return "603e";
380 case CPU_SUBTYPE_POWERPC_603ev: return "603ev";
381 case CPU_SUBTYPE_POWERPC_604: return "604";
382 case CPU_SUBTYPE_POWERPC_604e: return "604e";
383 case CPU_SUBTYPE_POWERPC_620: return "620";
384 case CPU_SUBTYPE_POWERPC_750: return "750";
385 case CPU_SUBTYPE_POWERPC_7400: return "7400";
386 case CPU_SUBTYPE_POWERPC_7450: return "7450";
387 case CPU_SUBTYPE_POWERPC_970: return "970";
388 default: ;
389 }
390
391 return "generic";
392}
393#elif defined(__linux__) && (defined(__ppc__) || defined(__powerpc__))
394std::string sys::getHostCPUName() {
395 // Access to the Processor Version Register (PVR) on PowerPC is privileged,
396 // and so we must use an operating-system interface to determine the current
397 // processor type. On Linux, this is exposed through the /proc/cpuinfo file.
398 const char *generic = "generic";
399
400 // Note: We cannot mmap /proc/cpuinfo here and then process the resulting
401 // memory buffer because the 'file' has 0 size (it can be read from only
402 // as a stream).
403
404 std::string Err;
405 DataStreamer *DS = getDataFileStreamer("/proc/cpuinfo", &Err);
406 if (!DS) {
407 DEBUG(dbgs() << "Unable to open /proc/cpuinfo: " << Err << "\n");
408 return generic;
409 }
410
411 // The cpu line is second (after the 'processor: 0' line), so if this
412 // buffer is too small then something has changed (or is wrong).
413 char buffer[1024];
414 size_t CPUInfoSize = DS->GetBytes((unsigned char*) buffer, sizeof(buffer));
415 delete DS;
416
417 const char *CPUInfoStart = buffer;
418 const char *CPUInfoEnd = buffer + CPUInfoSize;
419
420 const char *CIP = CPUInfoStart;
421
422 const char *CPUStart = 0;
423 size_t CPULen = 0;
424
425 // We need to find the first line which starts with cpu, spaces, and a colon.
426 // After the colon, there may be some additional spaces and then the cpu type.
427 while (CIP < CPUInfoEnd && CPUStart == 0) {
428 if (CIP < CPUInfoEnd && *CIP == '\n')
429 ++CIP;
430
431 if (CIP < CPUInfoEnd && *CIP == 'c') {
432 ++CIP;
433 if (CIP < CPUInfoEnd && *CIP == 'p') {
434 ++CIP;
435 if (CIP < CPUInfoEnd && *CIP == 'u') {
436 ++CIP;
437 while (CIP < CPUInfoEnd && (*CIP == ' ' || *CIP == '\t'))
438 ++CIP;
439
440 if (CIP < CPUInfoEnd && *CIP == ':') {
441 ++CIP;
442 while (CIP < CPUInfoEnd && (*CIP == ' ' || *CIP == '\t'))
443 ++CIP;
444
445 if (CIP < CPUInfoEnd) {
446 CPUStart = CIP;
447 while (CIP < CPUInfoEnd && (*CIP != ' ' && *CIP != '\t' &&
448 *CIP != ',' && *CIP != '\n'))
449 ++CIP;
450 CPULen = CIP - CPUStart;
451 }
452 }
453 }
454 }
455 }
456
457 if (CPUStart == 0)
458 while (CIP < CPUInfoEnd && *CIP != '\n')
459 ++CIP;
460 }
461
462 if (CPUStart == 0)
463 return generic;
464
465 return StringSwitch<const char *>(StringRef(CPUStart, CPULen))
466 .Case("604e", "604e")
467 .Case("604", "604")
468 .Case("7400", "7400")
469 .Case("7410", "7400")
470 .Case("7447", "7400")
471 .Case("7455", "7450")
472 .Case("G4", "g4")
Hal Finkel6670c822012-06-12 16:39:23 +0000473 .Case("POWER4", "970")
Hal Finkel4db738a2012-06-12 03:03:13 +0000474 .Case("PPC970FX", "970")
475 .Case("PPC970MP", "970")
476 .Case("G5", "g5")
477 .Case("POWER5", "g5")
478 .Case("A2", "a2")
479 .Case("POWER6", "pwr6")
480 .Case("POWER7", "pwr7")
481 .Default(generic);
482}
Benjamin Kramer4750c1d2012-06-26 21:36:32 +0000483#elif defined(__linux__) && defined(__arm__)
484std::string sys::getHostCPUName() {
485 // The cpuid register on arm is not accessible from user space. On Linux,
486 // it is exposed through the /proc/cpuinfo file.
487 // Note: We cannot mmap /proc/cpuinfo here and then process the resulting
488 // memory buffer because the 'file' has 0 size (it can be read from only
489 // as a stream).
490
491 std::string Err;
492 DataStreamer *DS = getDataFileStreamer("/proc/cpuinfo", &Err);
493 if (!DS) {
494 DEBUG(dbgs() << "Unable to open /proc/cpuinfo: " << Err << "\n");
495 return "generic";
496 }
497
498 // Read 1024 bytes from /proc/cpuinfo, which should contain the CPU part line
499 // in all cases.
500 char buffer[1024];
501 size_t CPUInfoSize = DS->GetBytes((unsigned char*) buffer, sizeof(buffer));
502 delete DS;
503
504 StringRef Str(buffer, CPUInfoSize);
505
506 SmallVector<StringRef, 32> Lines;
507 Str.split(Lines, "\n");
508
509 // Look for the CPU implementer line.
510 StringRef Implementer;
511 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
512 if (Lines[I].startswith("CPU implementer"))
513 Implementer = Lines[I].substr(15).ltrim("\t :");
514
515 if (Implementer == "0x41") // ARM Ltd.
516 // Look for the CPU part line.
517 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
518 if (Lines[I].startswith("CPU part"))
519 // The CPU part is a 3 digit hexadecimal number with a 0x prefix. The
520 // values correspond to the "Part number" in the CP15/c0 register. The
521 // contents are specified in the various processor manuals.
522 return StringSwitch<const char *>(Lines[I].substr(8).ltrim("\t :"))
523 .Case("0x926", "arm926ej-s")
524 .Case("0xb02", "mpcore")
525 .Case("0xb36", "arm1136j-s")
526 .Case("0xb56", "arm1156t2-s")
527 .Case("0xb76", "arm1176jz-s")
528 .Case("0xc08", "cortex-a8")
529 .Case("0xc09", "cortex-a9")
James Molloy552e7312012-10-31 09:07:37 +0000530 .Case("0xc0f", "cortex-a15")
Benjamin Kramer4750c1d2012-06-26 21:36:32 +0000531 .Case("0xc20", "cortex-m0")
532 .Case("0xc23", "cortex-m3")
533 .Case("0xc24", "cortex-m4")
534 .Default("generic");
535
536 return "generic";
537}
Torok Edwinc4174d62009-12-13 08:59:40 +0000538#else
539std::string sys::getHostCPUName() {
Benjamin Kramer110e7bb2009-11-17 17:57:04 +0000540 return "generic";
Daniel Dunbar067d0242009-11-14 10:09:12 +0000541}
Torok Edwinc4174d62009-12-13 08:59:40 +0000542#endif
Xerxes Ranby1c8183d2010-01-19 21:26:05 +0000543
Hao Liufde71f42012-12-13 02:40:20 +0000544#if defined(__linux__) && defined(__arm__)
545bool sys::getHostCPUFeatures(StringMap<bool> &Features) {
546 std::string Err;
547 DataStreamer *DS = getDataFileStreamer("/proc/cpuinfo", &Err);
548 if (!DS) {
549 DEBUG(dbgs() << "Unable to open /proc/cpuinfo: " << Err << "\n");
550 return false;
551 }
552
553 // Read 1024 bytes from /proc/cpuinfo, which should contain the Features line
554 // in all cases.
555 char buffer[1024];
556 size_t CPUInfoSize = DS->GetBytes((unsigned char*) buffer, sizeof(buffer));
557 delete DS;
558
559 StringRef Str(buffer, CPUInfoSize);
560
561 SmallVector<StringRef, 32> Lines;
562 Str.split(Lines, "\n");
563
564 // Look for the CPU implementer line.
565 StringRef Implementer;
566 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
567 if (Lines[I].startswith("CPU implementer"))
568 Implementer = Lines[I].substr(15).ltrim("\t :");
569
570 if (Implementer == "0x41") { // ARM Ltd.
571 SmallVector<StringRef, 32> CPUFeatures;
572
573 // Look for the CPU features.
574 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
575 if (Lines[I].startswith("Features")) {
576 Lines[I].split(CPUFeatures, " ");
577 break;
578 }
579
580 for (unsigned I = 0, E = CPUFeatures.size(); I != E; ++I) {
581 StringRef LLVMFeatureStr = StringSwitch<StringRef>(CPUFeatures[I])
582 .Case("half", "fp16")
583 .Case("neon", "neon")
584 .Case("vfpv3", "vfp3")
585 .Case("vfpv3d16", "d16")
586 .Case("vfpv4", "vfp4")
587 .Case("idiva", "hwdiv-arm")
588 .Case("idivt", "hwdiv")
589 .Default("");
590
591 if (LLVMFeatureStr != "")
592 Features.GetOrCreateValue(LLVMFeatureStr).setValue(true);
593 }
594
595 return true;
596 }
597
598 return false;
599}
600#else
Xerxes Ranby1c8183d2010-01-19 21:26:05 +0000601bool sys::getHostCPUFeatures(StringMap<bool> &Features){
602 return false;
603}
Hao Liufde71f42012-12-13 02:40:20 +0000604#endif
Peter Collingbournefbb662f2013-01-16 17:27:22 +0000605
606std::string sys::getProcessTriple() {
607 Triple PT(LLVM_HOSTTRIPLE);
608
609 if (sizeof(void *) == 8 && PT.isArch32Bit())
610 PT = PT.get64BitArchVariant();
611 if (sizeof(void *) == 4 && PT.isArch64Bit())
612 PT = PT.get32BitArchVariant();
613
614 return PT.str();
615}