blob: cf23f2a4409a2878fbee2fd9f3b54f23f128886d [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
15#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000016#include "llvm/CallingConv.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "llvm/DerivedTypes.h"
18#include "llvm/Function.h"
19#include "llvm/Intrinsics.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/CodeGen/SelectionDAGISel.h"
25#include "llvm/CodeGen/SSARegMap.h"
26#include "llvm/Target/TargetLowering.h"
27#include "llvm/Support/Debug.h"
28#include <iostream>
Evan Cheng2ef88a02006-08-07 22:28:20 +000029#include <queue>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include <set>
31using namespace llvm;
32
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033namespace {
34 class ARMTargetLowering : public TargetLowering {
35 public:
36 ARMTargetLowering(TargetMachine &TM);
37 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
Rafael Espindola84b19be2006-07-16 01:02:57 +000038 virtual const char *getTargetNodeName(unsigned Opcode) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000039 };
40
41}
42
43ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
44 : TargetLowering(TM) {
Rafael Espindola3717ca92006-08-20 01:49:49 +000045 addRegisterClass(MVT::i32, ARM::IntRegsRegisterClass);
46
47 //LLVM requires that a register class supports MVT::f64!
48 addRegisterClass(MVT::f64, ARM::IntRegsRegisterClass);
49
Rafael Espindola06c1e7e2006-08-01 12:58:43 +000050 setOperationAction(ISD::RET, MVT::Other, Custom);
51 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
52 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Rafael Espindola341b8642006-08-04 12:48:42 +000053
54 setSchedulingPreference(SchedulingForRegPressure);
Rafael Espindola3717ca92006-08-20 01:49:49 +000055 computeRegisterProperties();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056}
57
Rafael Espindola84b19be2006-07-16 01:02:57 +000058namespace llvm {
59 namespace ARMISD {
60 enum NodeType {
61 // Start the numbering where the builting ops and target ops leave off.
62 FIRST_NUMBER = ISD::BUILTIN_OP_END+ARM::INSTRUCTION_LIST_END,
63 /// CALL - A direct function call.
Rafael Espindolaf4fda802006-08-03 17:02:20 +000064 CALL,
65
66 /// Return with a flag operand.
67 RET_FLAG
Rafael Espindola84b19be2006-07-16 01:02:57 +000068 };
69 }
70}
71
72const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
73 switch (Opcode) {
74 default: return 0;
75 case ARMISD::CALL: return "ARMISD::CALL";
Rafael Espindolaf4fda802006-08-03 17:02:20 +000076 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Rafael Espindola84b19be2006-07-16 01:02:57 +000077 }
78}
79
80// This transforms a ISD::CALL node into a
81// callseq_star <- ARMISD:CALL <- callseq_end
82// chain
Rafael Espindolac3c1a862006-05-25 11:00:18 +000083static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola84b19be2006-07-16 01:02:57 +000084 SDOperand Chain = Op.getOperand(0);
85 unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
86 assert(CallConv == CallingConv::C && "unknown calling convention");
87 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +000088 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
89 assert(isTailCall == false && "tail call not supported");
90 SDOperand Callee = Op.getOperand(4);
91 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Rafael Espindola84b19be2006-07-16 01:02:57 +000092
Rafael Espindolaec46ea32006-08-16 14:43:33 +000093 // Count how many bytes are to be pushed on the stack.
94 unsigned NumBytes = 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +000095
Rafael Espindola1a009462006-08-08 13:02:29 +000096 // Add up all the space actually used.
97 for (unsigned i = 4; i < NumOps; ++i)
98 NumBytes += MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
Rafael Espindolafac00a92006-07-25 20:17:20 +000099
Rafael Espindola84b19be2006-07-16 01:02:57 +0000100 // Adjust the stack pointer for the new arguments...
101 // These operations are automatically eliminated by the prolog/epilog pass
102 Chain = DAG.getCALLSEQ_START(Chain,
103 DAG.getConstant(NumBytes, MVT::i32));
104
Rafael Espindola1a009462006-08-08 13:02:29 +0000105 SDOperand StackPtr = DAG.getRegister(ARM::R13, MVT::i32);
106
107 static const unsigned int num_regs = 4;
108 static const unsigned regs[num_regs] = {
Rafael Espindolafac00a92006-07-25 20:17:20 +0000109 ARM::R0, ARM::R1, ARM::R2, ARM::R3
110 };
111
112 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Rafael Espindola1a009462006-08-08 13:02:29 +0000113 std::vector<SDOperand> MemOpChains;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000114
115 for (unsigned i = 0; i != NumOps; ++i) {
116 SDOperand Arg = Op.getOperand(5+2*i);
Rafael Espindola1a009462006-08-08 13:02:29 +0000117 assert(Arg.getValueType() == MVT::i32);
118 if (i < num_regs)
119 RegsToPass.push_back(std::make_pair(regs[i], Arg));
120 else {
121 unsigned ArgOffset = (i - num_regs) * 4;
122 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
123 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
124 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
125 Arg, PtrOff, DAG.getSrcValue(NULL)));
126 }
Rafael Espindolafac00a92006-07-25 20:17:20 +0000127 }
Rafael Espindola1a009462006-08-08 13:02:29 +0000128 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +0000129 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
130 &MemOpChains[0], MemOpChains.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000131
132 // Build a sequence of copy-to-reg nodes chained together with token chain
133 // and flag operands which copy the outgoing args into the appropriate regs.
134 SDOperand InFlag;
135 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
136 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
137 InFlag);
138 InFlag = Chain.getValue(1);
139 }
140
Rafael Espindola84b19be2006-07-16 01:02:57 +0000141 std::vector<MVT::ValueType> NodeTys;
142 NodeTys.push_back(MVT::Other); // Returns a chain
143 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
144
145 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
146 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
147 // node so that legalize doesn't hack it.
148 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
149 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
150
151 // If this is a direct call, pass the chain and the callee.
152 assert (Callee.Val);
153 std::vector<SDOperand> Ops;
154 Ops.push_back(Chain);
155 Ops.push_back(Callee);
156
Rafael Espindola7a53bd02006-08-09 16:41:12 +0000157 // Add argument registers to the end of the list so that they are known live
158 // into the call.
159 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
160 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
161 RegsToPass[i].second.getValueType()));
162
Rafael Espindola84b19be2006-07-16 01:02:57 +0000163 unsigned CallOpc = ARMISD::CALL;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000164 if (InFlag.Val)
165 Ops.push_back(InFlag);
Chris Lattner87428672006-08-11 17:22:35 +0000166 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000167 InFlag = Chain.getValue(1);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000168
Rafael Espindolafac00a92006-07-25 20:17:20 +0000169 std::vector<SDOperand> ResultVals;
170 NodeTys.clear();
171
172 // If the call has results, copy the values out of the ret val registers.
173 switch (Op.Val->getValueType(0)) {
174 default: assert(0 && "Unexpected ret value!");
175 case MVT::Other:
176 break;
177 case MVT::i32:
178 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
179 ResultVals.push_back(Chain.getValue(0));
180 NodeTys.push_back(MVT::i32);
181 }
Rafael Espindola84b19be2006-07-16 01:02:57 +0000182
183 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
184 DAG.getConstant(NumBytes, MVT::i32));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000185 NodeTys.push_back(MVT::Other);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000186
Rafael Espindolafac00a92006-07-25 20:17:20 +0000187 if (ResultVals.empty())
188 return Chain;
189
190 ResultVals.push_back(Chain);
Chris Lattner87428672006-08-11 17:22:35 +0000191 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, &ResultVals[0],
192 ResultVals.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000193 return Res.getValue(Op.ResNo);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000194}
195
196static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
197 SDOperand Copy;
Rafael Espindola4b023672006-06-05 22:26:14 +0000198 SDOperand Chain = Op.getOperand(0);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000199 switch(Op.getNumOperands()) {
200 default:
201 assert(0 && "Do not know how to return this many arguments!");
202 abort();
Rafael Espindola4b023672006-06-05 22:26:14 +0000203 case 1: {
204 SDOperand LR = DAG.getRegister(ARM::R14, MVT::i32);
Rafael Espindola6312da02006-08-03 22:50:11 +0000205 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
Rafael Espindola4b023672006-06-05 22:26:14 +0000206 }
Evan Cheng6848be12006-05-26 23:10:12 +0000207 case 3:
Rafael Espindola4b023672006-06-05 22:26:14 +0000208 Copy = DAG.getCopyToReg(Chain, ARM::R0, Op.getOperand(1), SDOperand());
209 if (DAG.getMachineFunction().liveout_empty())
210 DAG.getMachineFunction().addLiveOut(ARM::R0);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000211 break;
212 }
Rafael Espindola4b023672006-06-05 22:26:14 +0000213
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000214 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
215 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000216}
217
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000218static SDOperand LowerFORMAL_ARGUMENT(SDOperand Op, SelectionDAG &DAG,
219 unsigned ArgNo) {
Rafael Espindola4b442b52006-05-23 02:48:20 +0000220 MachineFunction &MF = DAG.getMachineFunction();
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000221 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
222 assert (ObjectVT == MVT::i32);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000223 SDOperand Root = Op.getOperand(0);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000224 SSARegMap *RegMap = MF.getSSARegMap();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000225
Rafael Espindola4b442b52006-05-23 02:48:20 +0000226 unsigned num_regs = 4;
Rafael Espindola4b442b52006-05-23 02:48:20 +0000227 static const unsigned REGS[] = {
228 ARM::R0, ARM::R1, ARM::R2, ARM::R3
229 };
230
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000231 if(ArgNo < num_regs) {
Rafael Espindola4b442b52006-05-23 02:48:20 +0000232 unsigned VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000233 MF.addLiveIn(REGS[ArgNo], VReg);
234 return DAG.getCopyFromReg(Root, VReg, MVT::i32);
235 } else {
236 // If the argument is actually used, emit a load from the right stack
237 // slot.
238 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Rafael Espindolaaefe1422006-07-10 01:41:35 +0000239 unsigned ArgOffset = (ArgNo - num_regs) * 4;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000240
241 MachineFrameInfo *MFI = MF.getFrameInfo();
242 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
243 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
244 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
245 return DAG.getLoad(ObjectVT, Root, FIN,
246 DAG.getSrcValue(NULL));
247 } else {
248 // Don't emit a dead load.
249 return DAG.getNode(ISD::UNDEF, ObjectVT);
250 }
251 }
252}
253
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000254static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
255 MVT::ValueType PtrVT = Op.getValueType();
256 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
257 Constant *C = CP->get();
258 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
259
260 return CPI;
261}
262
263static SDOperand LowerGlobalAddress(SDOperand Op,
264 SelectionDAG &DAG) {
265 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Rafael Espindola61369da2006-08-14 19:01:24 +0000266 int alignment = 2;
267 SDOperand CPAddr = DAG.getConstantPool(GV, MVT::i32, alignment);
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000268 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), CPAddr,
269 DAG.getSrcValue(NULL));
270}
271
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000272static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
273 std::vector<SDOperand> ArgValues;
274 SDOperand Root = Op.getOperand(0);
275
276 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
277 SDOperand ArgVal = LowerFORMAL_ARGUMENT(Op, DAG, ArgNo);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000278
279 ArgValues.push_back(ArgVal);
280 }
281
282 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
283 assert(!isVarArg);
284
285 ArgValues.push_back(Root);
286
287 // Return the new list of results.
288 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
289 Op.Val->value_end());
Chris Lattner87428672006-08-11 17:22:35 +0000290 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Rafael Espindoladc124a22006-05-18 21:45:49 +0000291}
292
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000293SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
294 switch (Op.getOpcode()) {
295 default:
296 assert(0 && "Should not custom lower this!");
Rafael Espindola1c8f0532006-05-15 22:34:39 +0000297 abort();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000298 case ISD::ConstantPool:
299 return LowerConstantPool(Op, DAG);
300 case ISD::GlobalAddress:
301 return LowerGlobalAddress(Op, DAG);
Rafael Espindoladc124a22006-05-18 21:45:49 +0000302 case ISD::FORMAL_ARGUMENTS:
303 return LowerFORMAL_ARGUMENTS(Op, DAG);
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000304 case ISD::CALL:
305 return LowerCALL(Op, DAG);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000306 case ISD::RET:
307 return LowerRET(Op, DAG);
308 }
309}
310
311//===----------------------------------------------------------------------===//
312// Instruction Selector Implementation
313//===----------------------------------------------------------------------===//
314
315//===--------------------------------------------------------------------===//
316/// ARMDAGToDAGISel - ARM specific code to select ARM machine
317/// instructions for SelectionDAG operations.
318///
319namespace {
320class ARMDAGToDAGISel : public SelectionDAGISel {
321 ARMTargetLowering Lowering;
322
323public:
324 ARMDAGToDAGISel(TargetMachine &TM)
325 : SelectionDAGISel(Lowering), Lowering(TM) {
326 }
327
Evan Cheng64a752f2006-08-11 09:08:15 +0000328 SDNode *Select(SDOperand &Result, SDOperand Op);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000329 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000330 bool SelectAddrRegImm(SDOperand N, SDOperand &Offset, SDOperand &Base);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000331
332 // Include the pieces autogenerated from the target description.
333#include "ARMGenDAGISel.inc"
334};
335
336void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
337 DEBUG(BB->dump());
338
339 DAG.setRoot(SelectRoot(DAG.getRoot()));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000340 DAG.RemoveDeadNodes();
341
342 ScheduleAndEmitDAG(DAG);
343}
344
Rafael Espindola61369da2006-08-14 19:01:24 +0000345static bool isInt12Immediate(SDNode *N, short &Imm) {
346 if (N->getOpcode() != ISD::Constant)
347 return false;
348
349 int32_t t = cast<ConstantSDNode>(N)->getValue();
350 int max = 2<<12 - 1;
351 int min = -max;
352 if (t > min && t < max) {
353 Imm = t;
354 return true;
355 }
356 else
357 return false;
358}
359
360static bool isInt12Immediate(SDOperand Op, short &Imm) {
361 return isInt12Immediate(Op.Val, Imm);
362}
363
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000364//register plus/minus 12 bit offset
365bool ARMDAGToDAGISel::SelectAddrRegImm(SDOperand N, SDOperand &Offset,
366 SDOperand &Base) {
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000367 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N)) {
368 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
369 Offset = CurDAG->getTargetConstant(0, MVT::i32);
370 return true;
371 }
Rafael Espindola61369da2006-08-14 19:01:24 +0000372 if (N.getOpcode() == ISD::ADD) {
373 short imm = 0;
374 if (isInt12Immediate(N.getOperand(1), imm)) {
375 Offset = CurDAG->getTargetConstant(imm, MVT::i32);
376 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
377 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
378 } else {
379 Base = N.getOperand(0);
380 }
381 return true; // [r+i]
382 }
383 }
384
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000385 Offset = CurDAG->getTargetConstant(0, MVT::i32);
Rafael Espindolaaefe1422006-07-10 01:41:35 +0000386 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
387 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
388 }
389 else
390 Base = N;
391 return true; //any address fits in a register
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000392}
393
Evan Cheng64a752f2006-08-11 09:08:15 +0000394SDNode *ARMDAGToDAGISel::Select(SDOperand &Result, SDOperand Op) {
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000395 SDNode *N = Op.Val;
396
397 switch (N->getOpcode()) {
398 default:
Evan Cheng64a752f2006-08-11 09:08:15 +0000399 return SelectCode(Result, Op);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000400 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000401 }
Evan Cheng64a752f2006-08-11 09:08:15 +0000402 return NULL;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000403}
404
405} // end anonymous namespace
406
407/// createARMISelDag - This pass converts a legalized DAG into a
408/// ARM-specific DAG, ready for instruction scheduling.
409///
410FunctionPass *llvm::createARMISelDag(TargetMachine &TM) {
411 return new ARMDAGToDAGISel(TM);
412}