blob: 0935a097d911bfd77a7e2b67c11d50a04be87c15 [file] [log] [blame]
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001//===- PPCInstrAltivec.td - The PowerPC Altivec Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
18// VSPLT_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
19def VSPLT_get_imm : SDNodeXForm<build_vector, [{
20 return getI32Imm(PPC::getVSPLTImmediate(N));
21}]>;
22
23def VSPLT_shuffle_mask : PatLeaf<(build_vector), [{
24 return PPC::isSplatShuffleMask(N);
25}], VSPLT_get_imm>;
26
Chris Lattnerb22a04d2006-03-25 07:51:43 +000027
28// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
29def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
30 char Val;
31 PPC::isVecSplatImm(N, 1, &Val);
32 return getI32Imm(Val);
33}]>;
34def vecspltisb : PatLeaf<(build_vector), [{
35 return PPC::isVecSplatImm(N, 1);
36}], VSPLTISB_get_imm>;
37
38// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
39def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
40 char Val;
41 PPC::isVecSplatImm(N, 2, &Val);
42 return getI32Imm(Val);
43}]>;
44def vecspltish : PatLeaf<(build_vector), [{
45 return PPC::isVecSplatImm(N, 2);
46}], VSPLTISH_get_imm>;
47
48// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
49def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
50 char Val;
51 PPC::isVecSplatImm(N, 4, &Val);
52 return getI32Imm(Val);
53}]>;
54def vecspltisw : PatLeaf<(build_vector), [{
55 return PPC::isVecSplatImm(N, 4);
56}], VSPLTISW_get_imm>;
57
Chris Lattnerb8a45c22006-03-26 04:57:17 +000058class isVDOT { // vector dot instruction.
59 list<Register> Defs = [CR6];
60 bit RC = 1;
61}
Chris Lattnerb22a04d2006-03-25 07:51:43 +000062
63//===----------------------------------------------------------------------===//
64// Instruction Definitions.
65
66def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
67 [(set VRRC:$rD, (v4f32 (undef)))]>;
68
69let isLoad = 1, PPC970_Unit = 2 in { // Loads.
70def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
71 "lvebx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000072 [(set VRRC:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +000073def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +000074 "lvehx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000075 [(set VRRC:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +000076def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +000077 "lvewx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000078 [(set VRRC:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +000079def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +000080 "lvx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000081 [(set VRRC:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
82def LVXL : XForm_1<31, 359, (ops VRRC:$vD, memrr:$src),
83 "lvxl $vD, $src", LdStGeneral,
84 [(set VRRC:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +000085}
86
Chris Lattner30a6aba2006-03-30 23:07:36 +000087def LVSL : XForm_1<31, 6, (ops VRRC:$vD, memrr:$src),
88 "lvsl $vD, $src", LdStGeneral,
89 [(set VRRC:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
90 PPC970_Unit_LSU;
91def LVSR : XForm_1<31, 38, (ops VRRC:$vD, memrr:$src),
92 "lvsl $vD, $src", LdStGeneral,
93 [(set VRRC:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
94 PPC970_Unit_LSU;
Chris Lattnerb22a04d2006-03-25 07:51:43 +000095
96let isStore = 1, noResults = 1, PPC970_Unit = 2 in { // Stores.
Chris Lattner48b61a72006-03-28 00:40:33 +000097def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, memrr:$dst),
98 "stvebx $rS, $dst", LdStGeneral,
99 [(int_ppc_altivec_stvebx VRRC:$rS, xoaddr:$dst)]>;
100def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, memrr:$dst),
101 "stvehx $rS, $dst", LdStGeneral,
102 [(int_ppc_altivec_stvehx VRRC:$rS, xoaddr:$dst)]>;
103def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, memrr:$dst),
104 "stvewx $rS, $dst", LdStGeneral,
105 [(int_ppc_altivec_stvewx VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000106def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
107 "stvx $rS, $dst", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000108 [(int_ppc_altivec_stvx VRRC:$rS, xoaddr:$dst)]>;
109def STVXL : XForm_8<31, 487, (ops VRRC:$rS, memrr:$dst),
110 "stvxl $rS, $dst", LdStGeneral,
111 [(int_ppc_altivec_stvxl VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000112}
113
114let PPC970_Unit = 5 in { // VALU Operations.
115// VA-Form instructions. 3-input AltiVec ops.
116def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
117 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
118 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
119 VRRC:$vB))]>,
120 Requires<[FPContractions]>;
121def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
122 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
123 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC),
124 VRRC:$vB)))]>,
125 Requires<[FPContractions]>;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000126def VMHADDSHS : VAForm_1a<32, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
127 "vmhaddshs $vD, $vA, $vB, $vC", VecFP,
128 [(set VRRC:$vD,
129 (int_ppc_altivec_vmhaddshs VRRC:$vA, VRRC:$vB, VRRC:$vC))]>;
130def VMHRADDSHS : VAForm_1a<33, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
131 "vmhraddshs $vD, $vA, $vB, $vC", VecFP,
132 [(set VRRC:$vD,
133 (int_ppc_altivec_vmhraddshs VRRC:$vA, VRRC:$vB, VRRC:$vC))]>;
Chris Lattnerfb143ce2006-03-27 03:34:17 +0000134def VPERM : VAForm_1a<43, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
135 "vperm $vD, $vA, $vB, $vC", VecPerm,
136 [(set VRRC:$vD,
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000137 (PPCvperm (v4f32 VRRC:$vA), VRRC:$vB, VRRC:$vC))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000138def VSLDOI : VAForm_2<44, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, u5imm:$SH),
139 "vsldoi $vD, $vA, $vB, $SH", VecFP,
140 [(set VRRC:$vD,
141 (int_ppc_altivec_vsldoi VRRC:$vA, VRRC:$vB,
142 imm:$SH))]>;
Chris Lattnerfb143ce2006-03-27 03:34:17 +0000143def VSEL : VAForm_1a<42, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
Chris Lattnerbd6be6f2006-03-26 22:38:43 +0000144 "vsel $vD, $vA, $vB, $vC", VecFP,
145 [(set VRRC:$vD,
146 (int_ppc_altivec_vsel VRRC:$vA, VRRC:$vB, VRRC:$vC))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000147
148// VX-Form instructions. AltiVec arithmetic ops.
Chris Lattner984f38b2006-03-25 08:01:02 +0000149def VADDCUW : VXForm_1<384, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
150 "vaddcuw $vD, $vA, $vB", VecFP,
151 [(set VRRC:$vD,
152 (int_ppc_altivec_vaddcuw VRRC:$vA, VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000153def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
154 "vaddfp $vD, $vA, $vB", VecFP,
155 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000156
157def VADDUBM : VXForm_1<0, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
158 "vaddubm $vD, $vA, $vB", VecGeneral,
159 [(set VRRC:$vD, (add (v16i8 VRRC:$vA), VRRC:$vB))]>;
160def VADDUHM : VXForm_1<64, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
161 "vadduhm $vD, $vA, $vB", VecGeneral,
162 [(set VRRC:$vD, (add (v8i16 VRRC:$vA), VRRC:$vB))]>;
163def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
164 "vadduwm $vD, $vA, $vB", VecGeneral,
165 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
166
Chris Lattner984f38b2006-03-25 08:01:02 +0000167def VADDSBS : VXForm_1<768, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
168 "vaddsbs $vD, $vA, $vB", VecFP,
169 [(set VRRC:$vD,
170 (int_ppc_altivec_vaddsbs VRRC:$vA, VRRC:$vB))]>;
171def VADDSHS : VXForm_1<832, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
172 "vaddshs $vD, $vA, $vB", VecFP,
173 [(set VRRC:$vD,
174 (int_ppc_altivec_vaddshs VRRC:$vA, VRRC:$vB))]>;
175def VADDSWS : VXForm_1<896, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
176 "vaddsws $vD, $vA, $vB", VecFP,
177 [(set VRRC:$vD,
178 (int_ppc_altivec_vaddsws VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000179
Chris Lattner984f38b2006-03-25 08:01:02 +0000180def VADDUBS : VXForm_1<512, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
181 "vaddubs $vD, $vA, $vB", VecFP,
182 [(set VRRC:$vD,
183 (int_ppc_altivec_vaddubs VRRC:$vA, VRRC:$vB))]>;
184def VADDUHS : VXForm_1<576, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
185 "vadduhs $vD, $vA, $vB", VecFP,
186 [(set VRRC:$vD,
187 (int_ppc_altivec_vadduhs VRRC:$vA, VRRC:$vB))]>;
Chris Lattner984f38b2006-03-25 08:01:02 +0000188def VADDUWS : VXForm_1<640, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
189 "vadduws $vD, $vA, $vB", VecFP,
190 [(set VRRC:$vD,
191 (int_ppc_altivec_vadduws VRRC:$vA, VRRC:$vB))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000192def VAND : VXForm_1<1028, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
193 "vand $vD, $vA, $vB", VecFP,
194 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), VRRC:$vB))]>;
195def VANDC : VXForm_1<1092, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
196 "vandc $vD, $vA, $vB", VecFP,
Chris Lattneraf9136b2006-03-25 23:10:40 +0000197 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), (vnot VRRC:$vB)))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000198
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000199def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
200 "vcfsx $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000201 [(set VRRC:$vD,
202 (int_ppc_altivec_vcfsx VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000203def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
204 "vcfux $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000205 [(set VRRC:$vD,
206 (int_ppc_altivec_vcfux VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000207def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
208 "vctsxs $vD, $vB, $UIMM", VecFP,
209 []>;
210def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
211 "vctuxs $vD, $vB, $UIMM", VecFP,
212 []>;
213def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
214 "vexptefp $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000215 [(set VRRC:$vD, (int_ppc_altivec_vexptefp VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000216def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
217 "vlogefp $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000218 [(set VRRC:$vD, (int_ppc_altivec_vlogefp VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000219def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
220 "vmaxfp $vD, $vA, $vB", VecFP,
221 []>;
222def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
223 "vminfp $vD, $vA, $vB", VecFP,
224 []>;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000225def VMRGHH : VXForm_1<76, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
226 "vmrghh $vD, $vA, $vB", VecFP,
227 [(set VRRC:$vD,
228 (int_ppc_altivec_vmrghh VRRC:$vA, VRRC:$vB))]>;
229def VMRGHW : VXForm_1<140, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
Nate Begeman816cee22006-03-28 04:18:18 +0000230 "vmrghw $vD, $vA, $vB", VecFP,
Nate Begeman98e70cc2006-03-28 04:15:58 +0000231 [(set VRRC:$vD,
232 (int_ppc_altivec_vmrghw VRRC:$vA, VRRC:$vB))]>;
233def VMRGLH : VXForm_1<332, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
234 "vmrglh $vD, $vA, $vB", VecFP,
235 [(set VRRC:$vD,
236 (int_ppc_altivec_vmrglh VRRC:$vA, VRRC:$vB))]>;
237def VMRGLW : VXForm_1<396, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
Nate Begeman816cee22006-03-28 04:18:18 +0000238 "vmrglw $vD, $vA, $vB", VecFP,
Nate Begeman98e70cc2006-03-28 04:15:58 +0000239 [(set VRRC:$vD,
240 (int_ppc_altivec_vmrglw VRRC:$vA, VRRC:$vB))]>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000241
242def VMULESB : VXForm_1<776, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
243 "vmulesb $vD, $vA, $vB", VecFP,
244 [(set VRRC:$vD,
245 (int_ppc_altivec_vmulesb VRRC:$vA, VRRC:$vB))]>;
246def VMULESH : VXForm_1<840, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
247 "vmulesh $vD, $vA, $vB", VecFP,
248 [(set VRRC:$vD,
249 (int_ppc_altivec_vmulesh VRRC:$vA, VRRC:$vB))]>;
250def VMULEUB : VXForm_1<520, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
251 "vmuleub $vD, $vA, $vB", VecFP,
252 [(set VRRC:$vD,
253 (int_ppc_altivec_vmuleub VRRC:$vA, VRRC:$vB))]>;
254def VMULEUH : VXForm_1<584, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
255 "vmuleuh $vD, $vA, $vB", VecFP,
256 [(set VRRC:$vD,
257 (int_ppc_altivec_vmuleuh VRRC:$vA, VRRC:$vB))]>;
258def VMULOSB : VXForm_1<264, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
259 "vmulosb $vD, $vA, $vB", VecFP,
260 [(set VRRC:$vD,
261 (int_ppc_altivec_vmulosb VRRC:$vA, VRRC:$vB))]>;
262
263
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000264def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
265 "vrefp $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000266 [(set VRRC:$vD, (int_ppc_altivec_vrefp VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000267def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
268 "vrfim $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000269 [(set VRRC:$vD, (int_ppc_altivec_vrfim VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000270def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
271 "vrfin $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000272 [(set VRRC:$vD, (int_ppc_altivec_vrfin VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000273def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
274 "vrfip $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000275 [(set VRRC:$vD, (int_ppc_altivec_vrfip VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000276def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
277 "vrfiz $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000278 [(set VRRC:$vD, (int_ppc_altivec_vrfiz VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000279def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
280 "vrsqrtefp $vD, $vB", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000281 [(set VRRC:$vD,(int_ppc_altivec_vrsqrtefp VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000282def VSUBCUW : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
283 "vsubcuw $vD, $vA, $vB", VecFP,
284 [(set VRRC:$vD,
285 (int_ppc_altivec_vsubcuw VRRC:$vA, VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000286def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
287 "vsubfp $vD, $vA, $vB", VecFP,
288 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000289
290def VSUBUBM : VXForm_1<1024, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
291 "vsububm $vD, $vA, $vB", VecGeneral,
292 [(set VRRC:$vD, (sub (v16i8 VRRC:$vA), VRRC:$vB))]>;
293def VSUBUHM : VXForm_1<1088, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
294 "vsubuhm $vD, $vA, $vB", VecGeneral,
295 [(set VRRC:$vD, (sub (v8i16 VRRC:$vA), VRRC:$vB))]>;
296def VSUBUWM : VXForm_1<1152, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
297 "vsubuwm $vD, $vA, $vB", VecGeneral,
298 [(set VRRC:$vD, (sub (v4i32 VRRC:$vA), VRRC:$vB))]>;
299
300def VSUBSBS : VXForm_1<1792, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
301 "vsubsbs $vD, $vA, $vB", VecFP,
302 [(set VRRC:$vD,
303 (int_ppc_altivec_vsubsbs VRRC:$vA, VRRC:$vB))]>;
304def VSUBSHS : VXForm_1<1856, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
305 "vsubshs $vD, $vA, $vB", VecFP,
306 [(set VRRC:$vD,
307 (int_ppc_altivec_vsubshs VRRC:$vA, VRRC:$vB))]>;
308def VSUBSWS : VXForm_1<1920, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
309 "vsubsws $vD, $vA, $vB", VecFP,
310 [(set VRRC:$vD,
311 (int_ppc_altivec_vsubsws VRRC:$vA, VRRC:$vB))]>;
312
313def VSUBUBS : VXForm_1<1536, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
314 "vsububs $vD, $vA, $vB", VecFP,
315 [(set VRRC:$vD,
316 (int_ppc_altivec_vsububs VRRC:$vA, VRRC:$vB))]>;
317def VSUBUHS : VXForm_1<1600, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
318 "vsubuhs $vD, $vA, $vB", VecFP,
319 [(set VRRC:$vD,
320 (int_ppc_altivec_vsubuhs VRRC:$vA, VRRC:$vB))]>;
321def VSUBUWS : VXForm_1<1664, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
322 "vsubuws $vD, $vA, $vB", VecFP,
323 [(set VRRC:$vD,
324 (int_ppc_altivec_vsubuws VRRC:$vA, VRRC:$vB))]>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000325
326def VSUMSWS : VXForm_1<1928, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
327 "vsumsws $vD, $vA, $vB", VecFP,
328 [(set VRRC:$vD,
329 (int_ppc_altivec_vsumsws VRRC:$vA, VRRC:$vB))]>;
330def VSUM2SWS: VXForm_1<1672, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
331 "vsum2sws $vD, $vA, $vB", VecFP,
332 [(set VRRC:$vD,
333 (int_ppc_altivec_vsum2sws VRRC:$vA, VRRC:$vB))]>;
334def VSUM4SBS: VXForm_1<1672, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
335 "vsum4sbs $vD, $vA, $vB", VecFP,
336 [(set VRRC:$vD,
337 (int_ppc_altivec_vsum4sbs VRRC:$vA, VRRC:$vB))]>;
338def VSUM4SHS: VXForm_1<1608, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
339 "vsum4shs $vD, $vA, $vB", VecFP,
340 [(set VRRC:$vD,
341 (int_ppc_altivec_vsum4shs VRRC:$vA, VRRC:$vB))]>;
342def VSUM4UBS: VXForm_1<1544, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
343 "vsum4ubs $vD, $vA, $vB", VecFP,
344 [(set VRRC:$vD,
345 (int_ppc_altivec_vsum4ubs VRRC:$vA, VRRC:$vB))]>;
346
Chris Lattner2430a5f2006-03-25 22:16:05 +0000347def VNOR : VXForm_1<1284, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
348 "vnor $vD, $vA, $vB", VecFP,
Chris Lattner6509ae82006-03-25 23:05:29 +0000349 [(set VRRC:$vD, (vnot (or (v4i32 VRRC:$vA), VRRC:$vB)))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000350def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
351 "vor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000352 [(set VRRC:$vD, (or (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000353def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
354 "vxor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000355 [(set VRRC:$vD, (xor (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000356
Chris Lattnerecc219b2006-03-28 02:29:37 +0000357def VRLB : VXForm_1<4, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
358 "vrlb $vD, $vA, $vB", VecFP,
359 [(set VRRC:$vD,
360 (int_ppc_altivec_vrlb VRRC:$vA, VRRC:$vB))]>;
361def VRLH : VXForm_1<68, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
362 "vrlh $vD, $vA, $vB", VecFP,
363 [(set VRRC:$vD,
364 (int_ppc_altivec_vrlh VRRC:$vA, VRRC:$vB))]>;
365def VRLW : VXForm_1<132, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
366 "vrlw $vD, $vA, $vB", VecFP,
367 [(set VRRC:$vD,
368 (int_ppc_altivec_vrlw VRRC:$vA, VRRC:$vB))]>;
369
370def VSLO : VXForm_1<1036, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
371 "vslo $vD, $vA, $vB", VecFP,
372 [(set VRRC:$vD,
373 (int_ppc_altivec_vslo VRRC:$vA, VRRC:$vB))]>;
374def VSLB : VXForm_1<260, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
375 "vslb $vD, $vA, $vB", VecFP,
376 [(set VRRC:$vD,
377 (int_ppc_altivec_vslb VRRC:$vA, VRRC:$vB))]>;
378def VSLH : VXForm_1<324, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
379 "vslh $vD, $vA, $vB", VecFP,
380 [(set VRRC:$vD,
381 (int_ppc_altivec_vslh VRRC:$vA, VRRC:$vB))]>;
382def VSLW : VXForm_1<388, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
383 "vslw $vD, $vA, $vB", VecFP,
384 [(set VRRC:$vD,
385 (int_ppc_altivec_vslw VRRC:$vA, VRRC:$vB))]>;
386
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000387def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
388 "vspltb $vD, $vB, $UIMM", VecPerm,
389 []>;
390def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
391 "vsplth $vD, $vB, $UIMM", VecPerm,
392 []>;
393def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
394 "vspltw $vD, $vB, $UIMM", VecPerm,
395 [(set VRRC:$vD, (vector_shuffle (v4f32 VRRC:$vB), (undef),
396 VSPLT_shuffle_mask:$UIMM))]>;
397
Chris Lattnerecc219b2006-03-28 02:29:37 +0000398def VSR : VXForm_1<708, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
399 "vsr $vD, $vA, $vB", VecFP,
400 [(set VRRC:$vD,
401 (int_ppc_altivec_vsr VRRC:$vA, VRRC:$vB))]>;
402def VSRO : VXForm_1<1100, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
403 "vsro $vD, $vA, $vB", VecFP,
404 [(set VRRC:$vD,
405 (int_ppc_altivec_vsro VRRC:$vA, VRRC:$vB))]>;
406def VSRAB : VXForm_1<772, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
407 "vsrab $vD, $vA, $vB", VecFP,
408 [(set VRRC:$vD,
409 (int_ppc_altivec_vsrab VRRC:$vA, VRRC:$vB))]>;
410def VSRAH : VXForm_1<836, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
411 "vsrah $vD, $vA, $vB", VecFP,
412 [(set VRRC:$vD,
413 (int_ppc_altivec_vsrah VRRC:$vA, VRRC:$vB))]>;
414def VSRAW : VXForm_1<900, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
415 "vsraw $vD, $vA, $vB", VecFP,
416 [(set VRRC:$vD,
417 (int_ppc_altivec_vsraw VRRC:$vA, VRRC:$vB))]>;
418def VSRB : VXForm_1<516, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
419 "vsrb $vD, $vA, $vB", VecFP,
420 [(set VRRC:$vD,
421 (int_ppc_altivec_vsrb VRRC:$vA, VRRC:$vB))]>;
422def VSRH : VXForm_1<580, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
423 "vsrh $vD, $vA, $vB", VecFP,
424 [(set VRRC:$vD,
425 (int_ppc_altivec_vsrh VRRC:$vA, VRRC:$vB))]>;
426def VSRW : VXForm_1<644, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
427 "vsrw $vD, $vA, $vB", VecFP,
428 [(set VRRC:$vD,
429 (int_ppc_altivec_vsrw VRRC:$vA, VRRC:$vB))]>;
430
431
Chris Lattnereeaf72a2006-03-27 03:28:57 +0000432def VSPLTISB : VXForm_3<780, (ops VRRC:$vD, s5imm:$SIMM),
433 "vspltisb $vD, $SIMM", VecPerm,
434 [(set VRRC:$vD, (v4f32 vecspltisb:$SIMM))]>;
435def VSPLTISH : VXForm_3<844, (ops VRRC:$vD, s5imm:$SIMM),
436 "vspltish $vD, $SIMM", VecPerm,
437 [(set VRRC:$vD, (v4f32 vecspltish:$SIMM))]>;
438def VSPLTISW : VXForm_3<908, (ops VRRC:$vD, s5imm:$SIMM),
439 "vspltisw $vD, $SIMM", VecPerm,
440 [(set VRRC:$vD, (v4f32 vecspltisw:$SIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000441
Chris Lattner30a6aba2006-03-30 23:07:36 +0000442// Vector Pack.
443def VPKPX : VXForm_1<782, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
444 "vpkpx $vD, $vA, $vB", VecFP,
445 [(set VRRC:$vD,
446 (int_ppc_altivec_vpkpx VRRC:$vA, VRRC:$vB))]>;
447def VPKSHSS : VXForm_1<398, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
448 "vpkshss $vD, $vA, $vB", VecFP,
449 [(set VRRC:$vD,
450 (int_ppc_altivec_vpkshss VRRC:$vA, VRRC:$vB))]>;
451def VPKSHUS : VXForm_1<270, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
452 "vpkshus $vD, $vA, $vB", VecFP,
453 [(set VRRC:$vD,
454 (int_ppc_altivec_vpkshus VRRC:$vA, VRRC:$vB))]>;
455def VPKSWSS : VXForm_1<462, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
456 "vpkswss $vD, $vA, $vB", VecFP,
457 [(set VRRC:$vD,
458 (int_ppc_altivec_vpkswss VRRC:$vA, VRRC:$vB))]>;
459def VPKSWUS : VXForm_1<334, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
460 "vpkswus $vD, $vA, $vB", VecFP,
461 [(set VRRC:$vD,
462 (int_ppc_altivec_vpkswus VRRC:$vA, VRRC:$vB))]>;
463def VPKUHUM : VXForm_1<14, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
464 "vpkuhum $vD, $vA, $vB", VecFP,
465 [/*TODO*/]>;
466def VPKUHUS : VXForm_1<142, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
467 "vpkuhus $vD, $vA, $vB", VecFP,
468 [(set VRRC:$vD,
469 (int_ppc_altivec_vpkuhus VRRC:$vA, VRRC:$vB))]>;
470def VPKUWUM : VXForm_1<78, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
471 "vpkuwum $vD, $vA, $vB", VecFP,
472 [/*TODO*/]>;
473def VPKUWUS : VXForm_1<206, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
474 "vpkuwus $vD, $vA, $vB", VecFP,
475 [(set VRRC:$vD,
476 (int_ppc_altivec_vpkuwus VRRC:$vA, VRRC:$vB))]>;
477
478// Vector Unpack.
479def VUPKHPX : VXForm_2<846, (ops VRRC:$vD, VRRC:$vB),
480 "vupkhpx $vD, $vB", VecFP,
481 [(set VRRC:$vD, (int_ppc_altivec_vupkhpx VRRC:$vB))]>;
482def VUPKHSB : VXForm_2<526, (ops VRRC:$vD, VRRC:$vB),
483 "vupkhsb $vD, $vB", VecFP,
484 [(set VRRC:$vD, (int_ppc_altivec_vupkhsb VRRC:$vB))]>;
485def VUPKHSH : VXForm_2<590, (ops VRRC:$vD, VRRC:$vB),
486 "vupkhsh $vD, $vB", VecFP,
487 [(set VRRC:$vD, (int_ppc_altivec_vupkhsh VRRC:$vB))]>;
488def VUPKLPX : VXForm_2<974, (ops VRRC:$vD, VRRC:$vB),
489 "vupklpx $vD, $vB", VecFP,
490 [(set VRRC:$vD, (int_ppc_altivec_vupklpx VRRC:$vB))]>;
491def VUPKLSB : VXForm_2<654, (ops VRRC:$vD, VRRC:$vB),
492 "vupklsb $vD, $vB", VecFP,
493 [(set VRRC:$vD, (int_ppc_altivec_vupklsb VRRC:$vB))]>;
494def VUPKLSH : VXForm_2<718, (ops VRRC:$vD, VRRC:$vB),
495 "vupklsh $vD, $vB", VecFP,
496 [(set VRRC:$vD, (int_ppc_altivec_vupklsh VRRC:$vB))]>;
497
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000498
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000499// Altivec Comparisons.
500
501// f32 element comparisons.
502def VCMPBFP : VXRForm_1<966, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
503 "vcmpbfp $vD, $vA, $vB", VecFPCompare,
504 [(set VRRC:$vD,
505 (int_ppc_altivec_vcmpbfp VRRC:$vA, VRRC:$vB))]>;
506def VCMPBFPo : VXRForm_1<966, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
507 "vcmpbfp. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000508 [(set VRRC:$vD, (v4f32
509 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 966)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000510def VCMPEQFP : VXRForm_1<198, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
511 "vcmpeqfp $vD, $vA, $vB", VecFPCompare,
512 [(set VRRC:$vD,
513 (int_ppc_altivec_vcmpeqfp VRRC:$vA, VRRC:$vB))]>;
514def VCMPEQFPo : VXRForm_1<198, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
515 "vcmpeqfp. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000516 [(set VRRC:$vD, (v4f32
517 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 198)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000518def VCMPGEFP : VXRForm_1<454, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
519 "vcmpgefp $vD, $vA, $vB", VecFPCompare,
520 [(set VRRC:$vD,
521 (int_ppc_altivec_vcmpgefp VRRC:$vA, VRRC:$vB))]>;
522def VCMPGEFPo : VXRForm_1<454, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
523 "vcmpgefp. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000524 [(set VRRC:$vD, (v4f32
525 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 454)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000526def VCMPGTFP : VXRForm_1<710, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
527 "vcmpgtfp $vD, $vA, $vB", VecFPCompare,
528 [(set VRRC:$vD,
529 (int_ppc_altivec_vcmpgtfp VRRC:$vA, VRRC:$vB))]>;
530def VCMPGTFPo : VXRForm_1<710, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
531 "vcmpgtfp. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000532 [(set VRRC:$vD, (v4f32
533 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 710)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000534
535// i8 element comparisons.
536def VCMPEQUB : VXRForm_1<6, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
537 "vcmpequb $vD, $vA, $vB", VecFPCompare,
538 [(set VRRC:$vD,
539 (int_ppc_altivec_vcmpequb VRRC:$vA, VRRC:$vB))]>;
540def VCMPEQUBo : VXRForm_1<6, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
541 "vcmpequb. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000542 [(set VRRC:$vD, (v16i8
543 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 6)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000544def VCMPGTSB : VXRForm_1<774, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
545 "vcmpgtsb $vD, $vA, $vB", VecFPCompare,
546 [(set VRRC:$vD,
547 (int_ppc_altivec_vcmpgtsb VRRC:$vA, VRRC:$vB))]>;
548def VCMPGTSBo : VXRForm_1<774, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
549 "vcmpgtsb. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000550 [(set VRRC:$vD, (v16i8
551 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 774)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000552def VCMPGTUB : VXRForm_1<518, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
553 "vcmpgtub $vD, $vA, $vB", VecFPCompare,
554 [(set VRRC:$vD,
555 (int_ppc_altivec_vcmpgtub VRRC:$vA, VRRC:$vB))]>;
556def VCMPGTUBo : VXRForm_1<518, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
557 "vcmpgtub. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000558 [(set VRRC:$vD, (v16i8
559 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 518)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000560
561// i16 element comparisons.
562def VCMPEQUH : VXRForm_1<70, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
563 "vcmpequh $vD, $vA, $vB", VecFPCompare,
564 [(set VRRC:$vD,
565 (int_ppc_altivec_vcmpequh VRRC:$vA, VRRC:$vB))]>;
566def VCMPEQUHo : VXRForm_1<70, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
567 "vcmpequh. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000568 [(set VRRC:$vD, (v8i16
569 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 70)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000570def VCMPGTSH : VXRForm_1<838, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
571 "vcmpgtsh $vD, $vA, $vB", VecFPCompare,
572 [(set VRRC:$vD,
573 (int_ppc_altivec_vcmpgtsh VRRC:$vA, VRRC:$vB))]>;
574def VCMPGTSHo : VXRForm_1<838, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
575 "vcmpgtsh. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000576 [(set VRRC:$vD, (v8i16
577 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 838)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000578def VCMPGTUH : VXRForm_1<582, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
579 "vcmpgtuh $vD, $vA, $vB", VecFPCompare,
580 [(set VRRC:$vD,
581 (int_ppc_altivec_vcmpgtuh VRRC:$vA, VRRC:$vB))]>;
582def VCMPGTUHo : VXRForm_1<582, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
583 "vcmpgtuh. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000584 [(set VRRC:$vD, (v8i16
585 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 582)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000586
587// i32 element comparisons.
588def VCMPEQUW : VXRForm_1<134, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
589 "vcmpequw $vD, $vA, $vB", VecFPCompare,
590 [(set VRRC:$vD,
591 (int_ppc_altivec_vcmpequw VRRC:$vA, VRRC:$vB))]>;
592def VCMPEQUWo : VXRForm_1<134, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
593 "vcmpequw. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000594 [(set VRRC:$vD, (v4i32
595 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 134)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000596def VCMPGTSW : VXRForm_1<902, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
597 "vcmpgtsw $vD, $vA, $vB", VecFPCompare,
598 [(set VRRC:$vD,
599 (int_ppc_altivec_vcmpgtsw VRRC:$vA, VRRC:$vB))]>;
600def VCMPGTSWo : VXRForm_1<902, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
601 "vcmpgtsw. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000602 [(set VRRC:$vD, (v4i32
603 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 902)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000604def VCMPGTUW : VXRForm_1<646, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
605 "vcmpgtuw $vD, $vA, $vB", VecFPCompare,
606 [(set VRRC:$vD,
607 (int_ppc_altivec_vcmpgtuw VRRC:$vA, VRRC:$vB))]>;
608def VCMPGTUWo : VXRForm_1<646, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
609 "vcmpgtuw. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000610 [(set VRRC:$vD, (v4i32
611 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 646)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000612
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000613def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
614 "vxor $vD, $vD, $vD", VecFP,
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000615 [(set VRRC:$vD, (v4f32 immAllZerosV))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000616}
617
618//===----------------------------------------------------------------------===//
619// Additional Altivec Patterns
620//
621
622// Undef/Zero.
623def : Pat<(v16i8 (undef)), (v16i8 (IMPLICIT_DEF_VRRC))>;
624def : Pat<(v8i16 (undef)), (v8i16 (IMPLICIT_DEF_VRRC))>;
625def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000626def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0))>;
627def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0))>;
628def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000629
630// Loads.
631def : Pat<(v16i8 (load xoaddr:$src)), (v16i8 (LVX xoaddr:$src))>;
632def : Pat<(v8i16 (load xoaddr:$src)), (v8i16 (LVX xoaddr:$src))>;
633def : Pat<(v4i32 (load xoaddr:$src)), (v4i32 (LVX xoaddr:$src))>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000634def : Pat<(v4f32 (load xoaddr:$src)), (v4f32 (LVX xoaddr:$src))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000635
636// Stores.
637def : Pat<(store (v16i8 VRRC:$rS), xoaddr:$dst),
638 (STVX (v16i8 VRRC:$rS), xoaddr:$dst)>;
639def : Pat<(store (v8i16 VRRC:$rS), xoaddr:$dst),
640 (STVX (v8i16 VRRC:$rS), xoaddr:$dst)>;
641def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
642 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000643def : Pat<(store (v4f32 VRRC:$rS), xoaddr:$dst),
644 (STVX (v4f32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000645
646// Bit conversions.
647def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
648def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
649def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
650
651def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
652def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
653def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
654
655def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
656def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
657def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
658
659def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
660def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
661def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
662
663// Immediate vector formation with vsplti*.
664def : Pat<(v16i8 vecspltisb:$invec), (v16i8 (VSPLTISB vecspltisb:$invec))>;
665def : Pat<(v16i8 vecspltish:$invec), (v16i8 (VSPLTISH vecspltish:$invec))>;
666def : Pat<(v16i8 vecspltisw:$invec), (v16i8 (VSPLTISW vecspltisw:$invec))>;
667
668def : Pat<(v8i16 vecspltisb:$invec), (v8i16 (VSPLTISB vecspltisb:$invec))>;
669def : Pat<(v8i16 vecspltish:$invec), (v8i16 (VSPLTISH vecspltish:$invec))>;
670def : Pat<(v8i16 vecspltisw:$invec), (v8i16 (VSPLTISW vecspltisw:$invec))>;
671
672def : Pat<(v4i32 vecspltisb:$invec), (v4i32 (VSPLTISB vecspltisb:$invec))>;
673def : Pat<(v4i32 vecspltish:$invec), (v4i32 (VSPLTISH vecspltish:$invec))>;
674def : Pat<(v4i32 vecspltisw:$invec), (v4i32 (VSPLTISW vecspltisw:$invec))>;
675
Chris Lattner2430a5f2006-03-25 22:16:05 +0000676// Logical Operations
677def : Pat<(v16i8 (and VRRC:$A, VRRC:$B)), (v16i8 (VAND VRRC:$A, VRRC:$B))>;
678def : Pat<(v8i16 (and VRRC:$A, VRRC:$B)), (v8i16 (VAND VRRC:$A, VRRC:$B))>;
679def : Pat<(v16i8 (or VRRC:$A, VRRC:$B)), (v16i8 (VOR VRRC:$A, VRRC:$B))>;
680def : Pat<(v8i16 (or VRRC:$A, VRRC:$B)), (v8i16 (VOR VRRC:$A, VRRC:$B))>;
681def : Pat<(v16i8 (xor VRRC:$A, VRRC:$B)), (v16i8 (VXOR VRRC:$A, VRRC:$B))>;
682def : Pat<(v8i16 (xor VRRC:$A, VRRC:$B)), (v8i16 (VXOR VRRC:$A, VRRC:$B))>;
Chris Lattner6509ae82006-03-25 23:05:29 +0000683def : Pat<(v16i8 (vnot (or VRRC:$A, VRRC:$B))),(v16i8 (VNOR VRRC:$A, VRRC:$B))>;
684def : Pat<(v8i16 (vnot (or VRRC:$A, VRRC:$B))),(v8i16 (VNOR VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000685def : Pat<(v16i8 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000686 (v16i8 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000687def : Pat<(v8i16 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000688 (v8i16 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000689
690def : Pat<(fmul VRRC:$vA, VRRC:$vB),
691 (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>;
692
693// Fused multiply add and multiply sub for packed float. These are represented
694// separately from the real instructions above, for operations that must have
695// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
696def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
697 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
698def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
699 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
700
701def : Pat<(int_ppc_altivec_vmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
702 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
703def : Pat<(int_ppc_altivec_vnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
704 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000705def : Pat<(int_ppc_altivec_vperm VRRC:$A, VRRC:$B, VRRC:$C),
706 (VPERM VRRC:$A, VRRC:$B, VRRC:$C)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000707def : Pat<(vector_shuffle (v4i32 VRRC:$vB), (undef), VSPLT_shuffle_mask:$UIMM),
708 (v4i32 (VSPLTW VSPLT_shuffle_mask:$UIMM, VRRC:$vB))>;
709
710def : Pat<(PPCvperm (v4i32 VRRC:$vA), VRRC:$vB, VRRC:$vC),
711 (v4i32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
712