blob: c02f78bc9ccb3ab111c2e54301cd25d8f88e3c5c [file] [log] [blame]
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001//===- PPCInstrAltivec.td - The PowerPC Altivec Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
18// VSPLT_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
19def VSPLT_get_imm : SDNodeXForm<build_vector, [{
20 return getI32Imm(PPC::getVSPLTImmediate(N));
21}]>;
22
23def VSPLT_shuffle_mask : PatLeaf<(build_vector), [{
24 return PPC::isSplatShuffleMask(N);
25}], VSPLT_get_imm>;
26
Chris Lattnerb22a04d2006-03-25 07:51:43 +000027
28// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
29def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
30 char Val;
31 PPC::isVecSplatImm(N, 1, &Val);
32 return getI32Imm(Val);
33}]>;
34def vecspltisb : PatLeaf<(build_vector), [{
35 return PPC::isVecSplatImm(N, 1);
36}], VSPLTISB_get_imm>;
37
38// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
39def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
40 char Val;
41 PPC::isVecSplatImm(N, 2, &Val);
42 return getI32Imm(Val);
43}]>;
44def vecspltish : PatLeaf<(build_vector), [{
45 return PPC::isVecSplatImm(N, 2);
46}], VSPLTISH_get_imm>;
47
48// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
49def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
50 char Val;
51 PPC::isVecSplatImm(N, 4, &Val);
52 return getI32Imm(Val);
53}]>;
54def vecspltisw : PatLeaf<(build_vector), [{
55 return PPC::isVecSplatImm(N, 4);
56}], VSPLTISW_get_imm>;
57
Chris Lattnerb8a45c22006-03-26 04:57:17 +000058class isVDOT { // vector dot instruction.
59 list<Register> Defs = [CR6];
60 bit RC = 1;
61}
Chris Lattnerb22a04d2006-03-25 07:51:43 +000062
63//===----------------------------------------------------------------------===//
64// Instruction Definitions.
65
66def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
67 [(set VRRC:$rD, (v4f32 (undef)))]>;
68
69let isLoad = 1, PPC970_Unit = 2 in { // Loads.
70def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
71 "lvebx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000072 [(set VRRC:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +000073def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +000074 "lvehx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000075 [(set VRRC:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +000076def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +000077 "lvewx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000078 [(set VRRC:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +000079def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +000080 "lvx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000081 [(set VRRC:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
82def LVXL : XForm_1<31, 359, (ops VRRC:$vD, memrr:$src),
83 "lvxl $vD, $src", LdStGeneral,
84 [(set VRRC:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +000085}
86
87def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
88 "lvsl $vD, $base, $rA", LdStGeneral,
89 []>, PPC970_Unit_LSU;
90def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
91 "lvsl $vD, $base, $rA", LdStGeneral,
92 []>, PPC970_Unit_LSU;
93
94let isStore = 1, noResults = 1, PPC970_Unit = 2 in { // Stores.
Chris Lattner48b61a72006-03-28 00:40:33 +000095def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, memrr:$dst),
96 "stvebx $rS, $dst", LdStGeneral,
97 [(int_ppc_altivec_stvebx VRRC:$rS, xoaddr:$dst)]>;
98def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, memrr:$dst),
99 "stvehx $rS, $dst", LdStGeneral,
100 [(int_ppc_altivec_stvehx VRRC:$rS, xoaddr:$dst)]>;
101def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, memrr:$dst),
102 "stvewx $rS, $dst", LdStGeneral,
103 [(int_ppc_altivec_stvewx VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000104def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
105 "stvx $rS, $dst", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000106 [(int_ppc_altivec_stvx VRRC:$rS, xoaddr:$dst)]>;
107def STVXL : XForm_8<31, 487, (ops VRRC:$rS, memrr:$dst),
108 "stvxl $rS, $dst", LdStGeneral,
109 [(int_ppc_altivec_stvxl VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000110}
111
112let PPC970_Unit = 5 in { // VALU Operations.
113// VA-Form instructions. 3-input AltiVec ops.
114def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
115 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
116 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
117 VRRC:$vB))]>,
118 Requires<[FPContractions]>;
119def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
120 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
121 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC),
122 VRRC:$vB)))]>,
123 Requires<[FPContractions]>;
124
Chris Lattnerfb143ce2006-03-27 03:34:17 +0000125def VPERM : VAForm_1a<43, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
126 "vperm $vD, $vA, $vB, $vC", VecPerm,
127 [(set VRRC:$vD,
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000128 (PPCvperm (v4f32 VRRC:$vA), VRRC:$vB, VRRC:$vC))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000129def VSLDOI : VAForm_2<44, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, u5imm:$SH),
130 "vsldoi $vD, $vA, $vB, $SH", VecFP,
131 [(set VRRC:$vD,
132 (int_ppc_altivec_vsldoi VRRC:$vA, VRRC:$vB,
133 imm:$SH))]>;
Chris Lattnerfb143ce2006-03-27 03:34:17 +0000134def VSEL : VAForm_1a<42, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
Chris Lattnerbd6be6f2006-03-26 22:38:43 +0000135 "vsel $vD, $vA, $vB, $vC", VecFP,
136 [(set VRRC:$vD,
137 (int_ppc_altivec_vsel VRRC:$vA, VRRC:$vB, VRRC:$vC))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000138
139// VX-Form instructions. AltiVec arithmetic ops.
Chris Lattner984f38b2006-03-25 08:01:02 +0000140def VADDCUW : VXForm_1<384, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
141 "vaddcuw $vD, $vA, $vB", VecFP,
142 [(set VRRC:$vD,
143 (int_ppc_altivec_vaddcuw VRRC:$vA, VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000144def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
145 "vaddfp $vD, $vA, $vB", VecFP,
146 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000147
148def VADDUBM : VXForm_1<0, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
149 "vaddubm $vD, $vA, $vB", VecGeneral,
150 [(set VRRC:$vD, (add (v16i8 VRRC:$vA), VRRC:$vB))]>;
151def VADDUHM : VXForm_1<64, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
152 "vadduhm $vD, $vA, $vB", VecGeneral,
153 [(set VRRC:$vD, (add (v8i16 VRRC:$vA), VRRC:$vB))]>;
154def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
155 "vadduwm $vD, $vA, $vB", VecGeneral,
156 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
157
Chris Lattner984f38b2006-03-25 08:01:02 +0000158def VADDSBS : VXForm_1<768, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
159 "vaddsbs $vD, $vA, $vB", VecFP,
160 [(set VRRC:$vD,
161 (int_ppc_altivec_vaddsbs VRRC:$vA, VRRC:$vB))]>;
162def VADDSHS : VXForm_1<832, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
163 "vaddshs $vD, $vA, $vB", VecFP,
164 [(set VRRC:$vD,
165 (int_ppc_altivec_vaddshs VRRC:$vA, VRRC:$vB))]>;
166def VADDSWS : VXForm_1<896, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
167 "vaddsws $vD, $vA, $vB", VecFP,
168 [(set VRRC:$vD,
169 (int_ppc_altivec_vaddsws VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000170
Chris Lattner984f38b2006-03-25 08:01:02 +0000171def VADDUBS : VXForm_1<512, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
172 "vaddubs $vD, $vA, $vB", VecFP,
173 [(set VRRC:$vD,
174 (int_ppc_altivec_vaddubs VRRC:$vA, VRRC:$vB))]>;
175def VADDUHS : VXForm_1<576, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
176 "vadduhs $vD, $vA, $vB", VecFP,
177 [(set VRRC:$vD,
178 (int_ppc_altivec_vadduhs VRRC:$vA, VRRC:$vB))]>;
Chris Lattner984f38b2006-03-25 08:01:02 +0000179def VADDUWS : VXForm_1<640, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
180 "vadduws $vD, $vA, $vB", VecFP,
181 [(set VRRC:$vD,
182 (int_ppc_altivec_vadduws VRRC:$vA, VRRC:$vB))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000183def VAND : VXForm_1<1028, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
184 "vand $vD, $vA, $vB", VecFP,
185 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), VRRC:$vB))]>;
186def VANDC : VXForm_1<1092, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
187 "vandc $vD, $vA, $vB", VecFP,
Chris Lattneraf9136b2006-03-25 23:10:40 +0000188 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), (vnot VRRC:$vB)))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000189
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000190def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
191 "vcfsx $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000192 [(set VRRC:$vD,
193 (int_ppc_altivec_vcfsx VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000194def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
195 "vcfux $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000196 [(set VRRC:$vD,
197 (int_ppc_altivec_vcfux VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000198def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
199 "vctsxs $vD, $vB, $UIMM", VecFP,
200 []>;
201def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
202 "vctuxs $vD, $vB, $UIMM", VecFP,
203 []>;
204def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
205 "vexptefp $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000206 [(set VRRC:$vD, (int_ppc_altivec_vexptefp VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000207def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
208 "vlogefp $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000209 [(set VRRC:$vD, (int_ppc_altivec_vlogefp VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000210def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
211 "vmaxfp $vD, $vA, $vB", VecFP,
212 []>;
213def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
214 "vminfp $vD, $vA, $vB", VecFP,
215 []>;
216def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
217 "vrefp $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000218 [(set VRRC:$vD, (int_ppc_altivec_vrefp VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000219def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
220 "vrfim $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000221 [(set VRRC:$vD, (int_ppc_altivec_vrfim VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000222def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
223 "vrfin $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000224 [(set VRRC:$vD, (int_ppc_altivec_vrfin VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000225def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
226 "vrfip $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000227 [(set VRRC:$vD, (int_ppc_altivec_vrfip VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000228def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
229 "vrfiz $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000230 [(set VRRC:$vD, (int_ppc_altivec_vrfiz VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000231def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
232 "vrsqrtefp $vD, $vB", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000233 [(set VRRC:$vD,(int_ppc_altivec_vrsqrtefp VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000234def VSUBCUW : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
235 "vsubcuw $vD, $vA, $vB", VecFP,
236 [(set VRRC:$vD,
237 (int_ppc_altivec_vsubcuw VRRC:$vA, VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000238def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
239 "vsubfp $vD, $vA, $vB", VecFP,
240 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000241
242def VSUBUBM : VXForm_1<1024, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
243 "vsububm $vD, $vA, $vB", VecGeneral,
244 [(set VRRC:$vD, (sub (v16i8 VRRC:$vA), VRRC:$vB))]>;
245def VSUBUHM : VXForm_1<1088, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
246 "vsubuhm $vD, $vA, $vB", VecGeneral,
247 [(set VRRC:$vD, (sub (v8i16 VRRC:$vA), VRRC:$vB))]>;
248def VSUBUWM : VXForm_1<1152, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
249 "vsubuwm $vD, $vA, $vB", VecGeneral,
250 [(set VRRC:$vD, (sub (v4i32 VRRC:$vA), VRRC:$vB))]>;
251
252def VSUBSBS : VXForm_1<1792, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
253 "vsubsbs $vD, $vA, $vB", VecFP,
254 [(set VRRC:$vD,
255 (int_ppc_altivec_vsubsbs VRRC:$vA, VRRC:$vB))]>;
256def VSUBSHS : VXForm_1<1856, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
257 "vsubshs $vD, $vA, $vB", VecFP,
258 [(set VRRC:$vD,
259 (int_ppc_altivec_vsubshs VRRC:$vA, VRRC:$vB))]>;
260def VSUBSWS : VXForm_1<1920, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
261 "vsubsws $vD, $vA, $vB", VecFP,
262 [(set VRRC:$vD,
263 (int_ppc_altivec_vsubsws VRRC:$vA, VRRC:$vB))]>;
264
265def VSUBUBS : VXForm_1<1536, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
266 "vsububs $vD, $vA, $vB", VecFP,
267 [(set VRRC:$vD,
268 (int_ppc_altivec_vsububs VRRC:$vA, VRRC:$vB))]>;
269def VSUBUHS : VXForm_1<1600, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
270 "vsubuhs $vD, $vA, $vB", VecFP,
271 [(set VRRC:$vD,
272 (int_ppc_altivec_vsubuhs VRRC:$vA, VRRC:$vB))]>;
273def VSUBUWS : VXForm_1<1664, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
274 "vsubuws $vD, $vA, $vB", VecFP,
275 [(set VRRC:$vD,
276 (int_ppc_altivec_vsubuws VRRC:$vA, VRRC:$vB))]>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000277
278def VSUMSWS : VXForm_1<1928, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
279 "vsumsws $vD, $vA, $vB", VecFP,
280 [(set VRRC:$vD,
281 (int_ppc_altivec_vsumsws VRRC:$vA, VRRC:$vB))]>;
282def VSUM2SWS: VXForm_1<1672, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
283 "vsum2sws $vD, $vA, $vB", VecFP,
284 [(set VRRC:$vD,
285 (int_ppc_altivec_vsum2sws VRRC:$vA, VRRC:$vB))]>;
286def VSUM4SBS: VXForm_1<1672, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
287 "vsum4sbs $vD, $vA, $vB", VecFP,
288 [(set VRRC:$vD,
289 (int_ppc_altivec_vsum4sbs VRRC:$vA, VRRC:$vB))]>;
290def VSUM4SHS: VXForm_1<1608, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
291 "vsum4shs $vD, $vA, $vB", VecFP,
292 [(set VRRC:$vD,
293 (int_ppc_altivec_vsum4shs VRRC:$vA, VRRC:$vB))]>;
294def VSUM4UBS: VXForm_1<1544, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
295 "vsum4ubs $vD, $vA, $vB", VecFP,
296 [(set VRRC:$vD,
297 (int_ppc_altivec_vsum4ubs VRRC:$vA, VRRC:$vB))]>;
298
Chris Lattner2430a5f2006-03-25 22:16:05 +0000299def VNOR : VXForm_1<1284, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
300 "vnor $vD, $vA, $vB", VecFP,
Chris Lattner6509ae82006-03-25 23:05:29 +0000301 [(set VRRC:$vD, (vnot (or (v4i32 VRRC:$vA), VRRC:$vB)))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000302def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
303 "vor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000304 [(set VRRC:$vD, (or (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000305def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
306 "vxor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000307 [(set VRRC:$vD, (xor (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000308
Chris Lattnerecc219b2006-03-28 02:29:37 +0000309def VRLB : VXForm_1<4, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
310 "vrlb $vD, $vA, $vB", VecFP,
311 [(set VRRC:$vD,
312 (int_ppc_altivec_vrlb VRRC:$vA, VRRC:$vB))]>;
313def VRLH : VXForm_1<68, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
314 "vrlh $vD, $vA, $vB", VecFP,
315 [(set VRRC:$vD,
316 (int_ppc_altivec_vrlh VRRC:$vA, VRRC:$vB))]>;
317def VRLW : VXForm_1<132, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
318 "vrlw $vD, $vA, $vB", VecFP,
319 [(set VRRC:$vD,
320 (int_ppc_altivec_vrlw VRRC:$vA, VRRC:$vB))]>;
321
322def VSLO : VXForm_1<1036, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
323 "vslo $vD, $vA, $vB", VecFP,
324 [(set VRRC:$vD,
325 (int_ppc_altivec_vslo VRRC:$vA, VRRC:$vB))]>;
326def VSLB : VXForm_1<260, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
327 "vslb $vD, $vA, $vB", VecFP,
328 [(set VRRC:$vD,
329 (int_ppc_altivec_vslb VRRC:$vA, VRRC:$vB))]>;
330def VSLH : VXForm_1<324, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
331 "vslh $vD, $vA, $vB", VecFP,
332 [(set VRRC:$vD,
333 (int_ppc_altivec_vslh VRRC:$vA, VRRC:$vB))]>;
334def VSLW : VXForm_1<388, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
335 "vslw $vD, $vA, $vB", VecFP,
336 [(set VRRC:$vD,
337 (int_ppc_altivec_vslw VRRC:$vA, VRRC:$vB))]>;
338
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000339def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
340 "vspltb $vD, $vB, $UIMM", VecPerm,
341 []>;
342def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
343 "vsplth $vD, $vB, $UIMM", VecPerm,
344 []>;
345def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
346 "vspltw $vD, $vB, $UIMM", VecPerm,
347 [(set VRRC:$vD, (vector_shuffle (v4f32 VRRC:$vB), (undef),
348 VSPLT_shuffle_mask:$UIMM))]>;
349
Chris Lattnerecc219b2006-03-28 02:29:37 +0000350def VSR : VXForm_1<708, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
351 "vsr $vD, $vA, $vB", VecFP,
352 [(set VRRC:$vD,
353 (int_ppc_altivec_vsr VRRC:$vA, VRRC:$vB))]>;
354def VSRO : VXForm_1<1100, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
355 "vsro $vD, $vA, $vB", VecFP,
356 [(set VRRC:$vD,
357 (int_ppc_altivec_vsro VRRC:$vA, VRRC:$vB))]>;
358def VSRAB : VXForm_1<772, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
359 "vsrab $vD, $vA, $vB", VecFP,
360 [(set VRRC:$vD,
361 (int_ppc_altivec_vsrab VRRC:$vA, VRRC:$vB))]>;
362def VSRAH : VXForm_1<836, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
363 "vsrah $vD, $vA, $vB", VecFP,
364 [(set VRRC:$vD,
365 (int_ppc_altivec_vsrah VRRC:$vA, VRRC:$vB))]>;
366def VSRAW : VXForm_1<900, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
367 "vsraw $vD, $vA, $vB", VecFP,
368 [(set VRRC:$vD,
369 (int_ppc_altivec_vsraw VRRC:$vA, VRRC:$vB))]>;
370def VSRB : VXForm_1<516, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
371 "vsrb $vD, $vA, $vB", VecFP,
372 [(set VRRC:$vD,
373 (int_ppc_altivec_vsrb VRRC:$vA, VRRC:$vB))]>;
374def VSRH : VXForm_1<580, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
375 "vsrh $vD, $vA, $vB", VecFP,
376 [(set VRRC:$vD,
377 (int_ppc_altivec_vsrh VRRC:$vA, VRRC:$vB))]>;
378def VSRW : VXForm_1<644, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
379 "vsrw $vD, $vA, $vB", VecFP,
380 [(set VRRC:$vD,
381 (int_ppc_altivec_vsrw VRRC:$vA, VRRC:$vB))]>;
382
383
Chris Lattnereeaf72a2006-03-27 03:28:57 +0000384def VSPLTISB : VXForm_3<780, (ops VRRC:$vD, s5imm:$SIMM),
385 "vspltisb $vD, $SIMM", VecPerm,
386 [(set VRRC:$vD, (v4f32 vecspltisb:$SIMM))]>;
387def VSPLTISH : VXForm_3<844, (ops VRRC:$vD, s5imm:$SIMM),
388 "vspltish $vD, $SIMM", VecPerm,
389 [(set VRRC:$vD, (v4f32 vecspltish:$SIMM))]>;
390def VSPLTISW : VXForm_3<908, (ops VRRC:$vD, s5imm:$SIMM),
391 "vspltisw $vD, $SIMM", VecPerm,
392 [(set VRRC:$vD, (v4f32 vecspltisw:$SIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000393
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000394
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000395// Altivec Comparisons.
396
397// f32 element comparisons.
398def VCMPBFP : VXRForm_1<966, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
399 "vcmpbfp $vD, $vA, $vB", VecFPCompare,
400 [(set VRRC:$vD,
401 (int_ppc_altivec_vcmpbfp VRRC:$vA, VRRC:$vB))]>;
402def VCMPBFPo : VXRForm_1<966, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
403 "vcmpbfp. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000404 [(set VRRC:$vD, (v4f32
405 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 966)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000406def VCMPEQFP : VXRForm_1<198, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
407 "vcmpeqfp $vD, $vA, $vB", VecFPCompare,
408 [(set VRRC:$vD,
409 (int_ppc_altivec_vcmpeqfp VRRC:$vA, VRRC:$vB))]>;
410def VCMPEQFPo : VXRForm_1<198, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
411 "vcmpeqfp. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000412 [(set VRRC:$vD, (v4f32
413 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 198)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000414def VCMPGEFP : VXRForm_1<454, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
415 "vcmpgefp $vD, $vA, $vB", VecFPCompare,
416 [(set VRRC:$vD,
417 (int_ppc_altivec_vcmpgefp VRRC:$vA, VRRC:$vB))]>;
418def VCMPGEFPo : VXRForm_1<454, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
419 "vcmpgefp. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000420 [(set VRRC:$vD, (v4f32
421 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 454)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000422def VCMPGTFP : VXRForm_1<710, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
423 "vcmpgtfp $vD, $vA, $vB", VecFPCompare,
424 [(set VRRC:$vD,
425 (int_ppc_altivec_vcmpgtfp VRRC:$vA, VRRC:$vB))]>;
426def VCMPGTFPo : VXRForm_1<710, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
427 "vcmpgtfp. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000428 [(set VRRC:$vD, (v4f32
429 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 710)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000430
431// i8 element comparisons.
432def VCMPEQUB : VXRForm_1<6, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
433 "vcmpequb $vD, $vA, $vB", VecFPCompare,
434 [(set VRRC:$vD,
435 (int_ppc_altivec_vcmpequb VRRC:$vA, VRRC:$vB))]>;
436def VCMPEQUBo : VXRForm_1<6, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
437 "vcmpequb. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000438 [(set VRRC:$vD, (v16i8
439 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 6)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000440def VCMPGTSB : VXRForm_1<774, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
441 "vcmpgtsb $vD, $vA, $vB", VecFPCompare,
442 [(set VRRC:$vD,
443 (int_ppc_altivec_vcmpgtsb VRRC:$vA, VRRC:$vB))]>;
444def VCMPGTSBo : VXRForm_1<774, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
445 "vcmpgtsb. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000446 [(set VRRC:$vD, (v16i8
447 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 774)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000448def VCMPGTUB : VXRForm_1<518, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
449 "vcmpgtub $vD, $vA, $vB", VecFPCompare,
450 [(set VRRC:$vD,
451 (int_ppc_altivec_vcmpgtub VRRC:$vA, VRRC:$vB))]>;
452def VCMPGTUBo : VXRForm_1<518, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
453 "vcmpgtub. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000454 [(set VRRC:$vD, (v16i8
455 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 518)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000456
457// i16 element comparisons.
458def VCMPEQUH : VXRForm_1<70, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
459 "vcmpequh $vD, $vA, $vB", VecFPCompare,
460 [(set VRRC:$vD,
461 (int_ppc_altivec_vcmpequh VRRC:$vA, VRRC:$vB))]>;
462def VCMPEQUHo : VXRForm_1<70, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
463 "vcmpequh. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000464 [(set VRRC:$vD, (v8i16
465 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 70)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000466def VCMPGTSH : VXRForm_1<838, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
467 "vcmpgtsh $vD, $vA, $vB", VecFPCompare,
468 [(set VRRC:$vD,
469 (int_ppc_altivec_vcmpgtsh VRRC:$vA, VRRC:$vB))]>;
470def VCMPGTSHo : VXRForm_1<838, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
471 "vcmpgtsh. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000472 [(set VRRC:$vD, (v8i16
473 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 838)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000474def VCMPGTUH : VXRForm_1<582, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
475 "vcmpgtuh $vD, $vA, $vB", VecFPCompare,
476 [(set VRRC:$vD,
477 (int_ppc_altivec_vcmpgtuh VRRC:$vA, VRRC:$vB))]>;
478def VCMPGTUHo : VXRForm_1<582, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
479 "vcmpgtuh. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000480 [(set VRRC:$vD, (v8i16
481 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 582)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000482
483// i32 element comparisons.
484def VCMPEQUW : VXRForm_1<134, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
485 "vcmpequw $vD, $vA, $vB", VecFPCompare,
486 [(set VRRC:$vD,
487 (int_ppc_altivec_vcmpequw VRRC:$vA, VRRC:$vB))]>;
488def VCMPEQUWo : VXRForm_1<134, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
489 "vcmpequw. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000490 [(set VRRC:$vD, (v4i32
491 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 134)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000492def VCMPGTSW : VXRForm_1<902, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
493 "vcmpgtsw $vD, $vA, $vB", VecFPCompare,
494 [(set VRRC:$vD,
495 (int_ppc_altivec_vcmpgtsw VRRC:$vA, VRRC:$vB))]>;
496def VCMPGTSWo : VXRForm_1<902, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
497 "vcmpgtsw. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000498 [(set VRRC:$vD, (v4i32
499 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 902)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000500def VCMPGTUW : VXRForm_1<646, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
501 "vcmpgtuw $vD, $vA, $vB", VecFPCompare,
502 [(set VRRC:$vD,
503 (int_ppc_altivec_vcmpgtuw VRRC:$vA, VRRC:$vB))]>;
504def VCMPGTUWo : VXRForm_1<646, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
505 "vcmpgtuw. $vD, $vA, $vB", VecFPCompare,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000506 [(set VRRC:$vD, (v4i32
507 (PPCvcmp_o VRRC:$vA, VRRC:$vB, 646)))]>, isVDOT;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000508
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000509def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
510 "vxor $vD, $vD, $vD", VecFP,
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000511 [(set VRRC:$vD, (v4f32 immAllZerosV))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000512}
513
514//===----------------------------------------------------------------------===//
515// Additional Altivec Patterns
516//
517
518// Undef/Zero.
519def : Pat<(v16i8 (undef)), (v16i8 (IMPLICIT_DEF_VRRC))>;
520def : Pat<(v8i16 (undef)), (v8i16 (IMPLICIT_DEF_VRRC))>;
521def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000522def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0))>;
523def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0))>;
524def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000525
526// Loads.
527def : Pat<(v16i8 (load xoaddr:$src)), (v16i8 (LVX xoaddr:$src))>;
528def : Pat<(v8i16 (load xoaddr:$src)), (v8i16 (LVX xoaddr:$src))>;
529def : Pat<(v4i32 (load xoaddr:$src)), (v4i32 (LVX xoaddr:$src))>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000530def : Pat<(v4f32 (load xoaddr:$src)), (v4f32 (LVX xoaddr:$src))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000531
532// Stores.
533def : Pat<(store (v16i8 VRRC:$rS), xoaddr:$dst),
534 (STVX (v16i8 VRRC:$rS), xoaddr:$dst)>;
535def : Pat<(store (v8i16 VRRC:$rS), xoaddr:$dst),
536 (STVX (v8i16 VRRC:$rS), xoaddr:$dst)>;
537def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
538 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000539def : Pat<(store (v4f32 VRRC:$rS), xoaddr:$dst),
540 (STVX (v4f32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000541
542// Bit conversions.
543def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
544def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
545def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
546
547def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
548def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
549def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
550
551def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
552def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
553def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
554
555def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
556def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
557def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
558
559// Immediate vector formation with vsplti*.
560def : Pat<(v16i8 vecspltisb:$invec), (v16i8 (VSPLTISB vecspltisb:$invec))>;
561def : Pat<(v16i8 vecspltish:$invec), (v16i8 (VSPLTISH vecspltish:$invec))>;
562def : Pat<(v16i8 vecspltisw:$invec), (v16i8 (VSPLTISW vecspltisw:$invec))>;
563
564def : Pat<(v8i16 vecspltisb:$invec), (v8i16 (VSPLTISB vecspltisb:$invec))>;
565def : Pat<(v8i16 vecspltish:$invec), (v8i16 (VSPLTISH vecspltish:$invec))>;
566def : Pat<(v8i16 vecspltisw:$invec), (v8i16 (VSPLTISW vecspltisw:$invec))>;
567
568def : Pat<(v4i32 vecspltisb:$invec), (v4i32 (VSPLTISB vecspltisb:$invec))>;
569def : Pat<(v4i32 vecspltish:$invec), (v4i32 (VSPLTISH vecspltish:$invec))>;
570def : Pat<(v4i32 vecspltisw:$invec), (v4i32 (VSPLTISW vecspltisw:$invec))>;
571
Chris Lattner2430a5f2006-03-25 22:16:05 +0000572// Logical Operations
573def : Pat<(v16i8 (and VRRC:$A, VRRC:$B)), (v16i8 (VAND VRRC:$A, VRRC:$B))>;
574def : Pat<(v8i16 (and VRRC:$A, VRRC:$B)), (v8i16 (VAND VRRC:$A, VRRC:$B))>;
575def : Pat<(v16i8 (or VRRC:$A, VRRC:$B)), (v16i8 (VOR VRRC:$A, VRRC:$B))>;
576def : Pat<(v8i16 (or VRRC:$A, VRRC:$B)), (v8i16 (VOR VRRC:$A, VRRC:$B))>;
577def : Pat<(v16i8 (xor VRRC:$A, VRRC:$B)), (v16i8 (VXOR VRRC:$A, VRRC:$B))>;
578def : Pat<(v8i16 (xor VRRC:$A, VRRC:$B)), (v8i16 (VXOR VRRC:$A, VRRC:$B))>;
Chris Lattner6509ae82006-03-25 23:05:29 +0000579def : Pat<(v16i8 (vnot (or VRRC:$A, VRRC:$B))),(v16i8 (VNOR VRRC:$A, VRRC:$B))>;
580def : Pat<(v8i16 (vnot (or VRRC:$A, VRRC:$B))),(v8i16 (VNOR VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000581def : Pat<(v16i8 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000582 (v16i8 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000583def : Pat<(v8i16 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000584 (v8i16 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000585
586def : Pat<(fmul VRRC:$vA, VRRC:$vB),
587 (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>;
588
589// Fused multiply add and multiply sub for packed float. These are represented
590// separately from the real instructions above, for operations that must have
591// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
592def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
593 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
594def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
595 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
596
597def : Pat<(int_ppc_altivec_vmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
598 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
599def : Pat<(int_ppc_altivec_vnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
600 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
601
602def : Pat<(vector_shuffle (v4i32 VRRC:$vB), (undef), VSPLT_shuffle_mask:$UIMM),
603 (v4i32 (VSPLTW VSPLT_shuffle_mask:$UIMM, VRRC:$vB))>;
604
605def : Pat<(PPCvperm (v4i32 VRRC:$vA), VRRC:$vB, VRRC:$vC),
606 (v4i32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
607