blob: b1287b62859df5a9d5d42a7756ac62afdadc7ca0 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- ARMTargetMachine.h - Define TargetMachine for ARM -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file declares the ARM specific subclass of TargetMachine.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMTARGETMACHINE_H
15#define ARMTARGETMACHINE_H
16
17#include "llvm/Target/TargetMachine.h"
18#include "llvm/Target/TargetData.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "ARMInstrInfo.h"
20#include "ARMFrameInfo.h"
21#include "ARMJITInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMISelLowering.h"
David Goodwinaca520d2009-07-02 22:18:33 +000024#include "Thumb1InstrInfo.h"
25#include "Thumb2InstrInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026
27namespace llvm {
28
29class Module;
30
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000031class ARMBaseTargetMachine : public LLVMTargetMachine {
32protected:
Evan Cheng88e78d22009-06-19 01:51:50 +000033 ARMSubtarget Subtarget;
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000034
35private:
Evan Cheng88e78d22009-06-19 01:51:50 +000036 ARMFrameInfo FrameInfo;
37 ARMJITInfo JITInfo;
Evan Cheng88e78d22009-06-19 01:51:50 +000038 InstrItineraryData InstrItins;
39 Reloc::Model DefRelocModel; // Reloc model before it's overridden.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
41public:
Daniel Dunbarfe5939f2009-07-15 20:24:03 +000042 ARMBaseTargetMachine(const Target &T, const Module &M, const std::string &FS,
43 bool isThumb);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044
Dan Gohmanb41dfba2008-05-14 01:58:56 +000045 virtual const ARMFrameInfo *getFrameInfo() const { return &FrameInfo; }
46 virtual ARMJITInfo *getJITInfo() { return &JITInfo; }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 virtual const ARMSubtarget *getSubtargetImpl() const { return &Subtarget; }
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000048 virtual const InstrItineraryData getInstrItineraryData() const {
Evan Cheng88e78d22009-06-19 01:51:50 +000049 return InstrItins;
50 }
Anton Korobeynikov74b114b2008-08-17 13:55:10 +000051
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052 virtual const TargetAsmInfo *createTargetAsmInfo() const;
Anton Korobeynikov74b114b2008-08-17 13:55:10 +000053
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054 // Pass Pipeline Configuration
Bill Wendling5ed22ac2009-04-29 23:29:43 +000055 virtual bool addInstSelector(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Evan Cheng54353c92009-06-13 09:12:55 +000056 virtual bool addPreRegAlloc(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Bill Wendling5ed22ac2009-04-29 23:29:43 +000057 virtual bool addPreEmitPass(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
58 virtual bool addAssemblyEmitter(PassManagerBase &PM,
59 CodeGenOpt::Level OptLevel,
David Greene302008d2009-07-14 20:18:05 +000060 bool Verbose, formatted_raw_ostream &Out);
Bill Wendling5ed22ac2009-04-29 23:29:43 +000061 virtual bool addCodeEmitter(PassManagerBase &PM, CodeGenOpt::Level OptLevel,
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +000062 MachineCodeEmitter &MCE);
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000063 virtual bool addCodeEmitter(PassManagerBase &PM, CodeGenOpt::Level OptLevel,
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +000064 JITCodeEmitter &MCE);
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +000065 virtual bool addCodeEmitter(PassManagerBase &PM, CodeGenOpt::Level OptLevel,
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +000066 ObjectCodeEmitter &OCE);
Bill Wendling5ed22ac2009-04-29 23:29:43 +000067 virtual bool addSimpleCodeEmitter(PassManagerBase &PM,
68 CodeGenOpt::Level OptLevel,
Bill Wendling5ed22ac2009-04-29 23:29:43 +000069 MachineCodeEmitter &MCE);
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000070 virtual bool addSimpleCodeEmitter(PassManagerBase &PM,
71 CodeGenOpt::Level OptLevel,
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000072 JITCodeEmitter &MCE);
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +000073 virtual bool addSimpleCodeEmitter(PassManagerBase &PM,
74 CodeGenOpt::Level OptLevel,
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +000075 ObjectCodeEmitter &OCE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076};
77
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000078/// ARMTargetMachine - ARM target machine.
79///
80class ARMTargetMachine : public ARMBaseTargetMachine {
81 ARMInstrInfo InstrInfo;
82 const TargetData DataLayout; // Calculates type size & alignment
83 ARMTargetLowering TLInfo;
84public:
Daniel Dunbarfe5939f2009-07-15 20:24:03 +000085 ARMTargetMachine(const Target &T, const Module &M, const std::string &FS);
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000086
87 virtual const ARMRegisterInfo *getRegisterInfo() const {
88 return &InstrInfo.getRegisterInfo();
89 }
90
91 virtual ARMTargetLowering *getTargetLowering() const {
92 return const_cast<ARMTargetLowering*>(&TLInfo);
93 }
94
95 virtual const ARMInstrInfo *getInstrInfo() const { return &InstrInfo; }
96 virtual const TargetData *getTargetData() const { return &DataLayout; }
97
98 static unsigned getJITMatchQuality();
99 static unsigned getModuleMatchQuality(const Module &M);
100};
101
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102/// ThumbTargetMachine - Thumb target machine.
David Goodwinaca520d2009-07-02 22:18:33 +0000103/// Due to the way architectures are handled, this represents both
104/// Thumb-1 and Thumb-2.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105///
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000106class ThumbTargetMachine : public ARMBaseTargetMachine {
David Goodwinaca520d2009-07-02 22:18:33 +0000107 ARMBaseInstrInfo *InstrInfo; // either Thumb1InstrInfo or Thumb2InstrInfo
108 const TargetData DataLayout; // Calculates type size & alignment
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000109 ARMTargetLowering TLInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110public:
Daniel Dunbarfe5939f2009-07-15 20:24:03 +0000111 ThumbTargetMachine(const Target &T, const Module &M, const std::string &FS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000112
David Goodwinaca520d2009-07-02 22:18:33 +0000113 /// returns either Thumb1RegisterInfo of Thumb2RegisterInfo
114 virtual const ARMBaseRegisterInfo *getRegisterInfo() const {
115 return &InstrInfo->getRegisterInfo();
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000116 }
117
David Goodwinaca520d2009-07-02 22:18:33 +0000118 virtual ARMTargetLowering *getTargetLowering() const {
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000119 return const_cast<ARMTargetLowering*>(&TLInfo);
120 }
121
David Goodwinaca520d2009-07-02 22:18:33 +0000122 /// returns either Thumb1InstrInfo or Thumb2InstrInfo
123 virtual const ARMBaseInstrInfo *getInstrInfo() const { return InstrInfo; }
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000124 virtual const TargetData *getTargetData() const { return &DataLayout; }
125
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 static unsigned getJITMatchQuality();
127 static unsigned getModuleMatchQuality(const Module &M);
128};
129
130} // end namespace llvm
131
132#endif