blob: f0680e82508d5dbad930408026d88415eeee49c1 [file] [log] [blame]
Jim Grosbach568eeed2010-09-17 18:46:17 +00001//===-- ARM/ARMMCCodeEmitter.cpp - Convert ARM code to machine code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the ARMMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "arm-emitter"
15#include "ARM.h"
Jim Grosbach42fac8e2010-10-11 23:16:21 +000016#include "ARMAddressingModes.h"
Jim Grosbachd6d4b422010-10-07 22:12:50 +000017#include "ARMInstrInfo.h"
Jim Grosbach568eeed2010-09-17 18:46:17 +000018#include "llvm/MC/MCCodeEmitter.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Jim Grosbachd6d4b422010-10-07 22:12:50 +000021#include "llvm/ADT/Statistic.h"
Jim Grosbach568eeed2010-09-17 18:46:17 +000022#include "llvm/Support/raw_ostream.h"
23using namespace llvm;
24
Jim Grosbachd6d4b422010-10-07 22:12:50 +000025STATISTIC(MCNumEmitted, "Number of MC instructions emitted");
26
Jim Grosbach568eeed2010-09-17 18:46:17 +000027namespace {
28class ARMMCCodeEmitter : public MCCodeEmitter {
29 ARMMCCodeEmitter(const ARMMCCodeEmitter &); // DO NOT IMPLEMENT
30 void operator=(const ARMMCCodeEmitter &); // DO NOT IMPLEMENT
31 const TargetMachine &TM;
32 const TargetInstrInfo &TII;
33 MCContext &Ctx;
34
35public:
36 ARMMCCodeEmitter(TargetMachine &tm, MCContext &ctx)
37 : TM(tm), TII(*TM.getInstrInfo()), Ctx(ctx) {
Jim Grosbach568eeed2010-09-17 18:46:17 +000038 }
39
40 ~ARMMCCodeEmitter() {}
41
Jim Grosbach0de6ab32010-10-12 17:11:26 +000042 unsigned getMachineSoImmOpValue(unsigned SoImm) const;
43
Jim Grosbach9af82ba2010-10-07 21:57:55 +000044 // getBinaryCodeForInstr - TableGen'erated function for getting the
45 // binary encoding for an instruction.
Jim Grosbachbade37b2010-10-08 00:21:28 +000046 unsigned getBinaryCodeForInstr(const MCInst &MI) const;
Jim Grosbach9af82ba2010-10-07 21:57:55 +000047
48 /// getMachineOpValue - Return binary encoding of operand. If the machine
49 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +000050 unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO) const;
Jim Grosbach9af82ba2010-10-07 21:57:55 +000051
Jim Grosbach08bd5492010-10-12 23:00:24 +000052 /// getCCOutOpValue - Return encoding of the 's' bit.
53 unsigned getCCOutOpValue(const MCInst &MI, unsigned Op) const {
54 // The operand is either reg0 or CPSR. The 's' bit is encoded as '0' or
55 // '1' respectively.
56 return MI.getOperand(Op).getReg() == ARM::CPSR;
57 }
Jim Grosbachef324d72010-10-12 23:53:58 +000058
Jim Grosbach2a6a93d2010-10-12 23:18:08 +000059 /// getSOImmOpValue - Return an encoded 12-bit shifted-immediate value.
60 unsigned getSOImmOpValue(const MCInst &MI, unsigned Op) const {
61 unsigned SoImm = MI.getOperand(Op).getImm();
62 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
63 assert(SoImmVal != -1 && "Not a valid so_imm value!");
64
65 // Encode rotate_imm.
66 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
67 << ARMII::SoRotImmShift;
68
69 // Encode immed_8.
70 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
71 return Binary;
72 }
Jim Grosbach08bd5492010-10-12 23:00:24 +000073
Jim Grosbachef324d72010-10-12 23:53:58 +000074 /// getSORegOpValue - Return an encoded so_reg shifted register value.
75 unsigned getSORegOpValue(const MCInst &MI, unsigned Op) const;
76
Jim Grosbachb35ad412010-10-13 19:56:10 +000077 unsigned getRotImmOpValue(const MCInst &MI, unsigned Op) const {
78 switch (MI.getOperand(Op).getImm()) {
79 default: assert (0 && "Not a valid rot_imm value!");
80 case 0: return 0;
81 case 8: return 1;
82 case 16: return 2;
83 case 24: return 3;
84 }
85 }
86
Jim Grosbach8abe32a2010-10-15 17:15:16 +000087 unsigned getImmMinusOneOpValue(const MCInst &MI, unsigned Op) const {
88 return MI.getOperand(Op).getImm() - 1;
89 }
90
Jim Grosbach3fea191052010-10-21 22:03:21 +000091 unsigned getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op) const;
92
Jim Grosbach568eeed2010-09-17 18:46:17 +000093 unsigned getNumFixupKinds() const {
94 assert(0 && "ARMMCCodeEmitter::getNumFixupKinds() not yet implemented.");
Michael J. Spencer895dda62010-09-18 17:54:37 +000095 return 0;
Jim Grosbach568eeed2010-09-17 18:46:17 +000096 }
97
98 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
99 static MCFixupKindInfo rtn;
100 assert(0 && "ARMMCCodeEmitter::getFixupKindInfo() not yet implemented.");
101 return rtn;
102 }
103
Jim Grosbach568eeed2010-09-17 18:46:17 +0000104 void EmitByte(unsigned char C, unsigned &CurByte, raw_ostream &OS) const {
105 OS << (char)C;
106 ++CurByte;
107 }
108
109 void EmitConstant(uint64_t Val, unsigned Size, unsigned &CurByte,
110 raw_ostream &OS) const {
111 // Output the constant in little endian byte order.
112 for (unsigned i = 0; i != Size; ++i) {
113 EmitByte(Val & 255, CurByte, OS);
114 Val >>= 8;
115 }
116 }
117
118 void EmitImmediate(const MCOperand &Disp,
119 unsigned ImmSize, MCFixupKind FixupKind,
120 unsigned &CurByte, raw_ostream &OS,
121 SmallVectorImpl<MCFixup> &Fixups,
122 int ImmOffset = 0) const;
123
124 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
125 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach568eeed2010-09-17 18:46:17 +0000126};
127
128} // end anonymous namespace
129
Jim Grosbach568eeed2010-09-17 18:46:17 +0000130MCCodeEmitter *llvm::createARMMCCodeEmitter(const Target &,
131 TargetMachine &TM,
132 MCContext &Ctx) {
133 return new ARMMCCodeEmitter(TM, Ctx);
134}
135
136void ARMMCCodeEmitter::
137EmitImmediate(const MCOperand &DispOp, unsigned Size, MCFixupKind FixupKind,
138 unsigned &CurByte, raw_ostream &OS,
139 SmallVectorImpl<MCFixup> &Fixups, int ImmOffset) const {
140 assert(0 && "ARMMCCodeEmitter::EmitImmediate() not yet implemented.");
141}
142
Jim Grosbach56ac9072010-10-08 21:45:55 +0000143/// getMachineOpValue - Return binary encoding of operand. If the machine
144/// operand requires relocation, record the relocation and return zero.
145unsigned ARMMCCodeEmitter::getMachineOpValue(const MCInst &MI,
146 const MCOperand &MO) const {
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000147 if (MO.isReg()) {
Owen Anderson90d4cf92010-10-21 20:49:13 +0000148 unsigned regno = getARMRegisterNumbering(MO.getReg());
149
150 // Q registers are encodes as 2x their register number.
151 switch (MO.getReg()) {
152 case ARM::Q0: case ARM::Q1: case ARM::Q2: case ARM::Q3:
153 case ARM::Q4: case ARM::Q5: case ARM::Q6: case ARM::Q7:
154 case ARM::Q8: case ARM::Q9: case ARM::Q10: case ARM::Q11:
155 case ARM::Q12: case ARM::Q13: case ARM::Q14: case ARM::Q15:
156 return 2 * regno;
157 default:
158 return regno;
159 }
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000160 } else if (MO.isImm()) {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000161 return static_cast<unsigned>(MO.getImm());
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000162 } else if (MO.isFPImm()) {
163 return static_cast<unsigned>(APFloat(MO.getFPImm())
164 .bitcastToAPInt().getHiBits(32).getLimitedValue());
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000165 } else {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000166#ifndef NDEBUG
167 errs() << MO;
168#endif
169 llvm_unreachable(0);
170 }
171 return 0;
172}
173
Jim Grosbachef324d72010-10-12 23:53:58 +0000174unsigned ARMMCCodeEmitter::getSORegOpValue(const MCInst &MI,
175 unsigned OpIdx) const {
176 // Sub-operands are [reg, reg, imm]. The first register is Rm, the reg
177 // to be shifted. The second is either Rs, the amount to shift by, or
178 // reg0 in which case the imm contains the amount to shift by.
179 // {3-0} = Rm.
180 // {4} = 1 if reg shift, 0 if imm shift
181 // {6-5} = type
182 // If reg shift:
183 // {7} = 0
184 // {11-8} = Rs
185 // else (imm shift)
186 // {11-7} = imm
187
188 const MCOperand &MO = MI.getOperand(OpIdx);
189 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
190 const MCOperand &MO2 = MI.getOperand(OpIdx + 2);
191 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
192
193 // Encode Rm.
194 unsigned Binary = getARMRegisterNumbering(MO.getReg());
195
196 // Encode the shift opcode.
197 unsigned SBits = 0;
198 unsigned Rs = MO1.getReg();
199 if (Rs) {
200 // Set shift operand (bit[7:4]).
201 // LSL - 0001
202 // LSR - 0011
203 // ASR - 0101
204 // ROR - 0111
205 // RRX - 0110 and bit[11:8] clear.
206 switch (SOpc) {
207 default: llvm_unreachable("Unknown shift opc!");
208 case ARM_AM::lsl: SBits = 0x1; break;
209 case ARM_AM::lsr: SBits = 0x3; break;
210 case ARM_AM::asr: SBits = 0x5; break;
211 case ARM_AM::ror: SBits = 0x7; break;
212 case ARM_AM::rrx: SBits = 0x6; break;
213 }
214 } else {
215 // Set shift operand (bit[6:4]).
216 // LSL - 000
217 // LSR - 010
218 // ASR - 100
219 // ROR - 110
220 switch (SOpc) {
221 default: llvm_unreachable("Unknown shift opc!");
222 case ARM_AM::lsl: SBits = 0x0; break;
223 case ARM_AM::lsr: SBits = 0x2; break;
224 case ARM_AM::asr: SBits = 0x4; break;
225 case ARM_AM::ror: SBits = 0x6; break;
226 }
227 }
228 Binary |= SBits << 4;
229 if (SOpc == ARM_AM::rrx)
230 return Binary;
231
232 // Encode the shift operation Rs or shift_imm (except rrx).
233 if (Rs) {
234 // Encode Rs bit[11:8].
235 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
236 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
237 }
238
239 // Encode shift_imm bit[11:7].
240 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
241}
242
Jim Grosbach3fea191052010-10-21 22:03:21 +0000243unsigned ARMMCCodeEmitter::getBitfieldInvertedMaskOpValue(const MCInst &MI,
244 unsigned Op) const {
245 // 10 bits. lower 5 bits are are the lsb of the mask, high five bits are the
246 // msb of the mask.
247 const MCOperand &MO = MI.getOperand(Op);
248 uint32_t v = ~MO.getImm();
249 uint32_t lsb = CountTrailingZeros_32(v);
250 uint32_t msb = (32 - CountLeadingZeros_32 (v)) - 1;
251 assert (v != 0 && lsb < 32 && msb < 32 && "Illegal bitfield mask!");
252 return lsb | (msb << 5);
253}
254
Jim Grosbach568eeed2010-09-17 18:46:17 +0000255void ARMMCCodeEmitter::
256EncodeInstruction(const MCInst &MI, raw_ostream &OS,
257 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbachd6d4b422010-10-07 22:12:50 +0000258 unsigned Opcode = MI.getOpcode();
259 const TargetInstrDesc &Desc = TII.get(Opcode);
260 uint64_t TSFlags = Desc.TSFlags;
Jim Grosbach58f38bf2010-10-08 00:39:21 +0000261 // Keep track of the current byte being emitted.
262 unsigned CurByte = 0;
Jim Grosbachd6d4b422010-10-07 22:12:50 +0000263
264 // Pseudo instructions don't get encoded.
265 if ((TSFlags & ARMII::FormMask) == ARMII::Pseudo)
266 return;
267
268 ++MCNumEmitted; // Keep track of the # of mi's emitted
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000269 unsigned Value = getBinaryCodeForInstr(MI);
Jim Grosbach3e094132010-10-08 17:45:54 +0000270 switch (Opcode) {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000271 default: break;
Jim Grosbachd6d4b422010-10-07 22:12:50 +0000272 }
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000273 EmitConstant(Value, 4, CurByte, OS);
Jim Grosbach568eeed2010-09-17 18:46:17 +0000274}
Jim Grosbach9af82ba2010-10-07 21:57:55 +0000275
276// FIXME: These #defines shouldn't be necessary. Instead, tblgen should
277// be able to generate code emitter helpers for either variant, like it
278// does for the AsmWriter.
279#define ARMCodeEmitter ARMMCCodeEmitter
280#define MachineInstr MCInst
281#include "ARMGenCodeEmitter.inc"
282#undef ARMCodeEmitter
283#undef MachineInstr