blob: 94e69f5a36f68c7825ba96e212b92c6d3de0dc9c [file] [log] [blame]
Chris Lattner762fb5f2003-08-03 15:47:49 +00001//===- X86.td - Target definition file for the Intel X86 arch ---*- C++ -*-===//
John Criswell856ba762003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner762fb5f2003-08-03 15:47:49 +00009//
10// This is a target description file for the Intel i386 architecture, refered to
11// here as the "X86" architecture.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerc8f45872003-08-04 04:59:56 +000015// Get the target-independent interfaces which we are implementing...
Chris Lattner762fb5f2003-08-03 15:47:49 +000016//
17include "../Target.td"
18
19//===----------------------------------------------------------------------===//
Evan Chenga26eb5e2006-10-06 09:17:41 +000020// X86 Subtarget features.
21//
22
23def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true",
24 "Support 64-bit instructions">;
25def FeatureMMX : SubtargetFeature<"mmx","X86SSELevel", "MMX",
26 "Enable MMX instructions">;
27def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
28 "Enable SSE instructions">;
29def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
30 "Enable SSE2 instructions">;
31def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
32 "Enable SSE3 instructions">;
Bill Wendlingbb1ee052007-04-10 22:10:25 +000033def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3",
34 "Enable SSSE3 instructions">;
Evan Chenga26eb5e2006-10-06 09:17:41 +000035def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
36 "Enable 3DNow! instructions">;
37def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
38 "Enable 3DNow! Athlon instructions">;
39
40//===----------------------------------------------------------------------===//
41// X86 processors supported.
42//===----------------------------------------------------------------------===//
43
44class Proc<string Name, list<SubtargetFeature> Features>
45 : Processor<Name, NoItineraries, Features>;
46
47def : Proc<"generic", []>;
48def : Proc<"i386", []>;
49def : Proc<"i486", []>;
50def : Proc<"pentium", []>;
51def : Proc<"pentium-mmx", [FeatureMMX]>;
52def : Proc<"i686", []>;
53def : Proc<"pentiumpro", []>;
54def : Proc<"pentium2", [FeatureMMX]>;
55def : Proc<"pentium3", [FeatureMMX, FeatureSSE1]>;
56def : Proc<"pentium-m", [FeatureMMX, FeatureSSE1, FeatureSSE2]>;
57def : Proc<"pentium4", [FeatureMMX, FeatureSSE1, FeatureSSE2]>;
58def : Proc<"x86-64", [FeatureMMX, FeatureSSE1, FeatureSSE2,
59 Feature64Bit]>;
60def : Proc<"yonah", [FeatureMMX, FeatureSSE1, FeatureSSE2,
61 FeatureSSE3]>;
62def : Proc<"prescott", [FeatureMMX, FeatureSSE1, FeatureSSE2,
63 FeatureSSE3]>;
64def : Proc<"nocona", [FeatureMMX, FeatureSSE1, FeatureSSE2,
65 FeatureSSE3, Feature64Bit]>;
66def : Proc<"core2", [FeatureMMX, FeatureSSE1, FeatureSSE2,
Bill Wendling3f3a17d2007-04-25 21:31:48 +000067 FeatureSSE3, FeatureSSSE3, Feature64Bit]>;
Evan Chenga26eb5e2006-10-06 09:17:41 +000068
69def : Proc<"k6", [FeatureMMX]>;
70def : Proc<"k6-2", [FeatureMMX, Feature3DNow]>;
71def : Proc<"k6-3", [FeatureMMX, Feature3DNow]>;
72def : Proc<"athlon", [FeatureMMX, Feature3DNow, Feature3DNowA]>;
73def : Proc<"athlon-tbird", [FeatureMMX, Feature3DNow, Feature3DNowA]>;
74def : Proc<"athlon-4", [FeatureMMX, FeatureSSE1, Feature3DNow,
75 Feature3DNowA]>;
76def : Proc<"athlon-xp", [FeatureMMX, FeatureSSE1, Feature3DNow,
77 Feature3DNowA]>;
78def : Proc<"athlon-mp", [FeatureMMX, FeatureSSE1, Feature3DNow,
79 Feature3DNowA]>;
80def : Proc<"k8", [FeatureMMX, FeatureSSE1, FeatureSSE2,
81 Feature3DNow, Feature3DNowA, Feature64Bit]>;
82def : Proc<"opteron", [FeatureMMX, FeatureSSE1, FeatureSSE2,
83 Feature3DNow, Feature3DNowA, Feature64Bit]>;
84def : Proc<"athlon64", [FeatureMMX, FeatureSSE1, FeatureSSE2,
85 Feature3DNow, Feature3DNowA, Feature64Bit]>;
86def : Proc<"athlon-fx", [FeatureMMX, FeatureSSE1, FeatureSSE2,
87 Feature3DNow, Feature3DNowA, Feature64Bit]>;
88
89def : Proc<"winchip-c6", [FeatureMMX]>;
90def : Proc<"winchip2", [FeatureMMX, Feature3DNow]>;
91def : Proc<"c3", [FeatureMMX, Feature3DNow]>;
92def : Proc<"c3-2", [FeatureMMX, FeatureSSE1]>;
93
94//===----------------------------------------------------------------------===//
Chris Lattner762fb5f2003-08-03 15:47:49 +000095// Register File Description
96//===----------------------------------------------------------------------===//
97
98include "X86RegisterInfo.td"
99
Chris Lattnerb77eb782003-08-03 18:19:37 +0000100//===----------------------------------------------------------------------===//
101// Instruction Descriptions
102//===----------------------------------------------------------------------===//
103
Chris Lattner1cca5e32003-08-03 21:54:21 +0000104include "X86InstrInfo.td"
105
Chris Lattnerb77eb782003-08-03 18:19:37 +0000106def X86InstrInfo : InstrInfo {
Chris Lattner1cca5e32003-08-03 21:54:21 +0000107
108 // Define how we want to layout our TargetSpecific information field... This
109 // should be kept up-to-date with the fields in the X86InstrInfo.h file.
John Criswell4ffff9e2004-04-08 20:31:47 +0000110 let TSFlagsFields = ["FormBits",
111 "hasOpSizePrefix",
Evan Cheng25ab6902006-09-08 06:48:29 +0000112 "hasAdSizePrefix",
John Criswell4ffff9e2004-04-08 20:31:47 +0000113 "Prefix",
Evan Cheng25ab6902006-09-08 06:48:29 +0000114 "hasREX_WPrefix",
John Criswell4ffff9e2004-04-08 20:31:47 +0000115 "ImmTypeBits",
116 "FPFormBits",
John Criswell4ffff9e2004-04-08 20:31:47 +0000117 "Opcode"];
118 let TSFlagsShifts = [0,
John Criswell4ffff9e2004-04-08 20:31:47 +0000119 6,
Evan Cheng3c55c542006-02-01 06:13:50 +0000120 7,
Evan Cheng25ab6902006-09-08 06:48:29 +0000121 8,
122 12,
Evan Cheng3c55c542006-02-01 06:13:50 +0000123 13,
Evan Cheng25ab6902006-09-08 06:48:29 +0000124 16,
125 24];
Chris Lattnerb77eb782003-08-03 18:19:37 +0000126}
127
Chris Lattner31c8a6d2007-02-26 18:17:14 +0000128//===----------------------------------------------------------------------===//
129// Calling Conventions
130//===----------------------------------------------------------------------===//
131
132include "X86CallingConv.td"
133
134
135//===----------------------------------------------------------------------===//
136// Assembly Printers
137//===----------------------------------------------------------------------===//
138
Chris Lattner9a3e49a2004-10-03 20:36:57 +0000139// The X86 target supports two different syntaxes for emitting machine code.
140// This is controlled by the -x86-asm-syntax={att|intel}
141def ATTAsmWriter : AsmWriter {
142 string AsmWriterClassName = "ATTAsmPrinter";
143 int Variant = 0;
144}
145def IntelAsmWriter : AsmWriter {
146 string AsmWriterClassName = "IntelAsmPrinter";
147 int Variant = 1;
148}
149
150
Chris Lattnerb77eb782003-08-03 18:19:37 +0000151def X86 : Target {
Chris Lattnerb77eb782003-08-03 18:19:37 +0000152 // Information about the instructions...
Chris Lattnerc8f45872003-08-04 04:59:56 +0000153 let InstructionSet = X86InstrInfo;
Chris Lattner9a3e49a2004-10-03 20:36:57 +0000154
155 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];
Chris Lattnerb77eb782003-08-03 18:19:37 +0000156}