blob: 12ed1bc186596657ff2fdd3e8add769120502696 [file] [log] [blame]
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +00001//===-- MipsSEInstrInfo.cpp - Mips32/64 Instruction Information -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Mips32/64 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "MipsSEInstrInfo.h"
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000015#include "InstPrinter/MipsInstPrinter.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "MipsMachineFunction.h"
17#include "MipsTargetMachine.h"
18#include "llvm/ADT/STLExtras.h"
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineRegisterInfo.h"
Akira Hatanaka42f562a2013-05-13 18:23:35 +000021#include "llvm/Support/CommandLine.h"
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000022#include "llvm/Support/ErrorHandling.h"
23#include "llvm/Support/TargetRegistry.h"
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000024
25using namespace llvm;
26
Akira Hatanaka42f562a2013-05-13 18:23:35 +000027static cl::opt<bool> NoDPLoadStore("mno-ldc1-sdc1", cl::init(false),
28 cl::desc("Expand double precision loads and "
29 "stores to their single precision "
30 "counterparts."));
31
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000032MipsSEInstrInfo::MipsSEInstrInfo(MipsTargetMachine &tm)
33 : MipsInstrInfo(tm,
34 tm.getRelocationModel() == Reloc::PIC_ ? Mips::B : Mips::J),
Akira Hatanaka85890102012-07-31 23:41:32 +000035 RI(*tm.getSubtargetImpl(), *this),
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000036 IsN64(tm.getSubtarget<MipsSubtarget>().isABI_N64()) {}
37
Akira Hatanaka85890102012-07-31 23:41:32 +000038const MipsRegisterInfo &MipsSEInstrInfo::getRegisterInfo() const {
39 return RI;
40}
41
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000042/// isLoadFromStackSlot - If the specified machine instruction is a direct
43/// load from a stack slot, return the virtual or physical register number of
44/// the destination along with the FrameIndex of the loaded stack slot. If
45/// not, return 0. This predicate must return 0 if the instruction has
46/// any side effects other than loading from the stack slot.
47unsigned MipsSEInstrInfo::
48isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const
49{
50 unsigned Opc = MI->getOpcode();
51
52 if ((Opc == Mips::LW) || (Opc == Mips::LW_P8) || (Opc == Mips::LD) ||
53 (Opc == Mips::LD_P8) || (Opc == Mips::LWC1) || (Opc == Mips::LWC1_P8) ||
54 (Opc == Mips::LDC1) || (Opc == Mips::LDC164) ||
55 (Opc == Mips::LDC164_P8)) {
56 if ((MI->getOperand(1).isFI()) && // is a stack slot
57 (MI->getOperand(2).isImm()) && // the imm is zero
58 (isZeroImm(MI->getOperand(2)))) {
59 FrameIndex = MI->getOperand(1).getIndex();
60 return MI->getOperand(0).getReg();
61 }
62 }
63
64 return 0;
65}
66
67/// isStoreToStackSlot - If the specified machine instruction is a direct
68/// store to a stack slot, return the virtual or physical register number of
69/// the source reg along with the FrameIndex of the loaded stack slot. If
70/// not, return 0. This predicate must return 0 if the instruction has
71/// any side effects other than storing to the stack slot.
72unsigned MipsSEInstrInfo::
73isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const
74{
75 unsigned Opc = MI->getOpcode();
76
77 if ((Opc == Mips::SW) || (Opc == Mips::SW_P8) || (Opc == Mips::SD) ||
78 (Opc == Mips::SD_P8) || (Opc == Mips::SWC1) || (Opc == Mips::SWC1_P8) ||
79 (Opc == Mips::SDC1) || (Opc == Mips::SDC164) ||
80 (Opc == Mips::SDC164_P8)) {
81 if ((MI->getOperand(1).isFI()) && // is a stack slot
82 (MI->getOperand(2).isImm()) && // the imm is zero
83 (isZeroImm(MI->getOperand(2)))) {
84 FrameIndex = MI->getOperand(1).getIndex();
85 return MI->getOperand(0).getReg();
86 }
87 }
88 return 0;
89}
90
91void MipsSEInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
92 MachineBasicBlock::iterator I, DebugLoc DL,
93 unsigned DestReg, unsigned SrcReg,
94 bool KillSrc) const {
95 unsigned Opc = 0, ZeroReg = 0;
96
97 if (Mips::CPURegsRegClass.contains(DestReg)) { // Copy to CPU Reg.
98 if (Mips::CPURegsRegClass.contains(SrcReg))
Akira Hatanaka68fe6652012-12-20 04:06:06 +000099 Opc = Mips::OR, ZeroReg = Mips::ZERO;
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000100 else if (Mips::CCRRegClass.contains(SrcReg))
101 Opc = Mips::CFC1;
102 else if (Mips::FGR32RegClass.contains(SrcReg))
103 Opc = Mips::MFC1;
Akira Hatanakac147c1b2013-04-30 23:22:09 +0000104 else if (Mips::HIRegsRegClass.contains(SrcReg))
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000105 Opc = Mips::MFHI, SrcReg = 0;
Akira Hatanakac147c1b2013-04-30 23:22:09 +0000106 else if (Mips::LORegsRegClass.contains(SrcReg))
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000107 Opc = Mips::MFLO, SrcReg = 0;
Akira Hatanakac147c1b2013-04-30 23:22:09 +0000108 else if (Mips::HIRegsDSPRegClass.contains(SrcReg))
109 Opc = Mips::MFHI_DSP;
110 else if (Mips::LORegsDSPRegClass.contains(SrcReg))
111 Opc = Mips::MFLO_DSP;
Akira Hatanaka99ad6ac2013-05-02 23:07:05 +0000112 else if (Mips::DSPCCRegClass.contains(SrcReg)) {
113 BuildMI(MBB, I, DL, get(Mips::RDDSP), DestReg).addImm(1 << 4)
114 .addReg(SrcReg, RegState::Implicit | getKillRegState(KillSrc));
115 return;
116 }
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000117 }
118 else if (Mips::CPURegsRegClass.contains(SrcReg)) { // Copy from CPU Reg.
119 if (Mips::CCRRegClass.contains(DestReg))
120 Opc = Mips::CTC1;
121 else if (Mips::FGR32RegClass.contains(DestReg))
122 Opc = Mips::MTC1;
Akira Hatanakac147c1b2013-04-30 23:22:09 +0000123 else if (Mips::HIRegsRegClass.contains(DestReg))
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000124 Opc = Mips::MTHI, DestReg = 0;
Akira Hatanakac147c1b2013-04-30 23:22:09 +0000125 else if (Mips::LORegsRegClass.contains(DestReg))
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000126 Opc = Mips::MTLO, DestReg = 0;
Akira Hatanakac147c1b2013-04-30 23:22:09 +0000127 else if (Mips::HIRegsDSPRegClass.contains(DestReg))
128 Opc = Mips::MTHI_DSP;
129 else if (Mips::LORegsDSPRegClass.contains(DestReg))
130 Opc = Mips::MTLO_DSP;
Akira Hatanaka99ad6ac2013-05-02 23:07:05 +0000131 else if (Mips::DSPCCRegClass.contains(DestReg)) {
132 BuildMI(MBB, I, DL, get(Mips::WRDSP))
133 .addReg(SrcReg, getKillRegState(KillSrc)).addImm(1 << 4)
134 .addReg(DestReg, RegState::ImplicitDefine);
135 return;
136 }
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000137 }
138 else if (Mips::FGR32RegClass.contains(DestReg, SrcReg))
139 Opc = Mips::FMOV_S;
140 else if (Mips::AFGR64RegClass.contains(DestReg, SrcReg))
141 Opc = Mips::FMOV_D32;
142 else if (Mips::FGR64RegClass.contains(DestReg, SrcReg))
143 Opc = Mips::FMOV_D64;
144 else if (Mips::CCRRegClass.contains(DestReg, SrcReg))
145 Opc = Mips::MOVCCRToCCR;
146 else if (Mips::CPU64RegsRegClass.contains(DestReg)) { // Copy to CPU64 Reg.
147 if (Mips::CPU64RegsRegClass.contains(SrcReg))
Akira Hatanaka68fe6652012-12-20 04:06:06 +0000148 Opc = Mips::OR64, ZeroReg = Mips::ZERO_64;
Akira Hatanakac147c1b2013-04-30 23:22:09 +0000149 else if (Mips::HIRegs64RegClass.contains(SrcReg))
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000150 Opc = Mips::MFHI64, SrcReg = 0;
Akira Hatanakac147c1b2013-04-30 23:22:09 +0000151 else if (Mips::LORegs64RegClass.contains(SrcReg))
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000152 Opc = Mips::MFLO64, SrcReg = 0;
153 else if (Mips::FGR64RegClass.contains(SrcReg))
154 Opc = Mips::DMFC1;
155 }
156 else if (Mips::CPU64RegsRegClass.contains(SrcReg)) { // Copy from CPU64 Reg.
Akira Hatanakac147c1b2013-04-30 23:22:09 +0000157 if (Mips::HIRegs64RegClass.contains(DestReg))
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000158 Opc = Mips::MTHI64, DestReg = 0;
Akira Hatanakac147c1b2013-04-30 23:22:09 +0000159 else if (Mips::LORegs64RegClass.contains(DestReg))
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000160 Opc = Mips::MTLO64, DestReg = 0;
161 else if (Mips::FGR64RegClass.contains(DestReg))
162 Opc = Mips::DMTC1;
163 }
164
165 assert(Opc && "Cannot copy registers");
166
167 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc));
168
169 if (DestReg)
170 MIB.addReg(DestReg, RegState::Define);
171
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000172 if (SrcReg)
173 MIB.addReg(SrcReg, getKillRegState(KillSrc));
Akira Hatanaka68fe6652012-12-20 04:06:06 +0000174
175 if (ZeroReg)
176 MIB.addReg(ZeroReg);
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000177}
178
179void MipsSEInstrInfo::
Akira Hatanakac713e992013-03-29 02:14:12 +0000180storeRegToStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
181 unsigned SrcReg, bool isKill, int FI,
182 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI,
183 int64_t Offset) const {
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000184 DebugLoc DL;
185 if (I != MBB.end()) DL = I->getDebugLoc();
186 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOStore);
187
188 unsigned Opc = 0;
189
190 if (Mips::CPURegsRegClass.hasSubClassEq(RC))
191 Opc = IsN64 ? Mips::SW_P8 : Mips::SW;
192 else if (Mips::CPU64RegsRegClass.hasSubClassEq(RC))
193 Opc = IsN64 ? Mips::SD_P8 : Mips::SD;
Akira Hatanaka8f4d3802013-03-30 01:08:05 +0000194 else if (Mips::ACRegsRegClass.hasSubClassEq(RC))
195 Opc = IsN64 ? Mips::STORE_AC64_P8 : Mips::STORE_AC64;
196 else if (Mips::ACRegsDSPRegClass.hasSubClassEq(RC))
197 Opc = IsN64 ? Mips::STORE_AC_DSP_P8 : Mips::STORE_AC_DSP;
198 else if (Mips::ACRegs128RegClass.hasSubClassEq(RC))
199 Opc = IsN64 ? Mips::STORE_AC128_P8 : Mips::STORE_AC128;
Akira Hatanaka99ad6ac2013-05-02 23:07:05 +0000200 else if (Mips::DSPCCRegClass.hasSubClassEq(RC))
201 Opc = IsN64 ? Mips::STORE_CCOND_DSP_P8 : Mips::STORE_CCOND_DSP;
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000202 else if (Mips::FGR32RegClass.hasSubClassEq(RC))
203 Opc = IsN64 ? Mips::SWC1_P8 : Mips::SWC1;
204 else if (Mips::AFGR64RegClass.hasSubClassEq(RC))
205 Opc = Mips::SDC1;
206 else if (Mips::FGR64RegClass.hasSubClassEq(RC))
207 Opc = IsN64 ? Mips::SDC164_P8 : Mips::SDC164;
208
209 assert(Opc && "Register class not handled!");
210 BuildMI(MBB, I, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill))
Akira Hatanakac713e992013-03-29 02:14:12 +0000211 .addFrameIndex(FI).addImm(Offset).addMemOperand(MMO);
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000212}
213
214void MipsSEInstrInfo::
Akira Hatanakac713e992013-03-29 02:14:12 +0000215loadRegFromStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
216 unsigned DestReg, int FI, const TargetRegisterClass *RC,
217 const TargetRegisterInfo *TRI, int64_t Offset) const {
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000218 DebugLoc DL;
219 if (I != MBB.end()) DL = I->getDebugLoc();
220 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOLoad);
221 unsigned Opc = 0;
222
223 if (Mips::CPURegsRegClass.hasSubClassEq(RC))
224 Opc = IsN64 ? Mips::LW_P8 : Mips::LW;
225 else if (Mips::CPU64RegsRegClass.hasSubClassEq(RC))
226 Opc = IsN64 ? Mips::LD_P8 : Mips::LD;
Akira Hatanaka8f4d3802013-03-30 01:08:05 +0000227 else if (Mips::ACRegsRegClass.hasSubClassEq(RC))
228 Opc = IsN64 ? Mips::LOAD_AC64_P8 : Mips::LOAD_AC64;
229 else if (Mips::ACRegsDSPRegClass.hasSubClassEq(RC))
230 Opc = IsN64 ? Mips::LOAD_AC_DSP_P8 : Mips::LOAD_AC_DSP;
231 else if (Mips::ACRegs128RegClass.hasSubClassEq(RC))
232 Opc = IsN64 ? Mips::LOAD_AC128_P8 : Mips::LOAD_AC128;
Akira Hatanaka99ad6ac2013-05-02 23:07:05 +0000233 else if (Mips::DSPCCRegClass.hasSubClassEq(RC))
234 Opc = IsN64 ? Mips::LOAD_CCOND_DSP_P8 : Mips::LOAD_CCOND_DSP;
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000235 else if (Mips::FGR32RegClass.hasSubClassEq(RC))
236 Opc = IsN64 ? Mips::LWC1_P8 : Mips::LWC1;
237 else if (Mips::AFGR64RegClass.hasSubClassEq(RC))
238 Opc = Mips::LDC1;
239 else if (Mips::FGR64RegClass.hasSubClassEq(RC))
240 Opc = IsN64 ? Mips::LDC164_P8 : Mips::LDC164;
241
242 assert(Opc && "Register class not handled!");
Akira Hatanakac713e992013-03-29 02:14:12 +0000243 BuildMI(MBB, I, DL, get(Opc), DestReg).addFrameIndex(FI).addImm(Offset)
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000244 .addMemOperand(MMO);
245}
246
247bool MipsSEInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
248 MachineBasicBlock &MBB = *MI->getParent();
249
250 switch(MI->getDesc().getOpcode()) {
251 default:
252 return false;
253 case Mips::RetRA:
Akira Hatanaka6daba282013-05-13 17:43:19 +0000254 expandRetRA(MBB, MI, Mips::RET);
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000255 break;
256 case Mips::BuildPairF64:
Akira Hatanaka6daba282013-05-13 17:43:19 +0000257 expandBuildPairF64(MBB, MI);
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000258 break;
259 case Mips::ExtractElementF64:
Akira Hatanaka6daba282013-05-13 17:43:19 +0000260 expandExtractElementF64(MBB, MI);
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000261 break;
Akira Hatanaka42f562a2013-05-13 18:23:35 +0000262 case Mips::PseudoLDC1:
263 expandDPLoadStore(MBB, MI, Mips::LDC1, Mips::LWC1);
264 break;
265 case Mips::PseudoSDC1:
266 expandDPLoadStore(MBB, MI, Mips::SDC1, Mips::SWC1);
267 break;
Akira Hatanaka544cc212013-01-30 00:26:49 +0000268 case Mips::MIPSeh_return32:
269 case Mips::MIPSeh_return64:
Akira Hatanaka6daba282013-05-13 17:43:19 +0000270 expandEhReturn(MBB, MI);
Akira Hatanaka544cc212013-01-30 00:26:49 +0000271 break;
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000272 }
273
274 MBB.erase(MI);
275 return true;
276}
277
Akira Hatanaka6daba282013-05-13 17:43:19 +0000278/// getOppositeBranchOpc - Return the inverse of the specified
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000279/// opcode, e.g. turning BEQ to BNE.
Akira Hatanaka6daba282013-05-13 17:43:19 +0000280unsigned MipsSEInstrInfo::getOppositeBranchOpc(unsigned Opc) const {
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000281 switch (Opc) {
282 default: llvm_unreachable("Illegal opcode!");
283 case Mips::BEQ: return Mips::BNE;
284 case Mips::BNE: return Mips::BEQ;
285 case Mips::BGTZ: return Mips::BLEZ;
286 case Mips::BGEZ: return Mips::BLTZ;
287 case Mips::BLTZ: return Mips::BGEZ;
288 case Mips::BLEZ: return Mips::BGTZ;
289 case Mips::BEQ64: return Mips::BNE64;
290 case Mips::BNE64: return Mips::BEQ64;
291 case Mips::BGTZ64: return Mips::BLEZ64;
292 case Mips::BGEZ64: return Mips::BLTZ64;
293 case Mips::BLTZ64: return Mips::BGEZ64;
294 case Mips::BLEZ64: return Mips::BGTZ64;
295 case Mips::BC1T: return Mips::BC1F;
296 case Mips::BC1F: return Mips::BC1T;
297 }
298}
299
Akira Hatanaka71746222012-07-31 23:52:55 +0000300/// Adjust SP by Amount bytes.
301void MipsSEInstrInfo::adjustStackPtr(unsigned SP, int64_t Amount,
302 MachineBasicBlock &MBB,
303 MachineBasicBlock::iterator I) const {
304 const MipsSubtarget &STI = TM.getSubtarget<MipsSubtarget>();
305 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
306 unsigned ADDu = STI.isABI_N64() ? Mips::DADDu : Mips::ADDu;
307 unsigned ADDiu = STI.isABI_N64() ? Mips::DADDiu : Mips::ADDiu;
308
309 if (isInt<16>(Amount))// addi sp, sp, amount
310 BuildMI(MBB, I, DL, get(ADDiu), SP).addReg(SP).addImm(Amount);
311 else { // Expand immediate that doesn't fit in 16-bit.
Akira Hatanakafc4eafa2012-08-23 00:21:05 +0000312 unsigned Reg = loadImmediate(Amount, MBB, I, DL, 0);
Akira Hatanaka11a45c22012-11-03 00:05:43 +0000313 BuildMI(MBB, I, DL, get(ADDu), SP).addReg(SP).addReg(Reg, RegState::Kill);
Akira Hatanaka71746222012-07-31 23:52:55 +0000314 }
315}
316
Akira Hatanakafc4eafa2012-08-23 00:21:05 +0000317/// This function generates the sequence of instructions needed to get the
318/// result of adding register REG and immediate IMM.
319unsigned
320MipsSEInstrInfo::loadImmediate(int64_t Imm, MachineBasicBlock &MBB,
321 MachineBasicBlock::iterator II, DebugLoc DL,
322 unsigned *NewImm) const {
323 MipsAnalyzeImmediate AnalyzeImm;
324 const MipsSubtarget &STI = TM.getSubtarget<MipsSubtarget>();
Akira Hatanaka11a45c22012-11-03 00:05:43 +0000325 MachineRegisterInfo &RegInfo = MBB.getParent()->getRegInfo();
Akira Hatanakafc4eafa2012-08-23 00:21:05 +0000326 unsigned Size = STI.isABI_N64() ? 64 : 32;
327 unsigned LUi = STI.isABI_N64() ? Mips::LUi64 : Mips::LUi;
328 unsigned ZEROReg = STI.isABI_N64() ? Mips::ZERO_64 : Mips::ZERO;
Akira Hatanaka11a45c22012-11-03 00:05:43 +0000329 const TargetRegisterClass *RC = STI.isABI_N64() ?
330 &Mips::CPU64RegsRegClass : &Mips::CPURegsRegClass;
Akira Hatanakafc4eafa2012-08-23 00:21:05 +0000331 bool LastInstrIsADDiu = NewImm;
332
333 const MipsAnalyzeImmediate::InstSeq &Seq =
334 AnalyzeImm.Analyze(Imm, Size, LastInstrIsADDiu);
335 MipsAnalyzeImmediate::InstSeq::const_iterator Inst = Seq.begin();
336
337 assert(Seq.size() && (!LastInstrIsADDiu || (Seq.size() > 1)));
338
339 // The first instruction can be a LUi, which is different from other
340 // instructions (ADDiu, ORI and SLL) in that it does not have a register
341 // operand.
Akira Hatanaka11a45c22012-11-03 00:05:43 +0000342 unsigned Reg = RegInfo.createVirtualRegister(RC);
343
Akira Hatanakafc4eafa2012-08-23 00:21:05 +0000344 if (Inst->Opc == LUi)
Akira Hatanaka11a45c22012-11-03 00:05:43 +0000345 BuildMI(MBB, II, DL, get(LUi), Reg).addImm(SignExtend64<16>(Inst->ImmOpnd));
Akira Hatanakafc4eafa2012-08-23 00:21:05 +0000346 else
Akira Hatanaka11a45c22012-11-03 00:05:43 +0000347 BuildMI(MBB, II, DL, get(Inst->Opc), Reg).addReg(ZEROReg)
Akira Hatanakafc4eafa2012-08-23 00:21:05 +0000348 .addImm(SignExtend64<16>(Inst->ImmOpnd));
349
350 // Build the remaining instructions in Seq.
351 for (++Inst; Inst != Seq.end() - LastInstrIsADDiu; ++Inst)
Akira Hatanaka11a45c22012-11-03 00:05:43 +0000352 BuildMI(MBB, II, DL, get(Inst->Opc), Reg).addReg(Reg, RegState::Kill)
Akira Hatanakafc4eafa2012-08-23 00:21:05 +0000353 .addImm(SignExtend64<16>(Inst->ImmOpnd));
354
355 if (LastInstrIsADDiu)
356 *NewImm = Inst->ImmOpnd;
357
Akira Hatanaka11a45c22012-11-03 00:05:43 +0000358 return Reg;
Akira Hatanakafc4eafa2012-08-23 00:21:05 +0000359}
360
Akira Hatanaka6daba282013-05-13 17:43:19 +0000361unsigned MipsSEInstrInfo::getAnalyzableBrOpc(unsigned Opc) const {
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000362 return (Opc == Mips::BEQ || Opc == Mips::BNE || Opc == Mips::BGTZ ||
363 Opc == Mips::BGEZ || Opc == Mips::BLTZ || Opc == Mips::BLEZ ||
364 Opc == Mips::BEQ64 || Opc == Mips::BNE64 || Opc == Mips::BGTZ64 ||
365 Opc == Mips::BGEZ64 || Opc == Mips::BLTZ64 || Opc == Mips::BLEZ64 ||
366 Opc == Mips::BC1T || Opc == Mips::BC1F || Opc == Mips::B ||
367 Opc == Mips::J) ?
368 Opc : 0;
369}
370
Akira Hatanaka6daba282013-05-13 17:43:19 +0000371void MipsSEInstrInfo::expandRetRA(MachineBasicBlock &MBB,
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000372 MachineBasicBlock::iterator I,
373 unsigned Opc) const {
374 BuildMI(MBB, I, I->getDebugLoc(), get(Opc)).addReg(Mips::RA);
375}
376
Akira Hatanaka6daba282013-05-13 17:43:19 +0000377void MipsSEInstrInfo::expandExtractElementF64(MachineBasicBlock &MBB,
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000378 MachineBasicBlock::iterator I) const {
379 unsigned DstReg = I->getOperand(0).getReg();
380 unsigned SrcReg = I->getOperand(1).getReg();
381 unsigned N = I->getOperand(2).getImm();
382 const MCInstrDesc& Mfc1Tdd = get(Mips::MFC1);
383 DebugLoc dl = I->getDebugLoc();
384
385 assert(N < 2 && "Invalid immediate");
386 unsigned SubIdx = N ? Mips::sub_fpodd : Mips::sub_fpeven;
387 unsigned SubReg = getRegisterInfo().getSubReg(SrcReg, SubIdx);
388
389 BuildMI(MBB, I, dl, Mfc1Tdd, DstReg).addReg(SubReg);
390}
391
Akira Hatanaka6daba282013-05-13 17:43:19 +0000392void MipsSEInstrInfo::expandBuildPairF64(MachineBasicBlock &MBB,
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000393 MachineBasicBlock::iterator I) const {
394 unsigned DstReg = I->getOperand(0).getReg();
395 unsigned LoReg = I->getOperand(1).getReg(), HiReg = I->getOperand(2).getReg();
396 const MCInstrDesc& Mtc1Tdd = get(Mips::MTC1);
397 DebugLoc dl = I->getDebugLoc();
398 const TargetRegisterInfo &TRI = getRegisterInfo();
399
400 // mtc1 Lo, $fp
401 // mtc1 Hi, $fp + 1
402 BuildMI(MBB, I, dl, Mtc1Tdd, TRI.getSubReg(DstReg, Mips::sub_fpeven))
403 .addReg(LoReg);
404 BuildMI(MBB, I, dl, Mtc1Tdd, TRI.getSubReg(DstReg, Mips::sub_fpodd))
405 .addReg(HiReg);
406}
Akira Hatanakaaf266262012-08-02 18:21:47 +0000407
Akira Hatanaka42f562a2013-05-13 18:23:35 +0000408/// Add 4 to the displacement of operand MO.
409static void fixDisp(MachineOperand &MO) {
410 switch (MO.getType()) {
411 default:
412 llvm_unreachable("Unhandled operand type.");
413 case MachineOperand::MO_Immediate:
414 MO.setImm(MO.getImm() + 4);
415 break;
416 case MachineOperand::MO_GlobalAddress:
417 case MachineOperand::MO_ConstantPoolIndex:
418 case MachineOperand::MO_BlockAddress:
419 case MachineOperand::MO_TargetIndex:
420 case MachineOperand::MO_ExternalSymbol:
421 MO.setOffset(MO.getOffset() + 4);
422 break;
423 }
424}
425
426void MipsSEInstrInfo::expandDPLoadStore(MachineBasicBlock &MBB,
427 MachineBasicBlock::iterator I,
428 unsigned OpcD, unsigned OpcS) const {
429 // If NoDPLoadStore is false, just change the opcode.
430 if (!NoDPLoadStore) {
431 genInstrWithNewOpc(OpcD, I);
432 return;
433 }
434
435 // Expand a double precision FP load or store to two single precision
436 // instructions.
437
438 const TargetRegisterInfo &TRI = getRegisterInfo();
439 const MachineOperand &ValReg = I->getOperand(0);
440 unsigned LoReg = TRI.getSubReg(ValReg.getReg(), Mips::sub_fpeven);
441 unsigned HiReg = TRI.getSubReg(ValReg.getReg(), Mips::sub_fpodd);
442
443 if (!TM.getSubtarget<MipsSubtarget>().isLittle())
444 std::swap(LoReg, HiReg);
445
446 // Create an instruction which loads from or stores to the lower memory
447 // address.
448 MachineInstrBuilder MIB = genInstrWithNewOpc(OpcS, I);
449 MIB->getOperand(0).setReg(LoReg);
450
451 // Create an instruction which loads from or stores to the higher memory
452 // address.
453 MIB = genInstrWithNewOpc(OpcS, I);
454 MIB->getOperand(0).setReg(HiReg);
455 fixDisp(MIB->getOperand(2));
456}
457
Akira Hatanaka6daba282013-05-13 17:43:19 +0000458void MipsSEInstrInfo::expandEhReturn(MachineBasicBlock &MBB,
Akira Hatanaka544cc212013-01-30 00:26:49 +0000459 MachineBasicBlock::iterator I) const {
460 // This pseudo instruction is generated as part of the lowering of
461 // ISD::EH_RETURN. We convert it to a stack increment by OffsetReg, and
462 // indirect jump to TargetReg
463 const MipsSubtarget &STI = TM.getSubtarget<MipsSubtarget>();
464 unsigned ADDU = STI.isABI_N64() ? Mips::DADDu : Mips::ADDu;
465 unsigned OR = STI.isABI_N64() ? Mips::OR64 : Mips::OR;
466 unsigned JR = STI.isABI_N64() ? Mips::JR64 : Mips::JR;
467 unsigned SP = STI.isABI_N64() ? Mips::SP_64 : Mips::SP;
468 unsigned RA = STI.isABI_N64() ? Mips::RA_64 : Mips::RA;
Akira Hatanaka67fdafe2013-04-02 23:02:07 +0000469 unsigned T9 = STI.isABI_N64() ? Mips::T9_64 : Mips::T9;
Akira Hatanaka544cc212013-01-30 00:26:49 +0000470 unsigned ZERO = STI.isABI_N64() ? Mips::ZERO_64 : Mips::ZERO;
471 unsigned OffsetReg = I->getOperand(0).getReg();
472 unsigned TargetReg = I->getOperand(1).getReg();
473
474 // or $ra, $v0, $zero
475 // addu $sp, $sp, $v1
476 // jr $ra
Akira Hatanaka67fdafe2013-04-02 23:02:07 +0000477 if (TM.getRelocationModel() == Reloc::PIC_)
478 BuildMI(MBB, I, I->getDebugLoc(), TM.getInstrInfo()->get(OR), T9)
479 .addReg(TargetReg).addReg(ZERO);
Akira Hatanaka544cc212013-01-30 00:26:49 +0000480 BuildMI(MBB, I, I->getDebugLoc(), TM.getInstrInfo()->get(OR), RA)
481 .addReg(TargetReg).addReg(ZERO);
482 BuildMI(MBB, I, I->getDebugLoc(), TM.getInstrInfo()->get(ADDU), SP)
483 .addReg(SP).addReg(OffsetReg);
484 BuildMI(MBB, I, I->getDebugLoc(), TM.getInstrInfo()->get(JR)).addReg(RA);
485}
486
Akira Hatanakaaf266262012-08-02 18:21:47 +0000487const MipsInstrInfo *llvm::createMipsSEInstrInfo(MipsTargetMachine &TM) {
488 return new MipsSEInstrInfo(TM);
489}