Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1 | //===- MipsInstrInfo.h - Mips Instruction Information -----------*- C++ -*-===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file contains the Mips implementation of the TargetInstrInfo class. |
| 11 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 13 | |
| 14 | #ifndef MIPSINSTRUCTIONINFO_H |
| 15 | #define MIPSINSTRUCTIONINFO_H |
| 16 | |
| 17 | #include "Mips.h" |
Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 18 | #include "llvm/Support/ErrorHandling.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 19 | #include "llvm/Target/TargetInstrInfo.h" |
| 20 | #include "MipsRegisterInfo.h" |
| 21 | |
Evan Cheng | 4db3cff | 2011-07-01 17:57:27 +0000 | [diff] [blame] | 22 | #define GET_INSTRINFO_HEADER |
| 23 | #include "MipsGenInstrInfo.inc" |
| 24 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 25 | namespace llvm { |
| 26 | |
Bruno Cardoso Lopes | 0b2cd89 | 2007-08-18 01:59:45 +0000 | [diff] [blame] | 27 | namespace Mips { |
Akira Hatanaka | 20ada98 | 2011-04-01 17:39:08 +0000 | [diff] [blame] | 28 | /// GetOppositeBranchOpc - Return the inverse of the specified |
| 29 | /// opcode, e.g. turning BEQ to BNE. |
| 30 | unsigned GetOppositeBranchOpc(unsigned Opc); |
Bruno Cardoso Lopes | 0b2cd89 | 2007-08-18 01:59:45 +0000 | [diff] [blame] | 31 | } |
| 32 | |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 33 | /// MipsII - This namespace holds all of the target specific flags that |
| 34 | /// instruction info tracks. |
| 35 | /// |
| 36 | namespace MipsII { |
| 37 | /// Target Operand Flag enum. |
| 38 | enum TOF { |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 39 | //===------------------------------------------------------------------===// |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 40 | // Mips Specific MachineOperand flags. |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 41 | |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 42 | MO_NO_FLAG, |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 43 | |
| 44 | /// MO_GOT - Represents the offset into the global offset table at which |
| 45 | /// the address the relocation entry symbol resides during execution. |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 46 | MO_GOT, |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 47 | |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 48 | /// MO_GOT_CALL - Represents the offset into the global offset table at |
| 49 | /// which the address of a call site relocation entry symbol resides |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 50 | /// during execution. This is different from the above since this flag |
| 51 | /// can only be present in call instructions. |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 52 | MO_GOT_CALL, |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 53 | |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 54 | /// MO_GPREL - Represents the offset from the current gp value to be used |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 55 | /// for the relocatable object file being produced. |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 56 | MO_GPREL, |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 57 | |
Akira Hatanaka | e2e436a | 2011-04-01 21:41:06 +0000 | [diff] [blame] | 58 | /// MO_ABS_HI/LO - Represents the hi or low part of an absolute symbol |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 59 | /// address. |
Akira Hatanaka | e2e436a | 2011-04-01 21:41:06 +0000 | [diff] [blame] | 60 | MO_ABS_HI, |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 61 | MO_ABS_LO, |
| 62 | |
| 63 | /// MO_TLSGD - Represents the offset into the global offset table at which |
| 64 | // the module ID and TSL block offset reside during execution (General |
| 65 | // Dynamic TLS). |
| 66 | MO_TLSGD, |
| 67 | |
| 68 | /// MO_GOTTPREL - Represents the offset from the thread pointer (Initial |
| 69 | // Exec TLS). |
| 70 | MO_GOTTPREL, |
| 71 | |
| 72 | /// MO_TPREL_HI/LO - Represents the hi and low part of the offset from |
| 73 | // the thread pointer (Local Exec TLS). |
| 74 | MO_TPREL_HI, |
Akira Hatanaka | e33ca9c | 2011-09-22 03:09:07 +0000 | [diff] [blame] | 75 | MO_TPREL_LO, |
| 76 | |
| 77 | // N32/64 Flags. |
| 78 | MO_GPOFF_HI, |
| 79 | MO_GPOFF_LO, |
| 80 | MO_GOT_DISP, |
| 81 | MO_GOT_PAGE, |
| 82 | MO_GOT_OFST |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 83 | }; |
Bruno Cardoso Lopes | c4cc40c | 2011-09-14 03:00:41 +0000 | [diff] [blame] | 84 | |
| 85 | enum { |
| 86 | //===------------------------------------------------------------------===// |
| 87 | // Instruction encodings. These are the standard/most common forms for |
| 88 | // Mips instructions. |
| 89 | // |
| 90 | |
| 91 | // Pseudo - This represents an instruction that is a pseudo instruction |
| 92 | // or one that has not been implemented yet. It is illegal to code generate |
| 93 | // it, but tolerated for intermediate implementation stages. |
| 94 | Pseudo = 0, |
| 95 | |
| 96 | /// FrmR - This form is for instructions of the format R. |
| 97 | FrmR = 1, |
| 98 | /// FrmI - This form is for instructions of the format I. |
| 99 | FrmI = 2, |
| 100 | /// FrmJ - This form is for instructions of the format J. |
| 101 | FrmJ = 3, |
| 102 | /// FrmFR - This form is for instructions of the format FR. |
| 103 | FrmFR = 4, |
| 104 | /// FrmFI - This form is for instructions of the format FI. |
| 105 | FrmFI = 5, |
| 106 | /// FrmOther - This form is for instructions that have no specific format. |
| 107 | FrmOther = 6, |
| 108 | |
| 109 | FormMask = 15 |
| 110 | }; |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 111 | } |
| 112 | |
Evan Cheng | 4db3cff | 2011-07-01 17:57:27 +0000 | [diff] [blame] | 113 | class MipsInstrInfo : public MipsGenInstrInfo { |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 114 | MipsTargetMachine &TM; |
Akira Hatanaka | 43aed32 | 2011-10-11 00:37:28 +0000 | [diff] [blame^] | 115 | bool IsN64; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 116 | const MipsRegisterInfo RI; |
| 117 | public: |
Dan Gohman | 950a4c4 | 2008-03-25 22:06:05 +0000 | [diff] [blame] | 118 | explicit MipsInstrInfo(MipsTargetMachine &TM); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 119 | |
| 120 | /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As |
| 121 | /// such, whenever a client has an instance of instruction info, it should |
| 122 | /// always be able to get register info as well (through this method). |
| 123 | /// |
Akira Hatanaka | 794bf17 | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 124 | virtual const MipsRegisterInfo &getRegisterInfo() const; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 125 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 126 | /// isLoadFromStackSlot - If the specified machine instruction is a direct |
| 127 | /// load from a stack slot, return the virtual or physical register number of |
| 128 | /// the destination along with the FrameIndex of the loaded stack slot. If |
| 129 | /// not, return 0. This predicate must return 0 if the instruction has |
| 130 | /// any side effects other than loading from the stack slot. |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 131 | virtual unsigned isLoadFromStackSlot(const MachineInstr *MI, |
| 132 | int &FrameIndex) const; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 133 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 134 | /// isStoreToStackSlot - If the specified machine instruction is a direct |
| 135 | /// store to a stack slot, return the virtual or physical register number of |
| 136 | /// the source reg along with the FrameIndex of the loaded stack slot. If |
| 137 | /// not, return 0. This predicate must return 0 if the instruction has |
| 138 | /// any side effects other than storing to the stack slot. |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 139 | virtual unsigned isStoreToStackSlot(const MachineInstr *MI, |
| 140 | int &FrameIndex) const; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 141 | |
Bruno Cardoso Lopes | 0b2cd89 | 2007-08-18 01:59:45 +0000 | [diff] [blame] | 142 | /// Branch Analysis |
| 143 | virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, |
| 144 | MachineBasicBlock *&FBB, |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 145 | SmallVectorImpl<MachineOperand> &Cond, |
| 146 | bool AllowModify) const; |
Bruno Cardoso Lopes | 0b2cd89 | 2007-08-18 01:59:45 +0000 | [diff] [blame] | 147 | virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const; |
Akira Hatanaka | 20ada98 | 2011-04-01 17:39:08 +0000 | [diff] [blame] | 148 | |
| 149 | private: |
| 150 | void BuildCondBr(MachineBasicBlock &MBB, MachineBasicBlock *TBB, DebugLoc DL, |
| 151 | const SmallVectorImpl<MachineOperand>& Cond) const; |
| 152 | |
| 153 | public: |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 154 | virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
Bruno Cardoso Lopes | 0b2cd89 | 2007-08-18 01:59:45 +0000 | [diff] [blame] | 155 | MachineBasicBlock *FBB, |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 156 | const SmallVectorImpl<MachineOperand> &Cond, |
| 157 | DebugLoc DL) const; |
Jakob Stoklund Olesen | 273c14f | 2010-07-11 01:08:31 +0000 | [diff] [blame] | 158 | virtual void copyPhysReg(MachineBasicBlock &MBB, |
| 159 | MachineBasicBlock::iterator MI, DebugLoc DL, |
| 160 | unsigned DestReg, unsigned SrcReg, |
| 161 | bool KillSrc) const; |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 162 | virtual void storeRegToStackSlot(MachineBasicBlock &MBB, |
| 163 | MachineBasicBlock::iterator MBBI, |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 164 | unsigned SrcReg, bool isKill, int FrameIndex, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 165 | const TargetRegisterClass *RC, |
| 166 | const TargetRegisterInfo *TRI) const; |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 167 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 168 | virtual void loadRegFromStackSlot(MachineBasicBlock &MBB, |
| 169 | MachineBasicBlock::iterator MBBI, |
| 170 | unsigned DestReg, int FrameIndex, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 171 | const TargetRegisterClass *RC, |
| 172 | const TargetRegisterInfo *TRI) const; |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 173 | |
Akira Hatanaka | c4f24eb | 2011-07-01 01:04:43 +0000 | [diff] [blame] | 174 | virtual MachineInstr* emitFrameIndexDebugValue(MachineFunction &MF, |
| 175 | int FrameIx, uint64_t Offset, |
| 176 | const MDNode *MDPtr, |
| 177 | DebugLoc DL) const; |
| 178 | |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 179 | virtual |
| 180 | bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const; |
Bruno Cardoso Lopes | 0b2cd89 | 2007-08-18 01:59:45 +0000 | [diff] [blame] | 181 | |
| 182 | /// Insert nop instruction when hazard condition is found |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 183 | virtual void insertNoop(MachineBasicBlock &MBB, |
Bruno Cardoso Lopes | 0b2cd89 | 2007-08-18 01:59:45 +0000 | [diff] [blame] | 184 | MachineBasicBlock::iterator MI) const; |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 185 | |
| 186 | /// getGlobalBaseReg - Return a virtual register initialized with the |
| 187 | /// the global base register value. Output instructions required to |
| 188 | /// initialize the register in the function entry block, if necessary. |
| 189 | /// |
| 190 | unsigned getGlobalBaseReg(MachineFunction *MF) const; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 191 | }; |
| 192 | |
| 193 | } |
| 194 | |
| 195 | #endif |