blob: e3581ce441fc3a8126f214ccb8966dc124465160 [file] [log] [blame]
Sanjiv Gupta0e687712008-05-13 09:02:57 +00001//===- PIC16InstrInfo.cpp - PIC16 Instruction Information -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the PIC16 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "PIC16.h"
15#include "PIC16InstrInfo.h"
16#include "llvm/Function.h"
17#include "llvm/ADT/STLExtras.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "PIC16GenInstrInfo.inc"
21
22using namespace llvm;
23
Sanjiv Gupta2010b3e2008-05-14 11:31:39 +000024// FIXME: Add the subtarget support on this constructor.
Sanjiv Gupta0e687712008-05-13 09:02:57 +000025PIC16InstrInfo::PIC16InstrInfo(PIC16TargetMachine &tm)
26 : TargetInstrInfoImpl(PIC16Insts, array_lengthof(PIC16Insts)),
27 TM(tm), RI(*this) {}
28
29static bool isZeroImm(const MachineOperand &op) {
30 return op.isImmediate() && op.getImm() == 0;
31}
32
33
34/// isLoadFromStackSlot - If the specified machine instruction is a direct
35/// load from a stack slot, return the virtual or physical register number of
36/// the destination along with the FrameIndex of the loaded stack slot. If
37/// not, return 0. This predicate must return 0 if the instruction has
38/// any side effects other than loading from the stack slot.
39unsigned PIC16InstrInfo::
40isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const
41{
42 if (MI->getOpcode() == PIC16::MOVF) {
43 if ((MI->getOperand(2).isFrameIndex()) && // is a stack slot
44 (MI->getOperand(1).isImmediate()) && // the imm is zero
45 (isZeroImm(MI->getOperand(1)))) {
46 FrameIndex = MI->getOperand(2).getIndex();
47 return MI->getOperand(0).getReg();
48 }
49 }
50
51 return 0;
52}
53
54/// isStoreToStackSlot - If the specified machine instruction is a direct
55/// store to a stack slot, return the virtual or physical register number of
56/// the source reg along with the FrameIndex of the loaded stack slot. If
57/// not, return 0. This predicate must return 0 if the instruction has
58/// any side effects other than storing to the stack slot.
59unsigned PIC16InstrInfo::
60isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const
61{
62 if (MI->getOpcode() == PIC16::MOVWF) {
63 if ((MI->getOperand(0).isFrameIndex()) && // is a stack slot
64 (MI->getOperand(1).isImmediate()) && // the imm is zero
65 (isZeroImm(MI->getOperand(1)))) {
66 FrameIndex = MI->getOperand(0).getIndex();
67 return MI->getOperand(2).getReg();
68 }
69 }
70 return 0;
71}
72
73void PIC16InstrInfo::
74storeRegToStackSlot(MachineBasicBlock &MBB,
75 MachineBasicBlock::iterator I,
76 unsigned SrcReg, bool isKill, int FI,
77 const TargetRegisterClass *RC) const {
78 const Function *Func = MBB.getParent()->getFunction();
79 const std::string FuncName = Func->getName();
80
81 char *tmpName = new char [strlen(FuncName.c_str()) + 6];
82 sprintf(tmpName, "%s_tmp_%d",FuncName.c_str(),FI);
83
84 if (RC == PIC16::CPURegsRegisterClass) {
85 //src is always WREG.
86 BuildMI(MBB, I, this->get(PIC16::MOVWF))
87 .addReg(SrcReg,false,false,true,true)
88 .addExternalSymbol(tmpName) // the current printer expects 3 operands,
89 .addExternalSymbol(tmpName); // all we need is actually one,
Sanjiv Gupta2010b3e2008-05-14 11:31:39 +000090 // so we repeat.
Sanjiv Gupta0e687712008-05-13 09:02:57 +000091 }
92 else
93 assert(0 && "Can't store this register to stack slot");
94}
95
96void PIC16InstrInfo::
97loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
98 unsigned DestReg, int FI,
99 const TargetRegisterClass *RC) const
100{
101 const Function *Func = MBB.getParent()->getFunction();
102 const std::string FuncName = Func->getName();
103
104 char *tmpName = new char [strlen(FuncName.c_str()) + 6];
105 sprintf(tmpName, "%s_tmp_%d",FuncName.c_str(),FI);
106
107 if (RC == PIC16::CPURegsRegisterClass)
108 BuildMI(MBB, I, this->get(PIC16::MOVF), DestReg)
109 .addExternalSymbol(tmpName) // the current printer expects 3 operands,
110 .addExternalSymbol(tmpName); // all we need is actually one,so we repeat.
111 else
112 assert(0 && "Can't load this register from stack slot");
113}
114
115/// InsertBranch - Insert a branch into the end of the specified
116/// MachineBasicBlock. This operands to this method are the same as those
117/// returned by AnalyzeBranch. This is invoked in cases where AnalyzeBranch
118/// returns success and when an unconditional branch (TBB is non-null, FBB is
119/// null, Cond is empty) needs to be inserted. It returns the number of
120/// instructions inserted.
121unsigned PIC16InstrInfo::
122InsertBranch(MachineBasicBlock &MBB,
Sanjiv Gupta2010b3e2008-05-14 11:31:39 +0000123 MachineBasicBlock *TBB, MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000124 const SmallVectorImpl<MachineOperand> &Cond) const
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000125{
126 // Shouldn't be a fall through.
127 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
128
129 if (FBB == 0) { // One way branch.
130 if (Cond.empty()) {
131 // Unconditional branch?
132 BuildMI(&MBB, get(PIC16::GOTO)).addMBB(TBB);
133 }
134 return 1;
135 }
136
Sanjiv Gupta2010b3e2008-05-14 11:31:39 +0000137 // FIXME: If the there are some conditions specified then conditional branch
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000138 // should be generated.
139 // For the time being no instruction is being generated therefore
140 // returning NULL.
141 return 0;
142}
143