blob: 747ffc33cbb54ad2d07a25f3e58367d8aa242871 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===- MipsInstrInfo.td - Mips Register defs ---------------*- tablegen -*-===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000010//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000011// Instruction format superclass
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
14include "MipsInstrFormats.td"
15
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000016//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000018//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000019
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
21def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000022def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000023 SDTCisSameAs<1, 2>,
24 SDTCisSameAs<3, 4>,
25 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000026def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
27def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000030 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000031 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032def SDT_MipsDivRem : SDTypeProfile<0, 2,
33 [SDTCisVT<0, i32>,
34 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000035
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000037def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000038 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000039 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000040
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000041// Hi and Lo nodes are used to handle global addresses. Used on
42// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000043// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000044def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
45def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
46def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000047
Eric Christopher3c999a22007-10-26 04:00:13 +000048// Return
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000049def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain,
Chris Lattner036609b2010-12-23 18:28:41 +000050 SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000051
52// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000053def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000054 [SDNPHasChain, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000055def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000056 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000057
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000058// MAdd*/MSub* nodes
59def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
60 [SDNPOptInGlue, SDNPOutGlue]>;
61def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
62 [SDNPOptInGlue, SDNPOutGlue]>;
63def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
64 [SDNPOptInGlue, SDNPOutGlue]>;
65def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
66 [SDNPOptInGlue, SDNPOutGlue]>;
67
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000068// DivRem(u) nodes
69def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
70 [SDNPOutGlue]>;
71def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
72 [SDNPOutGlue]>;
73
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000074//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000075// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000076//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +000077def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">;
78def HasBitCount : Predicate<"Subtarget.hasBitCount()">;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +000079def HasSwap : Predicate<"Subtarget.hasSwap()">;
80def HasCondMov : Predicate<"Subtarget.hasCondMov()">;
Bruno Cardoso Lopes7d5652d2010-11-12 00:38:32 +000081def IsMips32 : Predicate<"Subtarget.isMips32()">;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +000082def IsMips32r2 : Predicate<"Subtarget.isMips32r2()">;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000083
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000084//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000085// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000086//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000087
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000088// Instruction operand types
89def brtarget : Operand<OtherVT>;
90def calltarget : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000091def simm16 : Operand<i32>;
Eric Christopher3c999a22007-10-26 04:00:13 +000092def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +000094// Unsigned Operand
95def uimm16 : Operand<i32> {
96 let PrintMethod = "printUnsignedImm";
97}
98
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000099// Address operand
100def mem : Operand<i32> {
101 let PrintMethod = "printMemOperand";
102 let MIOperandInfo = (ops simm16, CPURegs);
103}
104
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000105// Transformation Function - get the lower 16 bits.
106def LO16 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000107 return getI32Imm((unsigned)N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000108}]>;
109
110// Transformation Function - get the higher 16 bits.
111def HI16 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000112 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000113}]>;
114
115// Node immediate fits as 16-bit sign extended on target immediate.
116// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000117def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000118
119// Node immediate fits as 16-bit zero extended on target immediate.
120// The LO16 param means that only the lower 16 bits of the node
121// immediate are caught.
122// e.g. addiu, sltiu
123def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000125 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000126 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000127 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000128}], LO16>;
129
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000130// shamt field must fit in 5 bits.
131def immZExt5 : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000132 return N->getZExtValue() == ((N->getZExtValue()) & 0x1f) ;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000133}]>;
134
Eric Christopher3c999a22007-10-26 04:00:13 +0000135// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000136// since load and store instructions from stack used it.
Chris Lattnereb079a32010-02-14 21:53:19 +0000137def addr : ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], []>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000138
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000139//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000140// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000141//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000142
143// Arithmetic 3 register operands
Eric Christopher3c999a22007-10-26 04:00:13 +0000144let isCommutable = 1 in
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000145class ArithR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
Eric Christopher3c999a22007-10-26 04:00:13 +0000146 InstrItinClass itin>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000147 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
148 !strconcat(instr_asm, "\t$dst, $b, $c"),
149 [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], itin>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000150
Eric Christopher3c999a22007-10-26 04:00:13 +0000151let isCommutable = 1 in
152class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000153 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
154 !strconcat(instr_asm, "\t$dst, $b, $c"), [], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000155
156// Arithmetic 2 register operands
Eric Christopher3c999a22007-10-26 04:00:13 +0000157class ArithI<bits<6> op, string instr_asm, SDNode OpNode,
158 Operand Od, PatLeaf imm_type> :
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000159 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, Od:$c),
160 !strconcat(instr_asm, "\t$dst, $b, $c"),
161 [(set CPURegs:$dst, (OpNode CPURegs:$b, imm_type:$c))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000162
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000163class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
164 Operand Od, PatLeaf imm_type> :
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000165 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, Od:$c),
166 !strconcat(instr_asm, "\t$dst, $b, $c"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000167
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000168// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000169let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
170class MArithR<bits<6> func, string instr_asm, SDNode op> :
171 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000172 !strconcat(instr_asm, "\t$rs, $rt"),
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000173 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000174
175// Logical
176class LogicR<bits<6> func, string instr_asm, SDNode OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000177 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
178 !strconcat(instr_asm, "\t$dst, $b, $c"),
179 [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000180
181class LogicI<bits<6> op, string instr_asm, SDNode OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000182 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, uimm16:$c),
183 !strconcat(instr_asm, "\t$dst, $b, $c"),
184 [(set CPURegs:$dst, (OpNode CPURegs:$b, immZExt16:$c))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000185
186class LogicNOR<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000187 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
188 !strconcat(instr_asm, "\t$dst, $b, $c"),
189 [(set CPURegs:$dst, (not (or CPURegs:$b, CPURegs:$c)))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000190
191// Shifts
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000192class LogicR_shift_rotate_imm<bits<6> func, bits<5> _rs, string instr_asm,
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000193 SDNode OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000194 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$b, shamt:$c),
195 !strconcat(instr_asm, "\t$dst, $b, $c"),
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000196 [(set CPURegs:$dst, (OpNode CPURegs:$b, immZExt5:$c))], IIAlu> {
197 let rs = _rs;
198}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000199
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000200class LogicR_shift_rotate_reg<bits<6> func, bits<5> _shamt, string instr_asm,
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000201 SDNode OpNode>:
202 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$c, CPURegs:$b),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000203 !strconcat(instr_asm, "\t$dst, $b, $c"),
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000204 [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], IIAlu> {
205 let shamt = _shamt;
206}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000207
208// Load Upper Imediate
209class LoadUpper<bits<6> op, string instr_asm>:
210 FI< op,
Evan Cheng64d80e32007-07-19 01:14:50 +0000211 (outs CPURegs:$dst),
212 (ins uimm16:$imm),
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000213 !strconcat(instr_asm, "\t$dst, $imm"),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000214 [], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000215
Eric Christopher3c999a22007-10-26 04:00:13 +0000216// Memory Load/Store
Dan Gohman15511cf2008-12-03 18:15:48 +0000217let canFoldAsLoad = 1, hasDelaySlot = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000218class LoadM<bits<6> op, string instr_asm, PatFrag OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000219 FI<op, (outs CPURegs:$dst), (ins mem:$addr),
220 !strconcat(instr_asm, "\t$dst, $addr"),
221 [(set CPURegs:$dst, (OpNode addr:$addr))], IILoad>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000222
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000223class StoreM<bits<6> op, string instr_asm, PatFrag OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000224 FI<op, (outs), (ins CPURegs:$dst, mem:$addr),
225 !strconcat(instr_asm, "\t$dst, $addr"),
226 [(OpNode CPURegs:$dst, addr:$addr)], IIStore>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000227
228// Conditional Branch
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000229let isBranch = 1, isTerminator=1, hasDelaySlot = 1 in {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000230class CBranch<bits<6> op, string instr_asm, PatFrag cond_op>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000231 FI<op, (outs), (ins CPURegs:$a, CPURegs:$b, brtarget:$offset),
232 !strconcat(instr_asm, "\t$a, $b, $offset"),
233 [(brcond (cond_op CPURegs:$a, CPURegs:$b), bb:$offset)],
234 IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000235
236class CBranchZero<bits<6> op, string instr_asm, PatFrag cond_op>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000237 FI<op, (outs), (ins CPURegs:$src, brtarget:$offset),
238 !strconcat(instr_asm, "\t$src, $offset"),
239 [(brcond (cond_op CPURegs:$src, 0), bb:$offset)],
240 IIBranch>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000241}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000242
Eric Christopher3c999a22007-10-26 04:00:13 +0000243// SetCC
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000244class SetCC_R<bits<6> op, bits<6> func, string instr_asm,
245 PatFrag cond_op>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000246 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
247 !strconcat(instr_asm, "\t$dst, $b, $c"),
248 [(set CPURegs:$dst, (cond_op CPURegs:$b, CPURegs:$c))],
249 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000250
251class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op,
252 Operand Od, PatLeaf imm_type>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000253 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, Od:$c),
254 !strconcat(instr_asm, "\t$dst, $b, $c"),
255 [(set CPURegs:$dst, (cond_op CPURegs:$b, imm_type:$c))],
256 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000257
258// Unconditional branch
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000259let isBranch=1, isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000260class JumpFJ<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000261 FJ<op, (outs), (ins brtarget:$target),
262 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000263
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000264let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000265class JumpFR<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000266 FR<op, func, (outs), (ins CPURegs:$target),
267 !strconcat(instr_asm, "\t$target"), [(brind CPURegs:$target)], IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000268
269// Jump and Link (Call)
Eric Christopher3c999a22007-10-26 04:00:13 +0000270let isCall=1, hasDelaySlot=1,
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000271 // All calls clobber the non-callee saved registers...
Jakob Stoklund Olesende12e432010-02-17 20:18:50 +0000272 Defs = [AT, V0, V1, A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, T9,
273 K0, K1, D0, D1, D2, D3, D4, D5, D6, D7, D8, D9], Uses = [GP] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000274 class JumpLink<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000275 FJ<op, (outs), (ins calltarget:$target, variable_ops),
276 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
277 IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000278
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000279 let rd=31 in
280 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000281 FR<op, func, (outs), (ins CPURegs:$rs, variable_ops),
282 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink CPURegs:$rs)], IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000283
284 class BranchLink<string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000285 FI<0x1, (outs), (ins CPURegs:$rs, brtarget:$target, variable_ops),
286 !strconcat(instr_asm, "\t$rs, $target"), [], IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000287}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000288
Eric Christopher3c999a22007-10-26 04:00:13 +0000289// Mul, Div
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000290let Defs = [HI, LO] in {
291 class Mul<bits<6> func, string instr_asm, InstrItinClass itin>:
292 FR<0x00, func, (outs), (ins CPURegs:$a, CPURegs:$b),
293 !strconcat(instr_asm, "\t$a, $b"), [], itin>;
294
295 class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
296 FR<0x00, func, (outs), (ins CPURegs:$a, CPURegs:$b),
297 !strconcat(instr_asm, "\t$$zero, $a, $b"),
298 [(op CPURegs:$a, CPURegs:$b)], itin>;
299}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000300
Eric Christopher3c999a22007-10-26 04:00:13 +0000301// Move from Hi/Lo
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000302class MoveFromLOHI<bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000303 FR<0x00, func, (outs CPURegs:$dst), (ins),
304 !strconcat(instr_asm, "\t$dst"), [], IIHiLo>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000305
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000306class MoveToLOHI<bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000307 FR<0x00, func, (outs), (ins CPURegs:$src),
308 !strconcat(instr_asm, "\t$src"), [], IIHiLo>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000309
Eric Christopher3c999a22007-10-26 04:00:13 +0000310class EffectiveAddress<string instr_asm> :
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000311 FI<0x09, (outs CPURegs:$dst), (ins mem:$addr),
312 instr_asm, [(set CPURegs:$dst, addr:$addr)], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000313
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000314// Count Leading Ones/Zeros in Word
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000315class CountLeading<bits<6> func, string instr_asm, list<dag> pattern>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000316 FR<0x1c, func, (outs CPURegs:$dst), (ins CPURegs:$src),
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000317 !strconcat(instr_asm, "\t$dst, $src"), pattern, IIAlu>,
318 Requires<[HasBitCount]> {
319 let shamt = 0;
320 let rt = rd;
321}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000322
323// Sign Extend in Register.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000324class SignExtInReg<bits<6> func, string instr_asm, ValueType vt>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000325 FR<0x3f, func, (outs CPURegs:$dst), (ins CPURegs:$src),
326 !strconcat(instr_asm, "\t$dst, $src"),
327 [(set CPURegs:$dst, (sext_inreg CPURegs:$src, vt))], NoItinerary>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000328
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000329// Byte Swap
330class ByteSwap<bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000331 FR<0x1f, func, (outs CPURegs:$dst), (ins CPURegs:$src),
332 !strconcat(instr_asm, "\t$dst, $src"),
333 [(set CPURegs:$dst, (bswap CPURegs:$src))], NoItinerary>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000334
335// Conditional Move
336class CondMov<bits<6> func, string instr_asm, PatLeaf MovCode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000337 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$F, CPURegs:$T,
338 CPURegs:$cond), !strconcat(instr_asm, "\t$dst, $T, $cond"),
Bruno Cardoso Lopesbd3af09c2010-12-07 19:04:14 +0000339 [], NoItinerary>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000340
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000341//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000342// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000343//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000344
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000345// As stack alignment is always done with addiu, we need a 16-bit immediate
Evan Cheng071a2792007-09-11 19:55:27 +0000346let Defs = [SP], Uses = [SP] in {
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000347def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000348 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000349 [(callseq_start timm:$amt)]>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000350def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000351 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000352 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000353}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000354
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000355// Some assembly macros need to avoid pseudoinstructions and assembler
356// automatic reodering, we should reorder ourselves.
357def MACRO : MipsPseudo<(outs), (ins), ".set\tmacro", []>;
358def REORDER : MipsPseudo<(outs), (ins), ".set\treorder", []>;
359def NOMACRO : MipsPseudo<(outs), (ins), ".set\tnomacro", []>;
360def NOREORDER : MipsPseudo<(outs), (ins), ".set\tnoreorder", []>;
361
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000362// These macros are inserted to prevent GAS from complaining
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000363// when using the AT register.
364def NOAT : MipsPseudo<(outs), (ins), ".set\tnoat", []>;
365def ATMACRO : MipsPseudo<(outs), (ins), ".set\tat", []>;
366
Eric Christopher3c999a22007-10-26 04:00:13 +0000367// When handling PIC code the assembler needs .cpload and .cprestore
368// directives. If the real instructions corresponding these directives
369// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000370// from the assembler.
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000371def CPLOAD : MipsPseudo<(outs), (ins CPURegs:$picreg), ".cpload\t$picreg", []>;
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000372def CPRESTORE : MipsPseudo<(outs), (ins uimm16:$loc), ".cprestore\t$loc\n", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000373
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000374//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000375// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000376//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000377
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000378//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000379// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000380//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000381
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000382/// Arithmetic Instructions (ALU Immediate)
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000383def ADDiu : ArithI<0x09, "addiu", add, simm16, immSExt16>;
384def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000385def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000386def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000387def ANDi : LogicI<0x0c, "andi", and>;
388def ORi : LogicI<0x0d, "ori", or>;
389def XORi : LogicI<0x0e, "xori", xor>;
390def LUi : LoadUpper<0x0f, "lui">;
391
392/// Arithmetic Instructions (3-Operand, R-Type)
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000393def ADDu : ArithR<0x00, 0x21, "addu", add, IIAlu>;
394def SUBu : ArithR<0x00, 0x23, "subu", sub, IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000395def ADD : ArithOverflowR<0x00, 0x20, "add">;
396def SUB : ArithOverflowR<0x00, 0x22, "sub">;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000397def SLT : SetCC_R<0x00, 0x2a, "slt", setlt>;
398def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000399def AND : LogicR<0x24, "and", and>;
400def OR : LogicR<0x25, "or", or>;
401def XOR : LogicR<0x26, "xor", xor>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000402def NOR : LogicNOR<0x00, 0x27, "nor">;
403
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000404/// Shift Instructions
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000405def SLL : LogicR_shift_rotate_imm<0x00, 0x00, "sll", shl>;
406def SRL : LogicR_shift_rotate_imm<0x02, 0x00, "srl", srl>;
407def SRA : LogicR_shift_rotate_imm<0x03, 0x00, "sra", sra>;
408def SLLV : LogicR_shift_rotate_reg<0x04, 0x00, "sllv", shl>;
409def SRLV : LogicR_shift_rotate_reg<0x06, 0x00, "srlv", srl>;
410def SRAV : LogicR_shift_rotate_reg<0x07, 0x00, "srav", sra>;
411
412// Rotate Instructions
413let Predicates = [IsMips32r2] in {
414 def ROTR : LogicR_shift_rotate_imm<0x02, 0x01, "rotr", rotr>;
415 def ROTRV : LogicR_shift_rotate_reg<0x06, 0x01, "rotrv", rotr>;
416}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000417
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000418/// Load and Store Instructions
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000419def LB : LoadM<0x20, "lb", sextloadi8>;
420def LBu : LoadM<0x24, "lbu", zextloadi8>;
421def LH : LoadM<0x21, "lh", sextloadi16>;
422def LHu : LoadM<0x25, "lhu", zextloadi16>;
423def LW : LoadM<0x23, "lw", load>;
424def SB : StoreM<0x28, "sb", truncstorei8>;
425def SH : StoreM<0x29, "sh", truncstorei16>;
426def SW : StoreM<0x2b, "sw", store>;
427
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000428/// Jump and Branch Instructions
429def J : JumpFJ<0x02, "j">;
430def JR : JumpFR<0x00, 0x08, "jr">;
431def JAL : JumpLink<0x03, "jal">;
432def JALR : JumpLinkReg<0x00, 0x09, "jalr">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000433def BEQ : CBranch<0x04, "beq", seteq>;
434def BNE : CBranch<0x05, "bne", setne>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000435
Eric Christopher3c999a22007-10-26 04:00:13 +0000436let rt=1 in
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000437 def BGEZ : CBranchZero<0x01, "bgez", setge>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000438
439let rt=0 in {
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000440 def BGTZ : CBranchZero<0x07, "bgtz", setgt>;
441 def BLEZ : CBranchZero<0x07, "blez", setle>;
442 def BLTZ : CBranchZero<0x01, "bltz", setlt>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000443}
444
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000445def BGEZAL : BranchLink<"bgezal">;
446def BLTZAL : BranchLink<"bltzal">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000447
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000448let isReturn=1, isTerminator=1, hasDelaySlot=1,
449 isBarrier=1, hasCtrlDep=1, rs=0, rt=0, shamt=0 in
450 def RET : FR <0x00, 0x02, (outs), (ins CPURegs:$target),
451 "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>;
452
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000453/// Multiply and Divide Instructions.
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000454def MULT : Mul<0x18, "mult", IIImul>;
455def MULTu : Mul<0x19, "multu", IIImul>;
456def SDIV : Div<MipsDivRem, 0x1a, "div", IIIdiv>;
457def UDIV : Div<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000458
459let Defs = [HI] in
460 def MTHI : MoveToLOHI<0x11, "mthi">;
461let Defs = [LO] in
462 def MTLO : MoveToLOHI<0x13, "mtlo">;
463
464let Uses = [HI] in
465 def MFHI : MoveFromLOHI<0x10, "mfhi">;
466let Uses = [LO] in
467 def MFLO : MoveFromLOHI<0x12, "mflo">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000468
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000469/// Sign Ext In Register Instructions.
470let Predicates = [HasSEInReg] in {
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000471 let shamt = 0x10, rs = 0 in
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000472 def SEB : SignExtInReg<0x21, "seb", i8>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000473
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000474 let shamt = 0x18, rs = 0 in
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000475 def SEH : SignExtInReg<0x20, "seh", i16>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000476}
477
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000478/// Count Leading
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000479def CLZ : CountLeading<0b100000, "clz",
480 [(set CPURegs:$dst, (ctlz CPURegs:$src))]>;
481def CLO : CountLeading<0b100001, "clo",
482 [(set CPURegs:$dst, (ctlz (not CPURegs:$src)))]>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000483
484/// Byte Swap
485let Predicates = [HasSwap] in {
486 let shamt = 0x3, rs = 0 in
487 def WSBW : ByteSwap<0x20, "wsbw">;
488}
489
490/// Conditional Move
491def MIPS_CMOV_ZERO : PatLeaf<(i32 0)>;
492def MIPS_CMOV_NZERO : PatLeaf<(i32 1)>;
493
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000494// Conditional moves:
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000495// These instructions are expanded in
496// MipsISelLowering::EmitInstrWithCustomInserter if target does not have
497// conditional move instructions.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000498// flag:int, data:int
499let usesCustomInserter = 1, shamt = 0, Constraints = "$F = $dst" in
500 class CondMovIntInt<bits<6> funct, string instr_asm> :
501 FR<0, funct, (outs CPURegs:$dst),
502 (ins CPURegs:$T, CPURegs:$cond, CPURegs:$F),
503 !strconcat(instr_asm, "\t$dst, $T, $cond"), [], NoItinerary>;
504
505def MOVZ_I : CondMovIntInt<0x0a, "movz">;
506def MOVN_I : CondMovIntInt<0x0b, "movn">;
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000507
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000508/// No operation
509let addr=0 in
510 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
511
Eric Christopher3c999a22007-10-26 04:00:13 +0000512// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000513// instructions. The same not happens for stack address copies, so an
514// add op with mem ComplexPattern is used and the stack address copy
515// can be matched. It's similar to Sparc LEA_ADDRi
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000516def LEA_ADDiu : EffectiveAddress<"addiu\t$dst, ${addr:stackloc}">;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000517
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000518// MADD*/MSUB*
519def MADD : MArithR<0, "madd", MipsMAdd>;
520def MADDU : MArithR<1, "maddu", MipsMAddu>;
521def MSUB : MArithR<4, "msub", MipsMSub>;
522def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000523
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000524// MUL is a assembly macro in the current used ISAs. In recent ISA's
525// it is a real instruction.
Bruno Cardoso Lopes7d5652d2010-11-12 00:38:32 +0000526def MUL : ArithR<0x1c, 0x02, "mul", mul, IIImul>, Requires<[IsMips32]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000527
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000528//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000529// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000530//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000531
532// Small immediates
Eric Christopher3c999a22007-10-26 04:00:13 +0000533def : Pat<(i32 immSExt16:$in),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000534 (ADDiu ZERO, imm:$in)>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000535def : Pat<(i32 immZExt16:$in),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000536 (ORi ZERO, imm:$in)>;
537
538// Arbitrary immediates
539def : Pat<(i32 imm:$imm),
540 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
541
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000542// Carry patterns
543def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs),
544 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
545def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs),
546 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
Bruno Cardoso Lopes911a9922011-03-04 17:59:18 +0000547def : Pat<(addc CPURegs:$src, immSExt16:$imm),
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000548 (ADDiu CPURegs:$src, imm:$imm)>;
549
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000550// Call
551def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)),
552 (JAL tglobaladdr:$dst)>;
553def : Pat<(MipsJmpLink (i32 texternalsym:$dst)),
554 (JAL texternalsym:$dst)>;
Chris Lattnere0d27532010-02-28 07:23:21 +0000555//def : Pat<(MipsJmpLink CPURegs:$dst),
556// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000557
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000558// hi/lo relocs
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000559def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000560def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000561 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000562def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
563 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000564
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000565def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000566def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
567 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000568
569def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
570def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
571 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
572
573// gp_rel relocs
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000574def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000575 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000576def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000577 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000578
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000579// Mips does not have "not", so we expand our way
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000580def : Pat<(not CPURegs:$in),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000581 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000582
Eric Christopher3c999a22007-10-26 04:00:13 +0000583// extended load and stores
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000584def : Pat<(extloadi1 addr:$src), (LBu addr:$src)>;
585def : Pat<(extloadi8 addr:$src), (LBu addr:$src)>;
586def : Pat<(extloadi16 addr:$src), (LHu addr:$src)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000587
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000588// peepholes
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000589def : Pat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
590
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000591// brcond patterns
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000592def : Pat<(brcond (setne CPURegs:$lhs, 0), bb:$dst),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000593 (BNE CPURegs:$lhs, ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000594def : Pat<(brcond (seteq CPURegs:$lhs, 0), bb:$dst),
595 (BEQ CPURegs:$lhs, ZERO, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000596
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000597def : Pat<(brcond (setge CPURegs:$lhs, CPURegs:$rhs), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000598 (BEQ (SLT CPURegs:$lhs, CPURegs:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000599def : Pat<(brcond (setuge CPURegs:$lhs, CPURegs:$rhs), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000600 (BEQ (SLTu CPURegs:$lhs, CPURegs:$rhs), ZERO, bb:$dst)>;
601def : Pat<(brcond (setge CPURegs:$lhs, immSExt16:$rhs), bb:$dst),
602 (BEQ (SLTi CPURegs:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
603def : Pat<(brcond (setuge CPURegs:$lhs, immSExt16:$rhs), bb:$dst),
604 (BEQ (SLTiu CPURegs:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000605
606def : Pat<(brcond (setle CPURegs:$lhs, CPURegs:$rhs), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000607 (BEQ (SLT CPURegs:$rhs, CPURegs:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000608def : Pat<(brcond (setule CPURegs:$lhs, CPURegs:$rhs), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000609 (BEQ (SLTu CPURegs:$rhs, CPURegs:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000610
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000611def : Pat<(brcond CPURegs:$cond, bb:$dst),
612 (BNE CPURegs:$cond, ZERO, bb:$dst)>;
613
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000614// select patterns
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000615multiclass MovzPats<RegisterClass RC, Instruction MOVZInst> {
616 def : Pat<(select (setge CPURegs:$lhs, CPURegs:$rhs), RC:$T, RC:$F),
617 (MOVZInst RC:$T, (SLT CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
618 def : Pat<(select (setuge CPURegs:$lhs, CPURegs:$rhs), RC:$T, RC:$F),
619 (MOVZInst RC:$T, (SLTu CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
620 def : Pat<(select (setge CPURegs:$lhs, immSExt16:$rhs), RC:$T, RC:$F),
621 (MOVZInst RC:$T, (SLTi CPURegs:$lhs, immSExt16:$rhs), RC:$F)>;
622 def : Pat<(select (setuge CPURegs:$lh, immSExt16:$rh), RC:$T, RC:$F),
623 (MOVZInst RC:$T, (SLTiu CPURegs:$lh, immSExt16:$rh), RC:$F)>;
624 def : Pat<(select (setle CPURegs:$lhs, CPURegs:$rhs), RC:$T, RC:$F),
625 (MOVZInst RC:$T, (SLT CPURegs:$rhs, CPURegs:$lhs), RC:$F)>;
626 def : Pat<(select (setule CPURegs:$lhs, CPURegs:$rhs), RC:$T, RC:$F),
627 (MOVZInst RC:$T, (SLTu CPURegs:$rhs, CPURegs:$lhs), RC:$F)>;
628 def : Pat<(select (seteq CPURegs:$lhs, CPURegs:$rhs), RC:$T, RC:$F),
629 (MOVZInst RC:$T, (XOR CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
630 def : Pat<(select (seteq CPURegs:$lhs, 0), RC:$T, RC:$F),
631 (MOVZInst RC:$T, CPURegs:$lhs, RC:$F)>;
632}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000633
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000634multiclass MovnPats<RegisterClass RC, Instruction MOVNInst> {
635 def : Pat<(select (setne CPURegs:$lhs, CPURegs:$rhs), RC:$T, RC:$F),
636 (MOVNInst RC:$T, (XOR CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
637 def : Pat<(select CPURegs:$cond, RC:$T, RC:$F),
638 (MOVNInst RC:$T, CPURegs:$cond, RC:$F)>;
639 def : Pat<(select (setne CPURegs:$lhs, 0), RC:$T, RC:$F),
640 (MOVNInst RC:$T, CPURegs:$lhs, RC:$F)>;
641}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000642
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000643defm : MovzPats<CPURegs, MOVZ_I>;
644defm : MovnPats<CPURegs, MOVN_I>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000645
Bruno Cardoso Lopesab8d53a2010-12-07 19:00:20 +0000646// select patterns with got access
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000647let AddedComplexity = 10 in
648 def : Pat<(select (setne CPURegs:$lhs, CPURegs:$rhs),
649 (i32 tglobaladdr:$T), CPURegs:$F),
650 (MOVN_I CPURegs:$F, (ADDiu GP, tglobaladdr:$T),
651 (XOR CPURegs:$lhs, CPURegs:$rhs))>;
Bruno Cardoso Lopesab8d53a2010-12-07 19:00:20 +0000652
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000653// setcc patterns
654def : Pat<(seteq CPURegs:$lhs, CPURegs:$rhs),
655 (SLTu (XOR CPURegs:$lhs, CPURegs:$rhs), 1)>;
656def : Pat<(setne CPURegs:$lhs, CPURegs:$rhs),
657 (SLTu ZERO, (XOR CPURegs:$lhs, CPURegs:$rhs))>;
658
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000659def : Pat<(setle CPURegs:$lhs, CPURegs:$rhs),
660 (XORi (SLT CPURegs:$rhs, CPURegs:$lhs), 1)>;
661def : Pat<(setule CPURegs:$lhs, CPURegs:$rhs),
662 (XORi (SLTu CPURegs:$rhs, CPURegs:$lhs), 1)>;
663
664def : Pat<(setgt CPURegs:$lhs, CPURegs:$rhs),
665 (SLT CPURegs:$rhs, CPURegs:$lhs)>;
666def : Pat<(setugt CPURegs:$lhs, CPURegs:$rhs),
667 (SLTu CPURegs:$rhs, CPURegs:$lhs)>;
668
669def : Pat<(setge CPURegs:$lhs, CPURegs:$rhs),
670 (XORi (SLT CPURegs:$lhs, CPURegs:$rhs), 1)>;
671def : Pat<(setuge CPURegs:$lhs, CPURegs:$rhs),
672 (XORi (SLTu CPURegs:$lhs, CPURegs:$rhs), 1)>;
673
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000674def : Pat<(setge CPURegs:$lhs, immSExt16:$rhs),
675 (XORi (SLTi CPURegs:$lhs, immSExt16:$rhs), 1)>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000676def : Pat<(setuge CPURegs:$lhs, immSExt16:$rhs),
677 (XORi (SLTiu CPURegs:$lhs, immSExt16:$rhs), 1)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000678
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000679//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000680// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000681//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000682
683include "MipsInstrFPU.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000684