Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 1 | //===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 9 | // |
Chris Lattner | 5cdfbad | 2003-05-07 20:08:36 +0000 | [diff] [blame] | 10 | // This file implements the LiveVariable analysis pass. For each machine |
| 11 | // instruction in the function, this pass calculates the set of registers that |
| 12 | // are immediately dead after the instruction (i.e., the instruction calculates |
| 13 | // the value, but it is never used) and the set of registers that are used by |
| 14 | // the instruction, but are never used after the instruction (i.e., they are |
| 15 | // killed). |
| 16 | // |
| 17 | // This class computes live variables using are sparse implementation based on |
| 18 | // the machine code SSA form. This class computes live variable information for |
| 19 | // each virtual and _register allocatable_ physical register in a function. It |
| 20 | // uses the dominance properties of SSA form to efficiently compute live |
| 21 | // variables for virtual registers, and assumes that physical registers are only |
| 22 | // live within a single basic block (allowing it to do a single local analysis |
| 23 | // to resolve physical register lifetimes in each basic block). If a physical |
| 24 | // register is not register allocatable, it is not tracked. This is useful for |
| 25 | // things like the stack pointer and condition codes. |
| 26 | // |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 27 | //===----------------------------------------------------------------------===// |
| 28 | |
| 29 | #include "llvm/CodeGen/LiveVariables.h" |
| 30 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Owen Anderson | bd3ba46 | 2008-08-04 23:54:43 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/Passes.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetRegisterInfo.h" |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetInstrInfo.h" |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 35 | #include "llvm/Target/TargetMachine.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 36 | #include "llvm/ADT/DepthFirstIterator.h" |
Evan Cheng | 0410407 | 2007-06-27 05:23:00 +0000 | [diff] [blame] | 37 | #include "llvm/ADT/SmallPtrSet.h" |
Owen Anderson | bffdf66 | 2008-06-27 07:05:59 +0000 | [diff] [blame] | 38 | #include "llvm/ADT/SmallSet.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 39 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | 6fcd8d8 | 2004-10-25 18:44:14 +0000 | [diff] [blame] | 40 | #include "llvm/Config/alloca.h" |
Chris Lattner | 657b4d1 | 2005-08-24 00:09:33 +0000 | [diff] [blame] | 41 | #include <algorithm> |
Chris Lattner | 49a5aaa | 2004-01-30 22:08:53 +0000 | [diff] [blame] | 42 | using namespace llvm; |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 43 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 44 | char LiveVariables::ID = 0; |
Chris Lattner | 5d8925c | 2006-08-27 22:30:17 +0000 | [diff] [blame] | 45 | static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis"); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 46 | |
Owen Anderson | bd3ba46 | 2008-08-04 23:54:43 +0000 | [diff] [blame] | 47 | |
| 48 | void LiveVariables::getAnalysisUsage(AnalysisUsage &AU) const { |
| 49 | AU.addRequiredID(UnreachableMachineBlockElimID); |
| 50 | AU.setPreservesAll(); |
| 51 | } |
| 52 | |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 53 | void LiveVariables::VarInfo::dump() const { |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 54 | cerr << " Alive in blocks: "; |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 55 | for (SparseBitVector<>::iterator I = AliveBlocks.begin(), |
| 56 | E = AliveBlocks.end(); I != E; ++I) |
| 57 | cerr << *I << ", "; |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 58 | cerr << "\n Killed by:"; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 59 | if (Kills.empty()) |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 60 | cerr << " No instructions.\n"; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 61 | else { |
| 62 | for (unsigned i = 0, e = Kills.size(); i != e; ++i) |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 63 | cerr << "\n #" << i << ": " << *Kills[i]; |
| 64 | cerr << "\n"; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 65 | } |
| 66 | } |
| 67 | |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 68 | /// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg. |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 69 | LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 70 | assert(TargetRegisterInfo::isVirtualRegister(RegIdx) && |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 71 | "getVarInfo: not a virtual register!"); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 72 | RegIdx -= TargetRegisterInfo::FirstVirtualRegister; |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 73 | if (RegIdx >= VirtRegInfo.size()) { |
| 74 | if (RegIdx >= 2*VirtRegInfo.size()) |
| 75 | VirtRegInfo.resize(RegIdx*2); |
| 76 | else |
| 77 | VirtRegInfo.resize(2*VirtRegInfo.size()); |
| 78 | } |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 79 | return VirtRegInfo[RegIdx]; |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 80 | } |
| 81 | |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 82 | void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo, |
| 83 | MachineBasicBlock *DefBlock, |
Evan Cheng | 5618490 | 2007-05-08 19:00:00 +0000 | [diff] [blame] | 84 | MachineBasicBlock *MBB, |
| 85 | std::vector<MachineBasicBlock*> &WorkList) { |
Chris Lattner | 8ba9771 | 2004-07-01 04:29:47 +0000 | [diff] [blame] | 86 | unsigned BBNum = MBB->getNumber(); |
Owen Anderson | 7047dd4 | 2008-01-15 22:02:46 +0000 | [diff] [blame] | 87 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 88 | // Check to see if this basic block is one of the killing blocks. If so, |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 89 | // remove it. |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 90 | for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i) |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 91 | if (VRInfo.Kills[i]->getParent() == MBB) { |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 92 | VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry |
| 93 | break; |
| 94 | } |
Owen Anderson | 7047dd4 | 2008-01-15 22:02:46 +0000 | [diff] [blame] | 95 | |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 96 | if (MBB == DefBlock) return; // Terminate recursion |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 97 | |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 98 | if (VRInfo.AliveBlocks.test(BBNum)) |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 99 | return; // We already know the block is live |
| 100 | |
| 101 | // Mark the variable known alive in this bb |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 102 | VRInfo.AliveBlocks.set(BBNum); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 103 | |
Evan Cheng | 5618490 | 2007-05-08 19:00:00 +0000 | [diff] [blame] | 104 | for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(), |
| 105 | E = MBB->pred_rend(); PI != E; ++PI) |
| 106 | WorkList.push_back(*PI); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 107 | } |
| 108 | |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 109 | void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo, |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 110 | MachineBasicBlock *DefBlock, |
Evan Cheng | 5618490 | 2007-05-08 19:00:00 +0000 | [diff] [blame] | 111 | MachineBasicBlock *MBB) { |
| 112 | std::vector<MachineBasicBlock*> WorkList; |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 113 | MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList); |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 114 | |
Evan Cheng | 5618490 | 2007-05-08 19:00:00 +0000 | [diff] [blame] | 115 | while (!WorkList.empty()) { |
| 116 | MachineBasicBlock *Pred = WorkList.back(); |
| 117 | WorkList.pop_back(); |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 118 | MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList); |
Evan Cheng | 5618490 | 2007-05-08 19:00:00 +0000 | [diff] [blame] | 119 | } |
| 120 | } |
| 121 | |
Owen Anderson | 7047dd4 | 2008-01-15 22:02:46 +0000 | [diff] [blame] | 122 | void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB, |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 123 | MachineInstr *MI) { |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 124 | assert(MRI->getVRegDef(reg) && "Register use before def!"); |
Alkis Evlogimenos | 2e58a41 | 2004-09-01 22:34:52 +0000 | [diff] [blame] | 125 | |
Owen Anderson | a018540 | 2007-11-08 01:20:48 +0000 | [diff] [blame] | 126 | unsigned BBNum = MBB->getNumber(); |
| 127 | |
Owen Anderson | 7047dd4 | 2008-01-15 22:02:46 +0000 | [diff] [blame] | 128 | VarInfo& VRInfo = getVarInfo(reg); |
Evan Cheng | 38b7ca6 | 2007-04-17 20:22:11 +0000 | [diff] [blame] | 129 | VRInfo.NumUses++; |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 130 | |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 131 | // Check to see if this basic block is already a kill block. |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 132 | if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) { |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 133 | // Yes, this register is killed in this basic block already. Increase the |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 134 | // live range by updating the kill instruction. |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 135 | VRInfo.Kills.back() = MI; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 136 | return; |
| 137 | } |
| 138 | |
| 139 | #ifndef NDEBUG |
| 140 | for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i) |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 141 | assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!"); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 142 | #endif |
| 143 | |
Bill Wendling | ebcba61 | 2008-06-23 23:41:14 +0000 | [diff] [blame] | 144 | // This situation can occur: |
| 145 | // |
| 146 | // ,------. |
| 147 | // | | |
| 148 | // | v |
| 149 | // | t2 = phi ... t1 ... |
| 150 | // | | |
| 151 | // | v |
| 152 | // | t1 = ... |
| 153 | // | ... = ... t1 ... |
| 154 | // | | |
| 155 | // `------' |
| 156 | // |
| 157 | // where there is a use in a PHI node that's a predecessor to the defining |
| 158 | // block. We don't want to mark all predecessors as having the value "alive" |
| 159 | // in this case. |
| 160 | if (MBB == MRI->getVRegDef(reg)->getParent()) return; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 161 | |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 162 | // Add a new kill entry for this basic block. If this virtual register is |
| 163 | // already marked as alive in this basic block, that means it is alive in at |
| 164 | // least one of the successor blocks, it's not a kill. |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 165 | if (!VRInfo.AliveBlocks.test(BBNum)) |
Evan Cheng | e2ee996 | 2007-03-09 09:48:56 +0000 | [diff] [blame] | 166 | VRInfo.Kills.push_back(MI); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 167 | |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 168 | // Update all dominating blocks to mark them as "known live". |
Chris Lattner | f25fb4b | 2004-05-01 21:24:24 +0000 | [diff] [blame] | 169 | for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), |
| 170 | E = MBB->pred_end(); PI != E; ++PI) |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 171 | MarkVirtRegAliveInBlock(VRInfo, MRI->getVRegDef(reg)->getParent(), *PI); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 172 | } |
| 173 | |
Dan Gohman | 3bdf5fe | 2008-09-21 21:11:41 +0000 | [diff] [blame] | 174 | void LiveVariables::HandleVirtRegDef(unsigned Reg, MachineInstr *MI) { |
| 175 | VarInfo &VRInfo = getVarInfo(Reg); |
| 176 | |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 177 | if (VRInfo.AliveBlocks.empty()) |
Dan Gohman | 3bdf5fe | 2008-09-21 21:11:41 +0000 | [diff] [blame] | 178 | // If vr is not alive in any block, then defaults to dead. |
| 179 | VRInfo.Kills.push_back(MI); |
| 180 | } |
| 181 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 182 | /// FindLastPartialDef - Return the last partial def of the specified register. |
| 183 | /// Also returns the sub-register that's defined. |
| 184 | MachineInstr *LiveVariables::FindLastPartialDef(unsigned Reg, |
| 185 | unsigned &PartDefReg) { |
| 186 | unsigned LastDefReg = 0; |
| 187 | unsigned LastDefDist = 0; |
| 188 | MachineInstr *LastDef = NULL; |
| 189 | for (const unsigned *SubRegs = TRI->getSubRegisters(Reg); |
| 190 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 191 | MachineInstr *Def = PhysRegDef[SubReg]; |
| 192 | if (!Def) |
| 193 | continue; |
| 194 | unsigned Dist = DistanceMap[Def]; |
| 195 | if (Dist > LastDefDist) { |
| 196 | LastDefReg = SubReg; |
| 197 | LastDef = Def; |
| 198 | LastDefDist = Dist; |
| 199 | } |
| 200 | } |
| 201 | PartDefReg = LastDefReg; |
| 202 | return LastDef; |
| 203 | } |
| 204 | |
Bill Wendling | 6d79474 | 2008-02-20 09:15:16 +0000 | [diff] [blame] | 205 | /// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add |
| 206 | /// implicit defs to a machine instruction if there was an earlier def of its |
| 207 | /// super-register. |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 208 | void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) { |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 209 | // If there was a previous use or a "full" def all is well. |
| 210 | if (!PhysRegDef[Reg] && !PhysRegUse[Reg]) { |
| 211 | // Otherwise, the last sub-register def implicitly defines this register. |
| 212 | // e.g. |
| 213 | // AH = |
| 214 | // AL = ... <imp-def EAX>, <imp-kill AH> |
| 215 | // = AH |
| 216 | // ... |
| 217 | // = EAX |
| 218 | // All of the sub-registers must have been defined before the use of Reg! |
| 219 | unsigned PartDefReg = 0; |
| 220 | MachineInstr *LastPartialDef = FindLastPartialDef(Reg, PartDefReg); |
| 221 | // If LastPartialDef is NULL, it must be using a livein register. |
| 222 | if (LastPartialDef) { |
| 223 | LastPartialDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/, |
| 224 | true/*IsImp*/)); |
| 225 | PhysRegDef[Reg] = LastPartialDef; |
Owen Anderson | bbf5583 | 2008-08-14 23:41:38 +0000 | [diff] [blame] | 226 | SmallSet<unsigned, 8> Processed; |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 227 | for (const unsigned *SubRegs = TRI->getSubRegisters(Reg); |
| 228 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 229 | if (Processed.count(SubReg)) |
| 230 | continue; |
| 231 | if (SubReg == PartDefReg || TRI->isSubRegister(PartDefReg, SubReg)) |
| 232 | continue; |
| 233 | // This part of Reg was defined before the last partial def. It's killed |
| 234 | // here. |
| 235 | LastPartialDef->addOperand(MachineOperand::CreateReg(SubReg, |
| 236 | false/*IsDef*/, |
| 237 | true/*IsImp*/)); |
| 238 | PhysRegDef[SubReg] = LastPartialDef; |
| 239 | for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS) |
| 240 | Processed.insert(*SS); |
| 241 | } |
| 242 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 243 | } |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 244 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 245 | // Remember this use. |
| 246 | PhysRegUse[Reg] = MI; |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 247 | for (const unsigned *SubRegs = TRI->getSubRegisters(Reg); |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 248 | unsigned SubReg = *SubRegs; ++SubRegs) |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 249 | PhysRegUse[SubReg] = MI; |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 250 | } |
| 251 | |
Evan Cheng | 9420201 | 2008-03-19 00:52:20 +0000 | [diff] [blame] | 252 | /// hasRegisterUseBelow - Return true if the specified register is used after |
| 253 | /// the current instruction and before it's next definition. |
| 254 | bool LiveVariables::hasRegisterUseBelow(unsigned Reg, |
| 255 | MachineBasicBlock::iterator I, |
| 256 | MachineBasicBlock *MBB) { |
| 257 | if (I == MBB->end()) |
| 258 | return false; |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 259 | |
| 260 | // First find out if there are any uses / defs below. |
| 261 | bool hasDistInfo = true; |
| 262 | unsigned CurDist = DistanceMap[I]; |
| 263 | SmallVector<MachineInstr*, 4> Uses; |
| 264 | SmallVector<MachineInstr*, 4> Defs; |
| 265 | for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(Reg), |
| 266 | RE = MRI->reg_end(); RI != RE; ++RI) { |
| 267 | MachineOperand &UDO = RI.getOperand(); |
| 268 | MachineInstr *UDMI = &*RI; |
| 269 | if (UDMI->getParent() != MBB) |
| 270 | continue; |
| 271 | DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI); |
| 272 | bool isBelow = false; |
| 273 | if (DI == DistanceMap.end()) { |
| 274 | // Must be below if it hasn't been assigned a distance yet. |
| 275 | isBelow = true; |
| 276 | hasDistInfo = false; |
| 277 | } else if (DI->second > CurDist) |
| 278 | isBelow = true; |
| 279 | if (isBelow) { |
| 280 | if (UDO.isUse()) |
| 281 | Uses.push_back(UDMI); |
| 282 | if (UDO.isDef()) |
| 283 | Defs.push_back(UDMI); |
Evan Cheng | 9420201 | 2008-03-19 00:52:20 +0000 | [diff] [blame] | 284 | } |
| 285 | } |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 286 | |
| 287 | if (Uses.empty()) |
| 288 | // No uses below. |
| 289 | return false; |
| 290 | else if (!Uses.empty() && Defs.empty()) |
| 291 | // There are uses below but no defs below. |
| 292 | return true; |
| 293 | // There are both uses and defs below. We need to know which comes first. |
| 294 | if (!hasDistInfo) { |
| 295 | // Complete DistanceMap for this MBB. This information is computed only |
| 296 | // once per MBB. |
| 297 | ++I; |
| 298 | ++CurDist; |
| 299 | for (MachineBasicBlock::iterator E = MBB->end(); I != E; ++I, ++CurDist) |
| 300 | DistanceMap.insert(std::make_pair(I, CurDist)); |
| 301 | } |
| 302 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 303 | unsigned EarliestUse = DistanceMap[Uses[0]]; |
| 304 | for (unsigned i = 1, e = Uses.size(); i != e; ++i) { |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 305 | unsigned Dist = DistanceMap[Uses[i]]; |
| 306 | if (Dist < EarliestUse) |
| 307 | EarliestUse = Dist; |
| 308 | } |
| 309 | for (unsigned i = 0, e = Defs.size(); i != e; ++i) { |
| 310 | unsigned Dist = DistanceMap[Defs[i]]; |
| 311 | if (Dist < EarliestUse) |
| 312 | // The register is defined before its first use below. |
| 313 | return false; |
| 314 | } |
| 315 | return true; |
Evan Cheng | 9420201 | 2008-03-19 00:52:20 +0000 | [diff] [blame] | 316 | } |
| 317 | |
Evan Cheng | a894ae1 | 2009-01-20 21:25:12 +0000 | [diff] [blame] | 318 | bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *MI) { |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 319 | if (!PhysRegUse[Reg] && !PhysRegDef[Reg]) |
| 320 | return false; |
| 321 | |
| 322 | MachineInstr *LastRefOrPartRef = PhysRegUse[Reg] |
| 323 | ? PhysRegUse[Reg] : PhysRegDef[Reg]; |
| 324 | unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef]; |
| 325 | // The whole register is used. |
| 326 | // AL = |
| 327 | // AH = |
| 328 | // |
| 329 | // = AX |
| 330 | // = AL, AX<imp-use, kill> |
| 331 | // AX = |
| 332 | // |
| 333 | // Or whole register is defined, but not used at all. |
| 334 | // AX<dead> = |
| 335 | // ... |
| 336 | // AX = |
| 337 | // |
| 338 | // Or whole register is defined, but only partly used. |
| 339 | // AX<dead> = AL<imp-def> |
| 340 | // = AL<kill> |
| 341 | // AX = |
Owen Anderson | bbf5583 | 2008-08-14 23:41:38 +0000 | [diff] [blame] | 342 | SmallSet<unsigned, 8> PartUses; |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 343 | for (const unsigned *SubRegs = TRI->getSubRegisters(Reg); |
| 344 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 345 | if (MachineInstr *Use = PhysRegUse[SubReg]) { |
| 346 | PartUses.insert(SubReg); |
| 347 | for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS) |
| 348 | PartUses.insert(*SS); |
| 349 | unsigned Dist = DistanceMap[Use]; |
| 350 | if (Dist > LastRefOrPartRefDist) { |
| 351 | LastRefOrPartRefDist = Dist; |
| 352 | LastRefOrPartRef = Use; |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 353 | } |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 354 | } |
| 355 | } |
Evan Cheng | a894ae1 | 2009-01-20 21:25:12 +0000 | [diff] [blame] | 356 | |
| 357 | if (LastRefOrPartRef == PhysRegDef[Reg] && LastRefOrPartRef != MI) |
| 358 | // If the last reference is the last def, then it's not used at all. |
| 359 | // That is, unless we are currently processing the last reference itself. |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 360 | LastRefOrPartRef->addRegisterDead(Reg, TRI, true); |
| 361 | |
Evan Cheng | 694f6c8 | 2009-06-20 04:34:51 +0000 | [diff] [blame] | 362 | // Partial uses. Mark register def dead and add implicit def of |
| 363 | // sub-registers which are used. |
| 364 | // EAX<dead> = op AL<imp-def> |
| 365 | // That is, EAX def is dead but AL def extends pass it. |
| 366 | // Enable this after live interval analysis is fixed to improve codegen! |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 367 | else if (!PhysRegUse[Reg]) { |
| 368 | PhysRegDef[Reg]->addRegisterDead(Reg, TRI, true); |
| 369 | for (const unsigned *SubRegs = TRI->getSubRegisters(Reg); |
| 370 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 371 | if (PartUses.count(SubReg)) { |
Evan Cheng | 2c4d96d | 2009-07-06 21:34:05 +0000 | [diff] [blame] | 372 | bool NeedDef = true; |
| 373 | if (PhysRegDef[Reg] == PhysRegDef[SubReg]) { |
| 374 | MachineOperand *MO = PhysRegDef[Reg]->findRegisterDefOperand(SubReg); |
| 375 | if (MO) { |
| 376 | NeedDef = false; |
| 377 | assert(!MO->isDead()); |
| 378 | } |
| 379 | } |
| 380 | if (NeedDef) |
| 381 | PhysRegDef[Reg]->addOperand(MachineOperand::CreateReg(SubReg, |
| 382 | true, true)); |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 383 | LastRefOrPartRef->addRegisterKilled(SubReg, TRI, true); |
| 384 | for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS) |
| 385 | PartUses.erase(*SS); |
| 386 | } |
| 387 | } |
Evan Cheng | 694f6c8 | 2009-06-20 04:34:51 +0000 | [diff] [blame] | 388 | } |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 389 | else |
| 390 | LastRefOrPartRef->addRegisterKilled(Reg, TRI, true); |
| 391 | return true; |
| 392 | } |
| 393 | |
| 394 | void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) { |
| 395 | // What parts of the register are previously defined? |
Owen Anderson | bffdf66 | 2008-06-27 07:05:59 +0000 | [diff] [blame] | 396 | SmallSet<unsigned, 32> Live; |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 397 | if (PhysRegDef[Reg] || PhysRegUse[Reg]) { |
| 398 | Live.insert(Reg); |
| 399 | for (const unsigned *SS = TRI->getSubRegisters(Reg); *SS; ++SS) |
| 400 | Live.insert(*SS); |
| 401 | } else { |
| 402 | for (const unsigned *SubRegs = TRI->getSubRegisters(Reg); |
| 403 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 404 | // If a register isn't itself defined, but all parts that make up of it |
| 405 | // are defined, then consider it also defined. |
| 406 | // e.g. |
| 407 | // AL = |
| 408 | // AH = |
| 409 | // = AX |
| 410 | if (PhysRegDef[SubReg] || PhysRegUse[SubReg]) { |
| 411 | Live.insert(SubReg); |
| 412 | for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS) |
| 413 | Live.insert(*SS); |
| 414 | } |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 415 | } |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 416 | } |
Alkis Evlogimenos | 19b6486 | 2004-01-13 06:24:30 +0000 | [diff] [blame] | 417 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 418 | // Start from the largest piece, find the last time any part of the register |
| 419 | // is referenced. |
Evan Cheng | a894ae1 | 2009-01-20 21:25:12 +0000 | [diff] [blame] | 420 | if (!HandlePhysRegKill(Reg, MI)) { |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 421 | // Only some of the sub-registers are used. |
| 422 | for (const unsigned *SubRegs = TRI->getSubRegisters(Reg); |
| 423 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 424 | if (!Live.count(SubReg)) |
| 425 | // Skip if this sub-register isn't defined. |
| 426 | continue; |
Evan Cheng | a894ae1 | 2009-01-20 21:25:12 +0000 | [diff] [blame] | 427 | if (HandlePhysRegKill(SubReg, MI)) { |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 428 | Live.erase(SubReg); |
| 429 | for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS) |
| 430 | Live.erase(*SS); |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 431 | } |
Alkis Evlogimenos | 19b6486 | 2004-01-13 06:24:30 +0000 | [diff] [blame] | 432 | } |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 433 | assert(Live.empty() && "Not all defined registers are killed / dead?"); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 434 | } |
| 435 | |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 436 | if (MI) { |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 437 | // Does this extend the live range of a super-register? |
Owen Anderson | bbf5583 | 2008-08-14 23:41:38 +0000 | [diff] [blame] | 438 | SmallSet<unsigned, 8> Processed; |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 439 | for (const unsigned *SuperRegs = TRI->getSuperRegisters(Reg); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 440 | unsigned SuperReg = *SuperRegs; ++SuperRegs) { |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 441 | if (Processed.count(SuperReg)) |
| 442 | continue; |
| 443 | MachineInstr *LastRef = PhysRegUse[SuperReg] |
| 444 | ? PhysRegUse[SuperReg] : PhysRegDef[SuperReg]; |
| 445 | if (LastRef && LastRef != MI) { |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 446 | // The larger register is previously defined. Now a smaller part is |
Evan Cheng | 9420201 | 2008-03-19 00:52:20 +0000 | [diff] [blame] | 447 | // being re-defined. Treat it as read/mod/write if there are uses |
| 448 | // below. |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 449 | // EAX = |
| 450 | // AX = EAX<imp-use,kill>, EAX<imp-def> |
Evan Cheng | 9420201 | 2008-03-19 00:52:20 +0000 | [diff] [blame] | 451 | // ... |
| 452 | /// = EAX |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 453 | if (hasRegisterUseBelow(SuperReg, MI, MI->getParent())) { |
Evan Cheng | 9420201 | 2008-03-19 00:52:20 +0000 | [diff] [blame] | 454 | MI->addOperand(MachineOperand::CreateReg(SuperReg, false/*IsDef*/, |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 455 | true/*IsImp*/,true/*IsKill*/)); |
Evan Cheng | 9420201 | 2008-03-19 00:52:20 +0000 | [diff] [blame] | 456 | MI->addOperand(MachineOperand::CreateReg(SuperReg, true/*IsDef*/, |
| 457 | true/*IsImp*/)); |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 458 | PhysRegDef[SuperReg] = MI; |
| 459 | PhysRegUse[SuperReg] = NULL; |
| 460 | Processed.insert(SuperReg); |
| 461 | for (const unsigned *SS = TRI->getSubRegisters(SuperReg); *SS; ++SS) { |
| 462 | PhysRegDef[*SS] = MI; |
| 463 | PhysRegUse[*SS] = NULL; |
| 464 | Processed.insert(*SS); |
| 465 | } |
Evan Cheng | 9420201 | 2008-03-19 00:52:20 +0000 | [diff] [blame] | 466 | } else { |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 467 | // Otherwise, the super register is killed. |
Evan Cheng | a894ae1 | 2009-01-20 21:25:12 +0000 | [diff] [blame] | 468 | if (HandlePhysRegKill(SuperReg, MI)) { |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 469 | PhysRegDef[SuperReg] = NULL; |
| 470 | PhysRegUse[SuperReg] = NULL; |
| 471 | for (const unsigned *SS = TRI->getSubRegisters(SuperReg); *SS; ++SS) { |
| 472 | PhysRegDef[*SS] = NULL; |
| 473 | PhysRegUse[*SS] = NULL; |
| 474 | Processed.insert(*SS); |
| 475 | } |
| 476 | } |
Evan Cheng | 9420201 | 2008-03-19 00:52:20 +0000 | [diff] [blame] | 477 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 478 | } |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 479 | } |
| 480 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 481 | // Remember this def. |
| 482 | PhysRegDef[Reg] = MI; |
| 483 | PhysRegUse[Reg] = NULL; |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 484 | for (const unsigned *SubRegs = TRI->getSubRegisters(Reg); |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 485 | unsigned SubReg = *SubRegs; ++SubRegs) { |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 486 | PhysRegDef[SubReg] = MI; |
| 487 | PhysRegUse[SubReg] = NULL; |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 488 | } |
Alkis Evlogimenos | 19b6486 | 2004-01-13 06:24:30 +0000 | [diff] [blame] | 489 | } |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 490 | } |
| 491 | |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 492 | bool LiveVariables::runOnMachineFunction(MachineFunction &mf) { |
| 493 | MF = &mf; |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 494 | MRI = &mf.getRegInfo(); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 495 | TRI = MF->getTarget().getRegisterInfo(); |
Chris Lattner | 96aef89 | 2004-02-09 01:35:21 +0000 | [diff] [blame] | 496 | |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 497 | ReservedRegisters = TRI->getReservedRegs(mf); |
Chris Lattner | 5cdfbad | 2003-05-07 20:08:36 +0000 | [diff] [blame] | 498 | |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 499 | unsigned NumRegs = TRI->getNumRegs(); |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 500 | PhysRegDef = new MachineInstr*[NumRegs]; |
| 501 | PhysRegUse = new MachineInstr*[NumRegs]; |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 502 | PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()]; |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 503 | std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0); |
| 504 | std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 505 | |
Bill Wendling | 6d79474 | 2008-02-20 09:15:16 +0000 | [diff] [blame] | 506 | /// Get some space for a respectable number of registers. |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 507 | VirtRegInfo.resize(64); |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 508 | |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 509 | analyzePHINodes(mf); |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 510 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 511 | // Calculate live variable information in depth first order on the CFG of the |
| 512 | // function. This guarantees that we will see the definition of a virtual |
| 513 | // register before its uses due to dominance properties of SSA (except for PHI |
| 514 | // nodes, which are treated as a special case). |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 515 | MachineBasicBlock *Entry = MF->begin(); |
Evan Cheng | 0410407 | 2007-06-27 05:23:00 +0000 | [diff] [blame] | 516 | SmallPtrSet<MachineBasicBlock*,16> Visited; |
Bill Wendling | 6d79474 | 2008-02-20 09:15:16 +0000 | [diff] [blame] | 517 | |
Evan Cheng | 0410407 | 2007-06-27 05:23:00 +0000 | [diff] [blame] | 518 | for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> > |
| 519 | DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited); |
| 520 | DFI != E; ++DFI) { |
Chris Lattner | f25fb4b | 2004-05-01 21:24:24 +0000 | [diff] [blame] | 521 | MachineBasicBlock *MBB = *DFI; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 522 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 523 | // Mark live-in registers as live-in. |
| 524 | for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(), |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 525 | EE = MBB->livein_end(); II != EE; ++II) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 526 | assert(TargetRegisterInfo::isPhysicalRegister(*II) && |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 527 | "Cannot have a live-in virtual register!"); |
| 528 | HandlePhysRegDef(*II, 0); |
| 529 | } |
| 530 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 531 | // Loop over all of the instructions, processing them. |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 532 | DistanceMap.clear(); |
| 533 | unsigned Dist = 0; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 534 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 535 | I != E; ++I) { |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 536 | MachineInstr *MI = I; |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 537 | DistanceMap.insert(std::make_pair(MI, Dist++)); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 538 | |
| 539 | // Process all of the operands of the instruction... |
| 540 | unsigned NumOperandsToProcess = MI->getNumOperands(); |
| 541 | |
| 542 | // Unless it is a PHI node. In this case, ONLY process the DEF, not any |
| 543 | // of the uses. They will be handled in other basic blocks. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 544 | if (MI->getOpcode() == TargetInstrInfo::PHI) |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 545 | NumOperandsToProcess = 1; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 546 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 547 | SmallVector<unsigned, 4> UseRegs; |
| 548 | SmallVector<unsigned, 4> DefRegs; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 549 | for (unsigned i = 0; i != NumOperandsToProcess; ++i) { |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 550 | const MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | a894ae1 | 2009-01-20 21:25:12 +0000 | [diff] [blame] | 551 | if (!MO.isReg() || MO.getReg() == 0) |
| 552 | continue; |
| 553 | unsigned MOReg = MO.getReg(); |
| 554 | if (MO.isUse()) |
| 555 | UseRegs.push_back(MOReg); |
| 556 | if (MO.isDef()) |
| 557 | DefRegs.push_back(MOReg); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 558 | } |
| 559 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 560 | // Process all uses. |
| 561 | for (unsigned i = 0, e = UseRegs.size(); i != e; ++i) { |
| 562 | unsigned MOReg = UseRegs[i]; |
| 563 | if (TargetRegisterInfo::isVirtualRegister(MOReg)) |
| 564 | HandleVirtRegUse(MOReg, MBB, MI); |
Dan Gohman | 3bdf5fe | 2008-09-21 21:11:41 +0000 | [diff] [blame] | 565 | else if (!ReservedRegisters[MOReg]) |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 566 | HandlePhysRegUse(MOReg, MI); |
| 567 | } |
| 568 | |
Bill Wendling | 6d79474 | 2008-02-20 09:15:16 +0000 | [diff] [blame] | 569 | // Process all defs. |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 570 | for (unsigned i = 0, e = DefRegs.size(); i != e; ++i) { |
| 571 | unsigned MOReg = DefRegs[i]; |
Dan Gohman | 3bdf5fe | 2008-09-21 21:11:41 +0000 | [diff] [blame] | 572 | if (TargetRegisterInfo::isVirtualRegister(MOReg)) |
| 573 | HandleVirtRegDef(MOReg, MI); |
| 574 | else if (!ReservedRegisters[MOReg]) |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 575 | HandlePhysRegDef(MOReg, MI); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 576 | } |
| 577 | } |
| 578 | |
| 579 | // Handle any virtual assignments from PHI nodes which might be at the |
| 580 | // bottom of this basic block. We check all of our successor blocks to see |
| 581 | // if they have PHI nodes, and if so, we simulate an assignment at the end |
| 582 | // of the current block. |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 583 | if (!PHIVarInfo[MBB->getNumber()].empty()) { |
| 584 | SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()]; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 585 | |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 586 | for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(), |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 587 | E = VarInfoVec.end(); I != E; ++I) |
| 588 | // Mark it alive only in the block we are representing. |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 589 | MarkVirtRegAliveInBlock(getVarInfo(*I),MRI->getVRegDef(*I)->getParent(), |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 590 | MBB); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 591 | } |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 592 | |
Bill Wendling | 6d79474 | 2008-02-20 09:15:16 +0000 | [diff] [blame] | 593 | // Finally, if the last instruction in the block is a return, make sure to |
| 594 | // mark it as using all of the live-out values in the function. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 595 | if (!MBB->empty() && MBB->back().getDesc().isReturn()) { |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 596 | MachineInstr *Ret = &MBB->back(); |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 597 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 598 | for (MachineRegisterInfo::liveout_iterator |
| 599 | I = MF->getRegInfo().liveout_begin(), |
| 600 | E = MF->getRegInfo().liveout_end(); I != E; ++I) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 601 | assert(TargetRegisterInfo::isPhysicalRegister(*I) && |
Dan Gohman | 48b0b88 | 2008-06-25 22:14:43 +0000 | [diff] [blame] | 602 | "Cannot have a live-out virtual register!"); |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 603 | HandlePhysRegUse(*I, Ret); |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 604 | |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 605 | // Add live-out registers as implicit uses. |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 606 | if (!Ret->readsRegister(*I)) |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 607 | Ret->addOperand(MachineOperand::CreateReg(*I, false, true)); |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 608 | } |
| 609 | } |
| 610 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 611 | // Loop over PhysRegDef / PhysRegUse, killing any registers that are |
| 612 | // available at the end of the basic block. |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 613 | for (unsigned i = 0; i != NumRegs; ++i) |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 614 | if (PhysRegDef[i] || PhysRegUse[i]) |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 615 | HandlePhysRegDef(i, 0); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 616 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 617 | std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0); |
| 618 | std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 619 | } |
| 620 | |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 621 | // Convert and transfer the dead / killed information we have gathered into |
| 622 | // VirtRegInfo onto MI's. |
Evan Cheng | f0e3bb1 | 2007-03-09 06:02:17 +0000 | [diff] [blame] | 623 | for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i) |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 624 | for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j) |
| 625 | if (VirtRegInfo[i].Kills[j] == |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 626 | MRI->getVRegDef(i + TargetRegisterInfo::FirstVirtualRegister)) |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 627 | VirtRegInfo[i] |
| 628 | .Kills[j]->addRegisterDead(i + |
| 629 | TargetRegisterInfo::FirstVirtualRegister, |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 630 | TRI); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 631 | else |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 632 | VirtRegInfo[i] |
| 633 | .Kills[j]->addRegisterKilled(i + |
| 634 | TargetRegisterInfo::FirstVirtualRegister, |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 635 | TRI); |
Chris Lattner | a5287a6 | 2004-07-01 04:24:29 +0000 | [diff] [blame] | 636 | |
Chris Lattner | 9fb6cf1 | 2004-07-09 16:44:37 +0000 | [diff] [blame] | 637 | // Check to make sure there are no unreachable blocks in the MC CFG for the |
| 638 | // function. If so, it is due to a bug in the instruction selector or some |
| 639 | // other part of the code generator if this happens. |
| 640 | #ifndef NDEBUG |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 641 | for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i) |
Chris Lattner | 9fb6cf1 | 2004-07-09 16:44:37 +0000 | [diff] [blame] | 642 | assert(Visited.count(&*i) != 0 && "unreachable basic block found"); |
| 643 | #endif |
| 644 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 645 | delete[] PhysRegDef; |
| 646 | delete[] PhysRegUse; |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 647 | delete[] PHIVarInfo; |
| 648 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 649 | return false; |
| 650 | } |
Chris Lattner | 5ed001b | 2004-02-19 18:28:02 +0000 | [diff] [blame] | 651 | |
Evan Cheng | be04dc1 | 2008-07-03 00:07:19 +0000 | [diff] [blame] | 652 | /// replaceKillInstruction - Update register kill info by replacing a kill |
| 653 | /// instruction with a new one. |
| 654 | void LiveVariables::replaceKillInstruction(unsigned Reg, MachineInstr *OldMI, |
| 655 | MachineInstr *NewMI) { |
| 656 | VarInfo &VI = getVarInfo(Reg); |
Evan Cheng | 5b9f60b | 2008-07-03 00:28:27 +0000 | [diff] [blame] | 657 | std::replace(VI.Kills.begin(), VI.Kills.end(), OldMI, NewMI); |
Evan Cheng | be04dc1 | 2008-07-03 00:07:19 +0000 | [diff] [blame] | 658 | } |
| 659 | |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 660 | /// removeVirtualRegistersKilled - Remove all killed info for the specified |
| 661 | /// instruction. |
| 662 | void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 663 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 664 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 665 | if (MO.isReg() && MO.isKill()) { |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 666 | MO.setIsKill(false); |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 667 | unsigned Reg = MO.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 668 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 669 | bool removed = getVarInfo(Reg).removeKill(MI); |
| 670 | assert(removed && "kill not in register's VarInfo?"); |
Devang Patel | 59500c8 | 2008-11-21 20:00:59 +0000 | [diff] [blame] | 671 | removed = true; |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 672 | } |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 673 | } |
| 674 | } |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 675 | } |
| 676 | |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 677 | /// analyzePHINodes - Gather information about the PHI nodes in here. In |
Bill Wendling | 6d79474 | 2008-02-20 09:15:16 +0000 | [diff] [blame] | 678 | /// particular, we want to map the variable information of a virtual register |
| 679 | /// which is used in a PHI node. We map that to the BB the vreg is coming from. |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 680 | /// |
| 681 | void LiveVariables::analyzePHINodes(const MachineFunction& Fn) { |
| 682 | for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end(); |
| 683 | I != E; ++I) |
| 684 | for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end(); |
| 685 | BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI) |
| 686 | for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 687 | PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()] |
| 688 | .push_back(BBI->getOperand(i).getReg()); |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 689 | } |