blob: 58ff8fb5fd3fb0728bffc90bcd79ebe560b5b9ca [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng5b1b44892011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMSUBTARGET_H
15#define ARMSUBTARGET_H
16
Evan Cheng94ca42f2011-07-07 00:08:19 +000017#include "MCTargetDesc/ARMMCTargetDesc.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000018#include "llvm/Target/TargetSubtargetInfo.h"
Evan Chengab8be962011-06-29 01:14:12 +000019#include "llvm/MC/MCInstrItineraries.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000020#include "llvm/ADT/Triple.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include <string>
22
Evan Cheng94214702011-07-01 20:45:01 +000023#define GET_SUBTARGETINFO_HEADER
Evan Cheng385e9302011-07-01 22:36:09 +000024#include "ARMGenSubtargetInfo.inc"
Evan Cheng94214702011-07-01 20:45:01 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026namespace llvm {
Evan Chenge4e4ed32009-08-28 23:18:09 +000027class GlobalValue;
Evan Cheng0ddff1b2011-07-07 07:07:08 +000028class StringRef;
Evan Chenga8e29892007-01-19 07:51:42 +000029
Evan Cheng94214702011-07-01 20:45:01 +000030class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Chenga8e29892007-01-19 07:51:42 +000031protected:
Evan Cheng3ef1c872010-09-10 01:29:16 +000032 enum ARMProcFamilyEnum {
33 Others, CortexA8, CortexA9
34 };
35
Evan Cheng3ef1c872010-09-10 01:29:16 +000036 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
37 ARMProcFamilyEnum ARMProcFamily;
38
Evan Cheng39dfb0f2011-07-07 03:55:05 +000039 /// HasV4TOps, HasV5TOps, HasV5TEOps, HasV6Ops, HasV6T2Ops, HasV7Ops -
40 /// Specify whether target support specific ARM ISA variants.
41 bool HasV4TOps;
42 bool HasV5TOps;
43 bool HasV5TEOps;
44 bool HasV6Ops;
45 bool HasV6T2Ops;
46 bool HasV7Ops;
47
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +000048 /// HasVFPv2, HasVFPv3, HasVFPv4, HasNEON, HasNEONVFPv4 - Specify what
49 /// floating point ISAs are supported.
Evan Cheng39dfb0f2011-07-07 03:55:05 +000050 bool HasVFPv2;
51 bool HasVFPv3;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +000052 bool HasVFPv4;
Evan Cheng39dfb0f2011-07-07 03:55:05 +000053 bool HasNEON;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +000054 bool HasNEONVFPv4;
Evan Chenga8e29892007-01-19 07:51:42 +000055
David Goodwin1f0e4042009-08-05 16:01:19 +000056 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
57 /// specified. Use the method useNEONForSinglePrecisionFP() to
58 /// determine if NEON should actually be used.
David Goodwin42a83f22009-08-04 17:53:06 +000059 bool UseNEONForSinglePrecisionFP;
60
Evan Cheng48575f62010-12-05 22:04:16 +000061 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
62 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
63 bool SlowFPVMLx;
Jim Grosbach26767372010-03-24 22:31:46 +000064
Evan Cheng463d3582011-03-31 19:38:48 +000065 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
66 /// forwarding to allow mul + mla being issued back to back.
67 bool HasVMLxForwarding;
68
Evan Cheng7a415992010-07-13 19:21:50 +000069 /// SlowFPBrcc - True if floating point compare + branch is slow.
70 bool SlowFPBrcc;
71
Evan Cheng4761a8d2011-07-07 19:09:06 +000072 /// InThumbMode - True if compiling for Thumb, false for ARM.
Evan Cheng963b03c2011-07-07 19:05:12 +000073 bool InThumbMode;
Anton Korobeynikov70459be2009-06-01 20:00:48 +000074
Evan Cheng94ca42f2011-07-07 00:08:19 +000075 /// HasThumb2 - True if Thumb2 instructions are supported.
76 bool HasThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000077
James Molloyacad68d2011-09-28 14:21:38 +000078 /// IsMClass - True if the subtarget belongs to the 'M' profile of CPUs -
79 /// v6m, v7m for example.
80 bool IsMClass;
81
Evan Cheng7b4d3112010-08-11 07:17:46 +000082 /// NoARM - True if subtarget does not support ARM mode execution.
83 bool NoARM;
84
David Goodwin0dad89f2009-09-30 00:10:16 +000085 /// PostRAScheduler - True if using post-register-allocation scheduler.
86 bool PostRAScheduler;
87
Evan Chenga8e29892007-01-19 07:51:42 +000088 /// IsR9Reserved - True if R9 is a not available as general purpose register.
89 bool IsR9Reserved;
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000090
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000091 /// UseMovt - True if MOVT / MOVW pairs are used for materialization of 32-bit
92 /// imms (including global addresses).
93 bool UseMovt;
94
Bob Wilson6d2f9ce2011-10-07 17:17:49 +000095 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
96 /// must be able to synthesize call stubs for interworking between ARM and
97 /// Thumb.
98 bool SupportsTailCall;
99
Anton Korobeynikov631379e2010-03-14 18:42:38 +0000100 /// HasFP16 - True if subtarget supports half-precision FP (We support VFP+HF
101 /// only so far)
102 bool HasFP16;
103
Bob Wilson77f42b52010-10-12 16:22:47 +0000104 /// HasD16 - True if subtarget is limited to 16 double precision
105 /// FP registers for VFPv3.
106 bool HasD16;
107
Jim Grosbach29402132010-05-05 23:44:43 +0000108 /// HasHardwareDivide - True if subtarget supports [su]div
109 bool HasHardwareDivide;
110
111 /// HasT2ExtractPack - True if subtarget supports thumb2 extract/pack
112 /// instructions.
113 bool HasT2ExtractPack;
114
Evan Cheng11db0682010-08-11 06:22:01 +0000115 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
116 /// instructions.
117 bool HasDataBarrier;
118
Evan Chenge44be632010-08-09 18:35:19 +0000119 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
120 /// over 16-bit ones.
121 bool Pref32BitThumb;
122
Bob Wilson5dde8932011-04-19 18:11:49 +0000123 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
124 /// that partially update CPSR and add false dependency on the previous
125 /// CPSR setting instruction.
126 bool AvoidCPSRPartialUpdate;
127
Evan Chengdfed19f2010-11-03 06:34:55 +0000128 /// HasMPExtension - True if the subtarget supports Multiprocessing
129 /// extension (ARMv7 only).
130 bool HasMPExtension;
131
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000132 /// FPOnlySP - If true, the floating point unit only supports single
133 /// precision.
134 bool FPOnlySP;
135
Bob Wilson02aba732010-09-28 04:09:35 +0000136 /// AllowsUnalignedMem - If true, the subtarget allows unaligned memory
137 /// accesses for some types. For details, see
138 /// ARMTargetLowering::allowsUnalignedMemoryAccesses().
139 bool AllowsUnalignedMem;
140
Jim Grosbacha7603982011-07-01 21:12:19 +0000141 /// Thumb2DSP - If true, the subtarget supports the v7 DSP (saturating arith
142 /// and such) instructions in Thumb2 code.
143 bool Thumb2DSP;
144
Evan Chenga8e29892007-01-19 07:51:42 +0000145 /// stackAlignment - The minimum alignment known to hold of the stack frame on
146 /// entry to the function and which must be maintained by every function.
147 unsigned stackAlignment;
148
Anton Korobeynikov41a02432009-05-23 19:50:50 +0000149 /// CPUString - String name of used CPU.
150 std::string CPUString;
151
Evan Chengb72d2a92011-01-11 21:46:47 +0000152 /// TargetTriple - What processor and OS we're targeting.
153 Triple TargetTriple;
154
Evan Cheng8557c2b2009-06-19 01:51:50 +0000155 /// Selected instruction itineraries (one entry per itinerary class.)
156 InstrItineraryData InstrItins;
Jim Grosbach764ab522009-08-11 15:33:49 +0000157
Evan Chenga8e29892007-01-19 07:51:42 +0000158 public:
Evan Cheng1a3771e2007-01-19 19:22:40 +0000159 enum {
160 isELF, isDarwin
161 } TargetType;
162
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000163 enum {
164 ARM_ABI_APCS,
165 ARM_ABI_AAPCS // ARM EABI
166 } TargetABI;
167
Evan Chenga8e29892007-01-19 07:51:42 +0000168 /// This constructor initializes the data members to match that
Daniel Dunbar3be03402009-08-02 22:11:08 +0000169 /// of the specified triple.
Evan Chenga8e29892007-01-19 07:51:42 +0000170 ///
Evan Cheng276365d2011-06-30 01:53:36 +0000171 ARMSubtarget(const std::string &TT, const std::string &CPU,
Evan Cheng94ca42f2011-07-07 00:08:19 +0000172 const std::string &FS);
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Dan Gohman707e0182008-04-12 04:36:06 +0000174 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
175 /// that still makes it profitable to inline the call.
Rafael Espindolae0703c82007-10-31 14:39:58 +0000176 unsigned getMaxInlineSizeThreshold() const {
Bob Wilson4d6113e2010-03-11 00:20:49 +0000177 // FIXME: For now, we don't lower memcpy's to loads / stores for Thumb1.
178 // Change this once Thumb1 ldmia / stmia support is added.
179 return isThumb1Only() ? 0 : 64;
Rafael Espindolae0703c82007-10-31 14:39:58 +0000180 }
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +0000181 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Chenga8e29892007-01-19 07:51:42 +0000182 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng0ddff1b2011-07-07 07:07:08 +0000183 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Chenga8e29892007-01-19 07:51:42 +0000184
Andrew Trick2da8bc82010-12-24 05:03:26 +0000185 void computeIssueWidth();
186
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000187 bool hasV4TOps() const { return HasV4TOps; }
188 bool hasV5TOps() const { return HasV5TOps; }
189 bool hasV5TEOps() const { return HasV5TEOps; }
190 bool hasV6Ops() const { return HasV6Ops; }
191 bool hasV6T2Ops() const { return HasV6T2Ops; }
192 bool hasV7Ops() const { return HasV7Ops; }
Evan Chenga8e29892007-01-19 07:51:42 +0000193
Evan Cheng3ef1c872010-09-10 01:29:16 +0000194 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
195 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Evan Cheng44ee4712011-11-09 01:57:03 +0000196 bool isCortexM3() const { return CPUString == "cortex-m3"; }
Evan Cheng3ef1c872010-09-10 01:29:16 +0000197
Evan Cheng7b4d3112010-08-11 07:17:46 +0000198 bool hasARMOps() const { return !NoARM; }
199
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000200 bool hasVFP2() const { return HasVFPv2; }
201 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000202 bool hasVFP4() const { return HasVFPv4; }
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000203 bool hasNEON() const { return HasNEON; }
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000204 bool hasNEONVFP4() const { return HasNEONVFPv4; }
Jim Grosbach764ab522009-08-11 15:33:49 +0000205 bool useNEONForSinglePrecisionFP() const {
David Goodwin42a83f22009-08-04 17:53:06 +0000206 return hasNEON() && UseNEONForSinglePrecisionFP; }
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000207
Shantonu Seneae216c2010-05-06 14:57:47 +0000208 bool hasDivide() const { return HasHardwareDivide; }
209 bool hasT2ExtractPack() const { return HasT2ExtractPack; }
Evan Cheng11db0682010-08-11 06:22:01 +0000210 bool hasDataBarrier() const { return HasDataBarrier; }
Evan Cheng48575f62010-12-05 22:04:16 +0000211 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng463d3582011-03-31 19:38:48 +0000212 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng7a415992010-07-13 19:21:50 +0000213 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000214 bool isFPOnlySP() const { return FPOnlySP; }
Evan Chenge44be632010-08-09 18:35:19 +0000215 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilson5dde8932011-04-19 18:11:49 +0000216 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Evan Chengdfed19f2010-11-03 06:34:55 +0000217 bool hasMPExtension() const { return HasMPExtension; }
Jim Grosbacha7603982011-07-01 21:12:19 +0000218 bool hasThumb2DSP() const { return Thumb2DSP; }
Jim Grosbach764ab522009-08-11 15:33:49 +0000219
Anton Korobeynikov631379e2010-03-14 18:42:38 +0000220 bool hasFP16() const { return HasFP16; }
Bob Wilson77f42b52010-10-12 16:22:47 +0000221 bool hasD16() const { return HasD16; }
Anton Korobeynikov631379e2010-03-14 18:42:38 +0000222
Evan Chengc8578942011-04-20 22:20:12 +0000223 const Triple &getTargetTriple() const { return TargetTriple; }
224
Evan Chengafff9412011-12-20 18:26:50 +0000225 bool isTargetIOS() const { return TargetTriple.getOS() == Triple::IOS; }
Daniel Dunbar912225e2011-04-19 21:14:45 +0000226 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Nick Lewycky1fac6b52011-09-05 21:51:43 +0000227 bool isTargetNaCl() const {
228 return TargetTriple.getOS() == Triple::NativeClient;
229 }
Evan Chengb72d2a92011-01-11 21:46:47 +0000230 bool isTargetELF() const { return !isTargetDarwin(); }
Evan Cheng1a3771e2007-01-19 19:22:40 +0000231
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000232 bool isAPCS_ABI() const { return TargetABI == ARM_ABI_APCS; }
233 bool isAAPCS_ABI() const { return TargetABI == ARM_ABI_AAPCS; }
234
Evan Cheng963b03c2011-07-07 19:05:12 +0000235 bool isThumb() const { return InThumbMode; }
236 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
237 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng94ca42f2011-07-07 00:08:19 +0000238 bool hasThumb2() const { return HasThumb2; }
James Molloyacad68d2011-09-28 14:21:38 +0000239 bool isMClass() const { return IsMClass; }
240 bool isARClass() const { return !IsMClass; }
Evan Chenga8e29892007-01-19 07:51:42 +0000241
Evan Chenga8e29892007-01-19 07:51:42 +0000242 bool isR9Reserved() const { return IsR9Reserved; }
243
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000244 bool useMovt() const { return UseMovt && hasV6T2Ops(); }
Bob Wilson6d2f9ce2011-10-07 17:17:49 +0000245 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246
Bob Wilson02aba732010-09-28 04:09:35 +0000247 bool allowsUnalignedMem() const { return AllowsUnalignedMem; }
248
Anton Korobeynikov41a02432009-05-23 19:50:50 +0000249 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000250
Owen Anderson654d5442010-09-28 21:57:50 +0000251 unsigned getMispredictionPenalty() const;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000252
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000253 /// enablePostRAScheduler - True at 'More' optimization.
David Goodwin4c3715c2009-10-22 23:19:17 +0000254 bool enablePostRAScheduler(CodeGenOpt::Level OptLevel,
Evan Cheng5b1b44892011-07-01 21:01:15 +0000255 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwin87d21b92009-11-13 19:52:48 +0000256 RegClassVector& CriticalPathRCs) const;
Anton Korobeynikov41a02432009-05-23 19:50:50 +0000257
Jim Grosbach764ab522009-08-11 15:33:49 +0000258 /// getInstrItins - Return the instruction itineraies based on subtarget
Evan Cheng8557c2b2009-06-19 01:51:50 +0000259 /// selection.
260 const InstrItineraryData &getInstrItineraryData() const { return InstrItins; }
261
Evan Chenga8e29892007-01-19 07:51:42 +0000262 /// getStackAlignment - Returns the minimum alignment known to hold of the
263 /// stack frame on entry to the function and which must be maintained by every
264 /// function for this subtarget.
265 unsigned getStackAlignment() const { return stackAlignment; }
Evan Chenge4e4ed32009-08-28 23:18:09 +0000266
267 /// GVIsIndirectSymbol - true if the GV will be accessed via an indirect
268 /// symbol.
Dan Gohman46510a72010-04-15 01:51:59 +0000269 bool GVIsIndirectSymbol(const GlobalValue *GV, Reloc::Model RelocM) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000270};
271} // End llvm namespace
272
273#endif // ARMSUBTARGET_H