blob: 8b01bcbb46db06b2743c118b7423286c32891d5b [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb2InstrInfo.h - Thumb-2 Instruction Information ------*- C++ -*-===//
David Goodwinb50ea5c2009-07-02 22:18:33 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef THUMB2INSTRUCTIONINFO_H
15#define THUMB2INSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "ARM.h"
19#include "ARMInstrInfo.h"
20#include "Thumb2RegisterInfo.h"
21
22namespace llvm {
Evan Cheng86050dc2010-06-18 23:09:54 +000023class ARMSubtarget;
24class ScheduleHazardRecognizer;
David Goodwinb50ea5c2009-07-02 22:18:33 +000025
26class Thumb2InstrInfo : public ARMBaseInstrInfo {
27 Thumb2RegisterInfo RI;
28public:
29 explicit Thumb2InstrInfo(const ARMSubtarget &STI);
30
David Goodwin334c2642009-07-08 16:09:28 +000031 // Return the non-pre/post incrementing version of 'Opc'. Return 0
32 // if there is not such an opcode.
33 unsigned getUnindexedOpcode(unsigned Opc) const;
34
Evan Cheng86050dc2010-06-18 23:09:54 +000035 void ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
36 MachineBasicBlock *NewDest) const;
37
Evan Cheng4d54e5b2010-06-22 01:18:16 +000038 bool isLegalToSplitMBBAt(MachineBasicBlock &MBB,
39 MachineBasicBlock::iterator MBBI) const;
40
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000041 bool copyRegToReg(MachineBasicBlock &MBB,
42 MachineBasicBlock::iterator I,
43 unsigned DestReg, unsigned SrcReg,
44 const TargetRegisterClass *DestRC,
Dan Gohman34dcc6f2010-05-06 20:33:48 +000045 const TargetRegisterClass *SrcRC,
46 DebugLoc DL) const;
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000047
Evan Cheng5732ca02009-07-27 03:14:20 +000048 void storeRegToStackSlot(MachineBasicBlock &MBB,
49 MachineBasicBlock::iterator MBBI,
50 unsigned SrcReg, bool isKill, int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +000051 const TargetRegisterClass *RC,
52 const TargetRegisterInfo *TRI) const;
Evan Cheng5732ca02009-07-27 03:14:20 +000053
54 void loadRegFromStackSlot(MachineBasicBlock &MBB,
55 MachineBasicBlock::iterator MBBI,
56 unsigned DestReg, int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +000057 const TargetRegisterClass *RC,
58 const TargetRegisterInfo *TRI) const;
Evan Cheng5732ca02009-07-27 03:14:20 +000059
Evan Cheng68fc2da2010-06-09 19:26:01 +000060 /// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the
61 /// two-addrss instruction inserted by two-address pass.
62 void scheduleTwoAddrSource(MachineInstr *SrcMI, MachineInstr *UseMI,
63 const TargetRegisterInfo &TRI) const;
64
David Goodwinb50ea5c2009-07-02 22:18:33 +000065 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
66 /// such, whenever a client has an instance of instruction info, it should
67 /// always be able to get register info as well (through this method).
68 ///
69 const Thumb2RegisterInfo &getRegisterInfo() const { return RI; }
Evan Cheng86050dc2010-06-18 23:09:54 +000070
71 ScheduleHazardRecognizer *
72 CreateTargetPostRAHazardRecognizer(const InstrItineraryData &II) const;
David Goodwinb50ea5c2009-07-02 22:18:33 +000073};
Evan Cheng4d54e5b2010-06-22 01:18:16 +000074
75/// getITInstrPredicate - Valid only in Thumb2 mode. This function is identical
76/// to llvm::getInstrPredicate except it returns AL for conditional branch
77/// instructions which are "predicated", but are not in IT blocks.
78ARMCC::CondCodes getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg);
79
80
David Goodwinb50ea5c2009-07-02 22:18:33 +000081}
82
83#endif // THUMB2INSTRUCTIONINFO_H