Jim Grosbach | 31c24bf | 2009-11-07 22:00:39 +0000 | [diff] [blame] | 1 | //===- Thumb2InstrInfo.h - Thumb-2 Instruction Information ------*- C++ -*-===// |
David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the Thumb-2 implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #ifndef THUMB2INSTRUCTIONINFO_H |
| 15 | #define THUMB2INSTRUCTIONINFO_H |
| 16 | |
| 17 | #include "llvm/Target/TargetInstrInfo.h" |
| 18 | #include "ARM.h" |
| 19 | #include "ARMInstrInfo.h" |
| 20 | #include "Thumb2RegisterInfo.h" |
| 21 | |
| 22 | namespace llvm { |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 23 | class ARMSubtarget; |
| 24 | class ScheduleHazardRecognizer; |
David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 25 | |
| 26 | class Thumb2InstrInfo : public ARMBaseInstrInfo { |
| 27 | Thumb2RegisterInfo RI; |
| 28 | public: |
| 29 | explicit Thumb2InstrInfo(const ARMSubtarget &STI); |
| 30 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 31 | // Return the non-pre/post incrementing version of 'Opc'. Return 0 |
| 32 | // if there is not such an opcode. |
| 33 | unsigned getUnindexedOpcode(unsigned Opc) const; |
| 34 | |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 35 | void ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail, |
| 36 | MachineBasicBlock *NewDest) const; |
| 37 | |
Evan Cheng | 4d54e5b | 2010-06-22 01:18:16 +0000 | [diff] [blame^] | 38 | bool isLegalToSplitMBBAt(MachineBasicBlock &MBB, |
| 39 | MachineBasicBlock::iterator MBBI) const; |
| 40 | |
Anton Korobeynikov | b8e9ac8 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 41 | bool copyRegToReg(MachineBasicBlock &MBB, |
| 42 | MachineBasicBlock::iterator I, |
| 43 | unsigned DestReg, unsigned SrcReg, |
| 44 | const TargetRegisterClass *DestRC, |
Dan Gohman | 34dcc6f | 2010-05-06 20:33:48 +0000 | [diff] [blame] | 45 | const TargetRegisterClass *SrcRC, |
| 46 | DebugLoc DL) const; |
Anton Korobeynikov | b8e9ac8 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 47 | |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 48 | void storeRegToStackSlot(MachineBasicBlock &MBB, |
| 49 | MachineBasicBlock::iterator MBBI, |
| 50 | unsigned SrcReg, bool isKill, int FrameIndex, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 51 | const TargetRegisterClass *RC, |
| 52 | const TargetRegisterInfo *TRI) const; |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 53 | |
| 54 | void loadRegFromStackSlot(MachineBasicBlock &MBB, |
| 55 | MachineBasicBlock::iterator MBBI, |
| 56 | unsigned DestReg, int FrameIndex, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 57 | const TargetRegisterClass *RC, |
| 58 | const TargetRegisterInfo *TRI) const; |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 59 | |
Evan Cheng | 68fc2da | 2010-06-09 19:26:01 +0000 | [diff] [blame] | 60 | /// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the |
| 61 | /// two-addrss instruction inserted by two-address pass. |
| 62 | void scheduleTwoAddrSource(MachineInstr *SrcMI, MachineInstr *UseMI, |
| 63 | const TargetRegisterInfo &TRI) const; |
| 64 | |
David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 65 | /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As |
| 66 | /// such, whenever a client has an instance of instruction info, it should |
| 67 | /// always be able to get register info as well (through this method). |
| 68 | /// |
| 69 | const Thumb2RegisterInfo &getRegisterInfo() const { return RI; } |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 70 | |
| 71 | ScheduleHazardRecognizer * |
| 72 | CreateTargetPostRAHazardRecognizer(const InstrItineraryData &II) const; |
David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 73 | }; |
Evan Cheng | 4d54e5b | 2010-06-22 01:18:16 +0000 | [diff] [blame^] | 74 | |
| 75 | /// getITInstrPredicate - Valid only in Thumb2 mode. This function is identical |
| 76 | /// to llvm::getInstrPredicate except it returns AL for conditional branch |
| 77 | /// instructions which are "predicated", but are not in IT blocks. |
| 78 | ARMCC::CondCodes getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg); |
| 79 | |
| 80 | |
David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 81 | } |
| 82 | |
| 83 | #endif // THUMB2INSTRUCTIONINFO_H |