blob: f50e5e7e76c7258df231380f286d1d012f28d439 [file] [log] [blame]
Chris Lattner3e928bb2005-01-07 07:47:09 +00001//===-- LegalizeDAG.cpp - Implement SelectionDAG::Legalize ----------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner3e928bb2005-01-07 07:47:09 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner3e928bb2005-01-07 07:47:09 +00008//===----------------------------------------------------------------------===//
9//
10// This file implements the SelectionDAG::Legalize method.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthd04a8d42012-12-03 16:50:05 +000014#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "llvm/ADT/SmallPtrSet.h"
16#include "llvm/ADT/SmallVector.h"
Paul Redmond86cdbc92013-02-15 18:45:18 +000017#include "llvm/ADT/Triple.h"
Evan Cheng3d2125c2010-11-30 23:55:39 +000018#include "llvm/CodeGen/Analysis.h"
Chris Lattner3e928bb2005-01-07 07:47:09 +000019#include "llvm/CodeGen/MachineFunction.h"
Jim Laskeyacd80ac2006-12-14 19:17:33 +000020#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000021#include "llvm/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000022#include "llvm/IR/CallingConv.h"
23#include "llvm/IR/Constants.h"
24#include "llvm/IR/DataLayout.h"
25#include "llvm/IR/DerivedTypes.h"
Chandler Carruth40b2c322013-01-08 05:11:57 +000026#include "llvm/IR/Function.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/LLVMContext.h"
David Greene993aace2010-01-05 01:24:53 +000028#include "llvm/Support/Debug.h"
Jim Grosbache03262f2010-06-18 21:43:38 +000029#include "llvm/Support/ErrorHandling.h"
Duncan Sandsdc846502007-10-28 12:59:45 +000030#include "llvm/Support/MathExtras.h"
Chris Lattner45cfe542009-08-23 06:03:38 +000031#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000032#include "llvm/Target/TargetFrameLowering.h"
33#include "llvm/Target/TargetLowering.h"
34#include "llvm/Target/TargetMachine.h"
Chris Lattner3e928bb2005-01-07 07:47:09 +000035using namespace llvm;
36
37//===----------------------------------------------------------------------===//
38/// SelectionDAGLegalize - This takes an arbitrary SelectionDAG as input and
39/// hacks on it until the target machine can handle it. This involves
40/// eliminating value sizes the machine cannot handle (promoting small sizes to
41/// large sizes or splitting up large values into small values) as well as
42/// eliminating operations the machine cannot handle.
43///
44/// This code also does a small amount of optimization and recognition of idioms
45/// as part of its processing. For example, if a target does not support a
46/// 'setcc' instruction efficiently, but does support 'brcc' instruction, this
47/// will attempt merge setcc and brc instructions into brcc's.
48///
49namespace {
Dan Gohman65fd6562011-11-03 21:49:52 +000050class SelectionDAGLegalize : public SelectionDAG::DAGUpdateListener {
Dan Gohman55e59c12010-04-19 19:05:59 +000051 const TargetMachine &TM;
Dan Gohmand858e902010-04-17 15:26:15 +000052 const TargetLowering &TLI;
Chris Lattner3e928bb2005-01-07 07:47:09 +000053 SelectionDAG &DAG;
54
Dan Gohman65fd6562011-11-03 21:49:52 +000055 /// LegalizePosition - The iterator for walking through the node list.
56 SelectionDAG::allnodes_iterator LegalizePosition;
57
58 /// LegalizedNodes - The set of nodes which have already been legalized.
59 SmallPtrSet<SDNode *, 16> LegalizedNodes;
60
Matt Arsenault225ed702013-05-18 00:21:46 +000061 EVT getSetCCResultType(EVT VT) const {
62 return TLI.getSetCCResultType(*DAG.getContext(), VT);
63 }
64
Chris Lattner6831a812006-02-13 09:18:02 +000065 // Libcall insertion helpers.
Scott Michelfdc40a02009-02-17 22:15:04 +000066
Chris Lattner3e928bb2005-01-07 07:47:09 +000067public:
Dan Gohman975716a2011-05-16 22:19:54 +000068 explicit SelectionDAGLegalize(SelectionDAG &DAG);
Chris Lattner3e928bb2005-01-07 07:47:09 +000069
Chris Lattner3e928bb2005-01-07 07:47:09 +000070 void LegalizeDAG();
71
Chris Lattner456a93a2006-01-28 07:39:30 +000072private:
Dan Gohman65fd6562011-11-03 21:49:52 +000073 /// LegalizeOp - Legalizes the given operation.
74 void LegalizeOp(SDNode *Node);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Eli Friedman7ef3d172009-06-06 07:04:42 +000076 SDValue OptimizeFloatStore(StoreSDNode *ST);
77
Nadav Rotemb6e89f02012-07-11 08:52:09 +000078 void LegalizeLoadOps(SDNode *Node);
79 void LegalizeStoreOps(SDNode *Node);
80
Nate Begeman68679912008-04-25 18:07:40 +000081 /// PerformInsertVectorEltInMemory - Some target cannot handle a variable
82 /// insertion index for the INSERT_VECTOR_ELT instruction. In this case, it
83 /// is necessary to spill the vector being inserted into to memory, perform
84 /// the insert there, and then read the result back.
Dan Gohman475871a2008-07-27 21:46:04 +000085 SDValue PerformInsertVectorEltInMemory(SDValue Vec, SDValue Val,
Andrew Trickac6d9be2013-05-25 02:42:55 +000086 SDValue Idx, SDLoc dl);
Eli Friedman3f727d62009-05-27 02:16:40 +000087 SDValue ExpandINSERT_VECTOR_ELT(SDValue Vec, SDValue Val,
Andrew Trickac6d9be2013-05-25 02:42:55 +000088 SDValue Idx, SDLoc dl);
Dan Gohman82669522007-10-11 23:57:53 +000089
Nate Begeman5a5ca152009-04-29 05:20:52 +000090 /// ShuffleWithNarrowerEltType - Return a vector shuffle operation which
91 /// performs the same shuffe in terms of order or result bytes, but on a type
92 /// whose vector element type is narrower than the original shuffle type.
93 /// e.g. <v4i32> <0, 1, 0, 1> -> v8i16 <0, 1, 2, 3, 0, 1, 2, 3>
Andrew Trickac6d9be2013-05-25 02:42:55 +000094 SDValue ShuffleWithNarrowerEltType(EVT NVT, EVT VT, SDLoc dl,
Jim Grosbach6e992612010-07-02 17:41:59 +000095 SDValue N1, SDValue N2,
Benjamin Kramered4c8c62012-01-15 13:16:05 +000096 ArrayRef<int> Mask) const;
Scott Michelfdc40a02009-02-17 22:15:04 +000097
Tom Stellard8a9879a2013-09-28 02:50:32 +000098 bool LegalizeSetCCCondCode(EVT VT, SDValue &LHS, SDValue &RHS, SDValue &CC,
Andrew Trickac6d9be2013-05-25 02:42:55 +000099 SDLoc dl);
Scott Michelfdc40a02009-02-17 22:15:04 +0000100
Eli Friedman47b41f72009-05-27 02:21:29 +0000101 SDValue ExpandLibCall(RTLIB::Libcall LC, SDNode *Node, bool isSigned);
Eric Christopherabbbfbd2011-04-20 01:19:45 +0000102 SDValue ExpandLibCall(RTLIB::Libcall LC, EVT RetVT, const SDValue *Ops,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000103 unsigned NumOps, bool isSigned, SDLoc dl);
Eric Christopherabbbfbd2011-04-20 01:19:45 +0000104
Jim Grosbache03262f2010-06-18 21:43:38 +0000105 std::pair<SDValue, SDValue> ExpandChainLibCall(RTLIB::Libcall LC,
106 SDNode *Node, bool isSigned);
Eli Friedmanf6b23bf2009-05-27 03:33:44 +0000107 SDValue ExpandFPLibCall(SDNode *Node, RTLIB::Libcall Call_F32,
108 RTLIB::Libcall Call_F64, RTLIB::Libcall Call_F80,
Evan Cheng8688a582013-01-29 02:32:37 +0000109 RTLIB::Libcall Call_F128,
110 RTLIB::Libcall Call_PPCF128);
Anton Korobeynikov8983da72009-11-07 17:14:39 +0000111 SDValue ExpandIntLibCall(SDNode *Node, bool isSigned,
112 RTLIB::Libcall Call_I8,
113 RTLIB::Libcall Call_I16,
114 RTLIB::Libcall Call_I32,
115 RTLIB::Libcall Call_I64,
Eli Friedmanf6b23bf2009-05-27 03:33:44 +0000116 RTLIB::Libcall Call_I128);
Evan Cheng65279cb2011-04-16 03:08:26 +0000117 void ExpandDivRemLibCall(SDNode *Node, SmallVectorImpl<SDValue> &Results);
Evan Cheng8688a582013-01-29 02:32:37 +0000118 void ExpandSinCosLibCall(SDNode *Node, SmallVectorImpl<SDValue> &Results);
Chris Lattnercad063f2005-07-16 00:19:57 +0000119
Andrew Trickac6d9be2013-05-25 02:42:55 +0000120 SDValue EmitStackConvert(SDValue SrcOp, EVT SlotVT, EVT DestVT, SDLoc dl);
Dan Gohman475871a2008-07-27 21:46:04 +0000121 SDValue ExpandBUILD_VECTOR(SDNode *Node);
122 SDValue ExpandSCALAR_TO_VECTOR(SDNode *Node);
Eli Friedman4bc8c712009-05-27 12:20:41 +0000123 void ExpandDYNAMIC_STACKALLOC(SDNode *Node,
124 SmallVectorImpl<SDValue> &Results);
125 SDValue ExpandFCOPYSIGN(SDNode *Node);
Owen Andersone50ed302009-08-10 22:56:29 +0000126 SDValue ExpandLegalINT_TO_FP(bool isSigned, SDValue LegalOp, EVT DestVT,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000127 SDLoc dl);
Owen Andersone50ed302009-08-10 22:56:29 +0000128 SDValue PromoteLegalINT_TO_FP(SDValue LegalOp, EVT DestVT, bool isSigned,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000129 SDLoc dl);
Owen Andersone50ed302009-08-10 22:56:29 +0000130 SDValue PromoteLegalFP_TO_INT(SDValue LegalOp, EVT DestVT, bool isSigned,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000131 SDLoc dl);
Jeff Cohen00b168892005-07-27 06:12:32 +0000132
Andrew Trickac6d9be2013-05-25 02:42:55 +0000133 SDValue ExpandBSWAP(SDValue Op, SDLoc dl);
134 SDValue ExpandBitCount(unsigned Opc, SDValue Op, SDLoc dl);
Chris Lattnerb9fa3bc2005-05-12 04:49:08 +0000135
Eli Friedman3d43b3f2009-05-23 22:37:25 +0000136 SDValue ExpandExtractFromVectorThroughStack(SDValue Op);
David Greenecfe33c42011-01-26 19:13:22 +0000137 SDValue ExpandInsertToVectorThroughStack(SDValue Op);
Eli Friedman7ef3d172009-06-06 07:04:42 +0000138 SDValue ExpandVectorBuildThroughStack(SDNode* Node);
Eli Friedman8c377c72009-05-27 01:25:56 +0000139
Dan Gohman65fd6562011-11-03 21:49:52 +0000140 SDValue ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP);
141
Jim Grosbache03262f2010-06-18 21:43:38 +0000142 std::pair<SDValue, SDValue> ExpandAtomic(SDNode *Node);
143
Dan Gohman65fd6562011-11-03 21:49:52 +0000144 void ExpandNode(SDNode *Node);
145 void PromoteNode(SDNode *Node);
146
Eli Friedman0e3642a2011-11-11 23:58:27 +0000147 void ForgetNode(SDNode *N) {
Dan Gohman65fd6562011-11-03 21:49:52 +0000148 LegalizedNodes.erase(N);
149 if (LegalizePosition == SelectionDAG::allnodes_iterator(N))
150 ++LegalizePosition;
151 }
152
Eli Friedman0e3642a2011-11-11 23:58:27 +0000153public:
154 // DAGUpdateListener implementation.
155 virtual void NodeDeleted(SDNode *N, SDNode *E) {
156 ForgetNode(N);
157 }
Dan Gohman65fd6562011-11-03 21:49:52 +0000158 virtual void NodeUpdated(SDNode *N) {}
Eli Friedman0e3642a2011-11-11 23:58:27 +0000159
160 // Node replacement helpers
161 void ReplacedNode(SDNode *N) {
162 if (N->use_empty()) {
Jakob Stoklund Olesenbc7d4482012-04-20 22:08:46 +0000163 DAG.RemoveDeadNode(N);
Eli Friedman0e3642a2011-11-11 23:58:27 +0000164 } else {
165 ForgetNode(N);
166 }
167 }
168 void ReplaceNode(SDNode *Old, SDNode *New) {
Jakob Stoklund Olesenbc7d4482012-04-20 22:08:46 +0000169 DAG.ReplaceAllUsesWith(Old, New);
Eli Friedman0e3642a2011-11-11 23:58:27 +0000170 ReplacedNode(Old);
171 }
172 void ReplaceNode(SDValue Old, SDValue New) {
Jakob Stoklund Olesenbc7d4482012-04-20 22:08:46 +0000173 DAG.ReplaceAllUsesWith(Old, New);
Eli Friedman0e3642a2011-11-11 23:58:27 +0000174 ReplacedNode(Old.getNode());
175 }
176 void ReplaceNode(SDNode *Old, const SDValue *New) {
Jakob Stoklund Olesenbc7d4482012-04-20 22:08:46 +0000177 DAG.ReplaceAllUsesWith(Old, New);
Eli Friedman0e3642a2011-11-11 23:58:27 +0000178 ReplacedNode(Old);
179 }
Chris Lattner3e928bb2005-01-07 07:47:09 +0000180};
181}
182
Nate Begeman5a5ca152009-04-29 05:20:52 +0000183/// ShuffleWithNarrowerEltType - Return a vector shuffle operation which
184/// performs the same shuffe in terms of order or result bytes, but on a type
185/// whose vector element type is narrower than the original shuffle type.
Nate Begeman9008ca62009-04-27 18:41:29 +0000186/// e.g. <v4i32> <0, 1, 0, 1> -> v8i16 <0, 1, 2, 3, 0, 1, 2, 3>
Jim Grosbach6e992612010-07-02 17:41:59 +0000187SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +0000188SelectionDAGLegalize::ShuffleWithNarrowerEltType(EVT NVT, EVT VT, SDLoc dl,
Nate Begeman5a5ca152009-04-29 05:20:52 +0000189 SDValue N1, SDValue N2,
Benjamin Kramered4c8c62012-01-15 13:16:05 +0000190 ArrayRef<int> Mask) const {
Nate Begeman5a5ca152009-04-29 05:20:52 +0000191 unsigned NumMaskElts = VT.getVectorNumElements();
192 unsigned NumDestElts = NVT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +0000193 unsigned NumEltsGrowth = NumDestElts / NumMaskElts;
Chris Lattner4352cc92006-04-04 17:23:26 +0000194
Nate Begeman9008ca62009-04-27 18:41:29 +0000195 assert(NumEltsGrowth && "Cannot promote to vector type with fewer elts!");
196
197 if (NumEltsGrowth == 1)
198 return DAG.getVectorShuffle(NVT, dl, N1, N2, &Mask[0]);
Jim Grosbach6e992612010-07-02 17:41:59 +0000199
Nate Begeman9008ca62009-04-27 18:41:29 +0000200 SmallVector<int, 8> NewMask;
Nate Begeman5a5ca152009-04-29 05:20:52 +0000201 for (unsigned i = 0; i != NumMaskElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000202 int Idx = Mask[i];
203 for (unsigned j = 0; j != NumEltsGrowth; ++j) {
Jim Grosbach6e992612010-07-02 17:41:59 +0000204 if (Idx < 0)
Nate Begeman9008ca62009-04-27 18:41:29 +0000205 NewMask.push_back(-1);
206 else
207 NewMask.push_back(Idx * NumEltsGrowth + j);
Chris Lattner4352cc92006-04-04 17:23:26 +0000208 }
Chris Lattner4352cc92006-04-04 17:23:26 +0000209 }
Nate Begeman5a5ca152009-04-29 05:20:52 +0000210 assert(NewMask.size() == NumDestElts && "Non-integer NumEltsGrowth?");
Nate Begeman9008ca62009-04-27 18:41:29 +0000211 assert(TLI.isShuffleMaskLegal(NewMask, NVT) && "Shuffle not legal?");
212 return DAG.getVectorShuffle(NVT, dl, N1, N2, &NewMask[0]);
Chris Lattner4352cc92006-04-04 17:23:26 +0000213}
214
Dan Gohman975716a2011-05-16 22:19:54 +0000215SelectionDAGLegalize::SelectionDAGLegalize(SelectionDAG &dag)
Jakob Stoklund Olesenbc7d4482012-04-20 22:08:46 +0000216 : SelectionDAG::DAGUpdateListener(dag),
217 TM(dag.getTarget()), TLI(dag.getTargetLoweringInfo()),
Dan Gohmanea027022011-07-15 22:19:02 +0000218 DAG(dag) {
Chris Lattner3e928bb2005-01-07 07:47:09 +0000219}
220
Chris Lattner3e928bb2005-01-07 07:47:09 +0000221void SelectionDAGLegalize::LegalizeDAG() {
Dan Gohmanf06c8352008-09-30 18:30:35 +0000222 DAG.AssignTopologicalOrder();
Dan Gohman2ba60e52011-10-28 01:29:32 +0000223
Dan Gohman65fd6562011-11-03 21:49:52 +0000224 // Visit all the nodes. We start in topological order, so that we see
225 // nodes with their original operands intact. Legalization can produce
226 // new nodes which may themselves need to be legalized. Iterate until all
227 // nodes have been legalized.
228 for (;;) {
229 bool AnyLegalized = false;
230 for (LegalizePosition = DAG.allnodes_end();
231 LegalizePosition != DAG.allnodes_begin(); ) {
232 --LegalizePosition;
Chris Lattner3e928bb2005-01-07 07:47:09 +0000233
Dan Gohman65fd6562011-11-03 21:49:52 +0000234 SDNode *N = LegalizePosition;
235 if (LegalizedNodes.insert(N)) {
236 AnyLegalized = true;
237 LegalizeOp(N);
238 }
239 }
240 if (!AnyLegalized)
241 break;
242
243 }
Chris Lattner3e928bb2005-01-07 07:47:09 +0000244
245 // Remove dead nodes now.
Chris Lattner190a4182006-08-04 17:45:20 +0000246 DAG.RemoveDeadNodes();
Chris Lattner3e928bb2005-01-07 07:47:09 +0000247}
248
Evan Cheng9f877882006-12-13 20:57:08 +0000249/// ExpandConstantFP - Expands the ConstantFP node to an integer constant or
250/// a load from the constant pool.
Dan Gohman65fd6562011-11-03 21:49:52 +0000251SDValue
252SelectionDAGLegalize::ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP) {
Evan Cheng00495212006-12-12 21:32:44 +0000253 bool Extend = false;
Andrew Trickac6d9be2013-05-25 02:42:55 +0000254 SDLoc dl(CFP);
Evan Cheng00495212006-12-12 21:32:44 +0000255
256 // If a FP immediate is precise when represented as a float and if the
257 // target can do an extending load from float to double, we put it into
258 // the constant pool as a float, even if it's is statically typed as a
Chris Lattneraa2acbb2008-03-05 06:46:58 +0000259 // double. This shrinks FP constants and canonicalizes them for targets where
260 // an FP extending load is the same cost as a normal load (such as on the x87
261 // fp stack or PPC FP unit).
Owen Andersone50ed302009-08-10 22:56:29 +0000262 EVT VT = CFP->getValueType(0);
Dan Gohman4fbd7962008-09-12 18:08:03 +0000263 ConstantFP *LLVMC = const_cast<ConstantFP*>(CFP->getConstantFPValue());
Evan Cheng9f877882006-12-13 20:57:08 +0000264 if (!UseCP) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 assert((VT == MVT::f64 || VT == MVT::f32) && "Invalid type expansion");
Dale Johannesen7111b022008-10-09 18:53:47 +0000266 return DAG.getConstant(LLVMC->getValueAPF().bitcastToAPInt(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 (VT == MVT::f64) ? MVT::i64 : MVT::i32);
Evan Cheng279101e2006-12-12 22:19:28 +0000268 }
269
Owen Andersone50ed302009-08-10 22:56:29 +0000270 EVT OrigVT = VT;
271 EVT SVT = VT;
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 while (SVT != MVT::f32) {
273 SVT = (MVT::SimpleValueType)(SVT.getSimpleVT().SimpleTy - 1);
Dan Gohman7720cb32010-06-18 14:01:07 +0000274 if (ConstantFPSDNode::isValueValidForType(SVT, CFP->getValueAPF()) &&
Evan Chengef120572008-03-04 08:05:30 +0000275 // Only do this if the target has a native EXTLOAD instruction from
276 // smaller type.
Evan Cheng03294662008-10-14 21:26:46 +0000277 TLI.isLoadExtLegal(ISD::EXTLOAD, SVT) &&
Chris Lattneraa2acbb2008-03-05 06:46:58 +0000278 TLI.ShouldShrinkFPConstant(OrigVT)) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000279 Type *SType = SVT.getTypeForEVT(*DAG.getContext());
Owen Andersonbaf3c402009-07-29 18:55:55 +0000280 LLVMC = cast<ConstantFP>(ConstantExpr::getFPTrunc(LLVMC, SType));
Evan Chengef120572008-03-04 08:05:30 +0000281 VT = SVT;
282 Extend = true;
283 }
Evan Cheng00495212006-12-12 21:32:44 +0000284 }
285
Dan Gohman475871a2008-07-27 21:46:04 +0000286 SDValue CPIdx = DAG.getConstantPool(LLVMC, TLI.getPointerTy());
Evan Cheng1606e8e2009-03-13 07:51:59 +0000287 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dan Gohman65fd6562011-11-03 21:49:52 +0000288 if (Extend) {
289 SDValue Result =
290 DAG.getExtLoad(ISD::EXTLOAD, dl, OrigVT,
291 DAG.getEntryNode(),
292 CPIdx, MachinePointerInfo::getConstantPool(),
293 VT, false, false, Alignment);
294 return Result;
295 }
296 SDValue Result =
297 DAG.getLoad(OrigVT, dl, DAG.getEntryNode(), CPIdx,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000298 MachinePointerInfo::getConstantPool(), false, false, false,
Dan Gohman65fd6562011-11-03 21:49:52 +0000299 Alignment);
300 return Result;
Evan Cheng00495212006-12-12 21:32:44 +0000301}
302
Lauro Ramos Venanciof3c13c82007-08-01 19:34:21 +0000303/// ExpandUnalignedStore - Expands an unaligned store to 2 half-size stores.
Dan Gohman65fd6562011-11-03 21:49:52 +0000304static void ExpandUnalignedStore(StoreSDNode *ST, SelectionDAG &DAG,
305 const TargetLowering &TLI,
Eli Friedman0e3642a2011-11-11 23:58:27 +0000306 SelectionDAGLegalize *DAGLegalize) {
Eli Friedmanb91b6002011-11-16 02:43:15 +0000307 assert(ST->getAddressingMode() == ISD::UNINDEXED &&
308 "unaligned indexed stores not implemented!");
Dan Gohman475871a2008-07-27 21:46:04 +0000309 SDValue Chain = ST->getChain();
310 SDValue Ptr = ST->getBasePtr();
311 SDValue Val = ST->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000312 EVT VT = Val.getValueType();
Dale Johannesen907f28c2007-09-08 19:29:23 +0000313 int Alignment = ST->getAlignment();
Matt Arsenault4f17f882013-10-30 23:30:05 +0000314 unsigned AS = ST->getAddressSpace();
315
Andrew Trickac6d9be2013-05-25 02:42:55 +0000316 SDLoc dl(ST);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000317 if (ST->getMemoryVT().isFloatingPoint() ||
318 ST->getMemoryVT().isVector()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000319 EVT intVT = EVT::getIntegerVT(*DAG.getContext(), VT.getSizeInBits());
Duncan Sands05e11fa2008-12-12 21:47:02 +0000320 if (TLI.isTypeLegal(intVT)) {
321 // Expand to a bitconvert of the value to the integer type of the
322 // same size, then a (misaligned) int store.
323 // FIXME: Does not handle truncating floating point stores!
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000324 SDValue Result = DAG.getNode(ISD::BITCAST, dl, intVT, Val);
Dan Gohman65fd6562011-11-03 21:49:52 +0000325 Result = DAG.getStore(Chain, dl, Result, Ptr, ST->getPointerInfo(),
326 ST->isVolatile(), ST->isNonTemporal(), Alignment);
Eli Friedman0e3642a2011-11-11 23:58:27 +0000327 DAGLegalize->ReplaceNode(SDValue(ST, 0), Result);
Dan Gohman65fd6562011-11-03 21:49:52 +0000328 return;
Duncan Sands05e11fa2008-12-12 21:47:02 +0000329 }
Dan Gohman1b328962011-05-17 22:22:52 +0000330 // Do a (aligned) store to a stack slot, then copy from the stack slot
331 // to the final destination using (unaligned) integer loads and stores.
332 EVT StoredVT = ST->getMemoryVT();
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +0000333 MVT RegVT =
Dan Gohman1b328962011-05-17 22:22:52 +0000334 TLI.getRegisterType(*DAG.getContext(),
335 EVT::getIntegerVT(*DAG.getContext(),
336 StoredVT.getSizeInBits()));
337 unsigned StoredBytes = StoredVT.getSizeInBits() / 8;
338 unsigned RegBytes = RegVT.getSizeInBits() / 8;
339 unsigned NumRegs = (StoredBytes + RegBytes - 1) / RegBytes;
340
341 // Make sure the stack slot is also aligned for the register type.
342 SDValue StackPtr = DAG.CreateStackTemporary(StoredVT, RegVT);
343
344 // Perform the original store, only redirected to the stack slot.
345 SDValue Store = DAG.getTruncStore(Chain, dl,
346 Val, StackPtr, MachinePointerInfo(),
347 StoredVT, false, false, 0);
Matt Arsenault4f17f882013-10-30 23:30:05 +0000348 SDValue Increment = DAG.getConstant(RegBytes, TLI.getPointerTy(AS));
Dan Gohman1b328962011-05-17 22:22:52 +0000349 SmallVector<SDValue, 8> Stores;
350 unsigned Offset = 0;
351
352 // Do all but one copies using the full register width.
353 for (unsigned i = 1; i < NumRegs; i++) {
354 // Load one integer register's worth from the stack slot.
355 SDValue Load = DAG.getLoad(RegVT, dl, Store, StackPtr,
356 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000357 false, false, false, 0);
Dan Gohman1b328962011-05-17 22:22:52 +0000358 // Store it to the final location. Remember the store.
359 Stores.push_back(DAG.getStore(Load.getValue(1), dl, Load, Ptr,
360 ST->getPointerInfo().getWithOffset(Offset),
361 ST->isVolatile(), ST->isNonTemporal(),
362 MinAlign(ST->getAlignment(), Offset)));
363 // Increment the pointers.
364 Offset += RegBytes;
365 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
366 Increment);
367 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
368 }
369
370 // The last store may be partial. Do a truncating store. On big-endian
371 // machines this requires an extending load from the stack slot to ensure
372 // that the bits are in the right place.
373 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(),
374 8 * (StoredBytes - Offset));
375
376 // Load from the stack slot.
377 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, RegVT, Store, StackPtr,
378 MachinePointerInfo(),
379 MemVT, false, false, 0);
380
381 Stores.push_back(DAG.getTruncStore(Load.getValue(1), dl, Load, Ptr,
382 ST->getPointerInfo()
383 .getWithOffset(Offset),
384 MemVT, ST->isVolatile(),
385 ST->isNonTemporal(),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000386 MinAlign(ST->getAlignment(), Offset),
387 ST->getTBAAInfo()));
Dan Gohman1b328962011-05-17 22:22:52 +0000388 // The order of the stores doesn't matter - say it with a TokenFactor.
Dan Gohman65fd6562011-11-03 21:49:52 +0000389 SDValue Result =
390 DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Stores[0],
391 Stores.size());
Eli Friedman0e3642a2011-11-11 23:58:27 +0000392 DAGLegalize->ReplaceNode(SDValue(ST, 0), Result);
Dan Gohman65fd6562011-11-03 21:49:52 +0000393 return;
Dale Johannesen907f28c2007-09-08 19:29:23 +0000394 }
Duncan Sands83ec4b62008-06-06 12:08:01 +0000395 assert(ST->getMemoryVT().isInteger() &&
396 !ST->getMemoryVT().isVector() &&
Dale Johannesen907f28c2007-09-08 19:29:23 +0000397 "Unaligned store of unknown type.");
Lauro Ramos Venanciof3c13c82007-08-01 19:34:21 +0000398 // Get the half-size VT
Ken Dyckbceddbd2009-12-17 20:09:43 +0000399 EVT NewStoredVT = ST->getMemoryVT().getHalfSizedIntegerVT(*DAG.getContext());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000400 int NumBits = NewStoredVT.getSizeInBits();
Lauro Ramos Venanciof3c13c82007-08-01 19:34:21 +0000401 int IncrementSize = NumBits / 8;
402
403 // Divide the stored value in two parts.
Owen Anderson95771af2011-02-25 21:41:48 +0000404 SDValue ShiftAmount = DAG.getConstant(NumBits,
405 TLI.getShiftAmountTy(Val.getValueType()));
Dan Gohman475871a2008-07-27 21:46:04 +0000406 SDValue Lo = Val;
Dale Johannesenbb5da912009-02-02 20:41:04 +0000407 SDValue Hi = DAG.getNode(ISD::SRL, dl, VT, Val, ShiftAmount);
Lauro Ramos Venanciof3c13c82007-08-01 19:34:21 +0000408
409 // Store the two parts
Dan Gohman475871a2008-07-27 21:46:04 +0000410 SDValue Store1, Store2;
Dale Johannesenbb5da912009-02-02 20:41:04 +0000411 Store1 = DAG.getTruncStore(Chain, dl, TLI.isLittleEndian()?Lo:Hi, Ptr,
Chris Lattnerda2d8e12010-09-21 17:42:31 +0000412 ST->getPointerInfo(), NewStoredVT,
David Greene1e559442010-02-15 17:00:31 +0000413 ST->isVolatile(), ST->isNonTemporal(), Alignment);
Matt Arsenault4f17f882013-10-30 23:30:05 +0000414
Dale Johannesenbb5da912009-02-02 20:41:04 +0000415 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Matt Arsenault4f17f882013-10-30 23:30:05 +0000416 DAG.getConstant(IncrementSize, TLI.getPointerTy(AS)));
Duncan Sandsdc846502007-10-28 12:59:45 +0000417 Alignment = MinAlign(Alignment, IncrementSize);
Dale Johannesenbb5da912009-02-02 20:41:04 +0000418 Store2 = DAG.getTruncStore(Chain, dl, TLI.isLittleEndian()?Hi:Lo, Ptr,
Chris Lattnerda2d8e12010-09-21 17:42:31 +0000419 ST->getPointerInfo().getWithOffset(IncrementSize),
David Greene1e559442010-02-15 17:00:31 +0000420 NewStoredVT, ST->isVolatile(), ST->isNonTemporal(),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000421 Alignment, ST->getTBAAInfo());
Lauro Ramos Venanciof3c13c82007-08-01 19:34:21 +0000422
Dan Gohman65fd6562011-11-03 21:49:52 +0000423 SDValue Result =
424 DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Store1, Store2);
Eli Friedman0e3642a2011-11-11 23:58:27 +0000425 DAGLegalize->ReplaceNode(SDValue(ST, 0), Result);
Lauro Ramos Venanciof3c13c82007-08-01 19:34:21 +0000426}
427
428/// ExpandUnalignedLoad - Expands an unaligned load to 2 half-size loads.
Dan Gohman65fd6562011-11-03 21:49:52 +0000429static void
430ExpandUnalignedLoad(LoadSDNode *LD, SelectionDAG &DAG,
431 const TargetLowering &TLI,
432 SDValue &ValResult, SDValue &ChainResult) {
Eli Friedmanb91b6002011-11-16 02:43:15 +0000433 assert(LD->getAddressingMode() == ISD::UNINDEXED &&
434 "unaligned indexed loads not implemented!");
Dan Gohman475871a2008-07-27 21:46:04 +0000435 SDValue Chain = LD->getChain();
436 SDValue Ptr = LD->getBasePtr();
Owen Andersone50ed302009-08-10 22:56:29 +0000437 EVT VT = LD->getValueType(0);
438 EVT LoadedVT = LD->getMemoryVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +0000439 SDLoc dl(LD);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000440 if (VT.isFloatingPoint() || VT.isVector()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000441 EVT intVT = EVT::getIntegerVT(*DAG.getContext(), LoadedVT.getSizeInBits());
Nadav Rotem0b66bd92012-08-09 01:56:44 +0000442 if (TLI.isTypeLegal(intVT) && TLI.isTypeLegal(LoadedVT)) {
Duncan Sands05e11fa2008-12-12 21:47:02 +0000443 // Expand to a (misaligned) integer load of the same size,
444 // then bitconvert to floating point or vector.
Richard Sandiford66589dc2013-10-28 11:17:59 +0000445 SDValue newLoad = DAG.getLoad(intVT, dl, Chain, Ptr,
446 LD->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000447 SDValue Result = DAG.getNode(ISD::BITCAST, dl, LoadedVT, newLoad);
Nadav Rotem0b66bd92012-08-09 01:56:44 +0000448 if (LoadedVT != VT)
449 Result = DAG.getNode(VT.isFloatingPoint() ? ISD::FP_EXTEND :
450 ISD::ANY_EXTEND, dl, VT, Result);
Dale Johannesen907f28c2007-09-08 19:29:23 +0000451
Dan Gohman65fd6562011-11-03 21:49:52 +0000452 ValResult = Result;
453 ChainResult = Chain;
454 return;
Duncan Sands05e11fa2008-12-12 21:47:02 +0000455 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000456
Chris Lattnerecf42c42010-09-21 16:36:31 +0000457 // Copy the value to a (aligned) stack slot using (unaligned) integer
458 // loads and stores, then do a (aligned) load from the stack slot.
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +0000459 MVT RegVT = TLI.getRegisterType(*DAG.getContext(), intVT);
Chris Lattnerecf42c42010-09-21 16:36:31 +0000460 unsigned LoadedBytes = LoadedVT.getSizeInBits() / 8;
461 unsigned RegBytes = RegVT.getSizeInBits() / 8;
462 unsigned NumRegs = (LoadedBytes + RegBytes - 1) / RegBytes;
463
464 // Make sure the stack slot is also aligned for the register type.
465 SDValue StackBase = DAG.CreateStackTemporary(LoadedVT, RegVT);
466
467 SDValue Increment = DAG.getConstant(RegBytes, TLI.getPointerTy());
468 SmallVector<SDValue, 8> Stores;
469 SDValue StackPtr = StackBase;
470 unsigned Offset = 0;
471
472 // Do all but one copies using the full register width.
473 for (unsigned i = 1; i < NumRegs; i++) {
474 // Load one integer register's worth from the original location.
475 SDValue Load = DAG.getLoad(RegVT, dl, Chain, Ptr,
476 LD->getPointerInfo().getWithOffset(Offset),
477 LD->isVolatile(), LD->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000478 LD->isInvariant(),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000479 MinAlign(LD->getAlignment(), Offset),
480 LD->getTBAAInfo());
Chris Lattnerecf42c42010-09-21 16:36:31 +0000481 // Follow the load with a store to the stack slot. Remember the store.
482 Stores.push_back(DAG.getStore(Load.getValue(1), dl, Load, StackPtr,
Chris Lattner6229d0a2010-09-21 18:41:36 +0000483 MachinePointerInfo(), false, false, 0));
Chris Lattnerecf42c42010-09-21 16:36:31 +0000484 // Increment the pointers.
485 Offset += RegBytes;
486 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
487 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
488 Increment);
489 }
490
491 // The last copy may be partial. Do an extending load.
492 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(),
493 8 * (LoadedBytes - Offset));
Stuart Hastingsa9011292011-02-16 16:23:55 +0000494 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, RegVT, Chain, Ptr,
Chris Lattnerecf42c42010-09-21 16:36:31 +0000495 LD->getPointerInfo().getWithOffset(Offset),
496 MemVT, LD->isVolatile(),
497 LD->isNonTemporal(),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000498 MinAlign(LD->getAlignment(), Offset),
499 LD->getTBAAInfo());
Chris Lattnerecf42c42010-09-21 16:36:31 +0000500 // Follow the load with a store to the stack slot. Remember the store.
501 // On big-endian machines this requires a truncating store to ensure
502 // that the bits end up in the right place.
503 Stores.push_back(DAG.getTruncStore(Load.getValue(1), dl, Load, StackPtr,
504 MachinePointerInfo(), MemVT,
505 false, false, 0));
506
507 // The order of the stores doesn't matter - say it with a TokenFactor.
508 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Stores[0],
509 Stores.size());
510
511 // Finally, perform the original load only redirected to the stack slot.
Stuart Hastingsa9011292011-02-16 16:23:55 +0000512 Load = DAG.getExtLoad(LD->getExtensionType(), dl, VT, TF, StackBase,
Chris Lattnerecf42c42010-09-21 16:36:31 +0000513 MachinePointerInfo(), LoadedVT, false, false, 0);
514
515 // Callers expect a MERGE_VALUES node.
Dan Gohman65fd6562011-11-03 21:49:52 +0000516 ValResult = Load;
517 ChainResult = TF;
518 return;
Dale Johannesen907f28c2007-09-08 19:29:23 +0000519 }
Duncan Sands83ec4b62008-06-06 12:08:01 +0000520 assert(LoadedVT.isInteger() && !LoadedVT.isVector() &&
Chris Lattnere400af82007-11-19 21:38:03 +0000521 "Unaligned load of unsupported type.");
522
Dale Johannesen8155d642008-02-27 22:36:00 +0000523 // Compute the new VT that is half the size of the old one. This is an
524 // integer MVT.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000525 unsigned NumBits = LoadedVT.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +0000526 EVT NewLoadedVT;
Owen Anderson23b9b192009-08-12 00:36:31 +0000527 NewLoadedVT = EVT::getIntegerVT(*DAG.getContext(), NumBits/2);
Chris Lattnere400af82007-11-19 21:38:03 +0000528 NumBits >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000529
Chris Lattnere400af82007-11-19 21:38:03 +0000530 unsigned Alignment = LD->getAlignment();
531 unsigned IncrementSize = NumBits / 8;
Lauro Ramos Venanciof3c13c82007-08-01 19:34:21 +0000532 ISD::LoadExtType HiExtType = LD->getExtensionType();
533
534 // If the original load is NON_EXTLOAD, the hi part load must be ZEXTLOAD.
535 if (HiExtType == ISD::NON_EXTLOAD)
536 HiExtType = ISD::ZEXTLOAD;
537
538 // Load the value in two parts
Dan Gohman475871a2008-07-27 21:46:04 +0000539 SDValue Lo, Hi;
Lauro Ramos Venanciof3c13c82007-08-01 19:34:21 +0000540 if (TLI.isLittleEndian()) {
Stuart Hastingsa9011292011-02-16 16:23:55 +0000541 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr, LD->getPointerInfo(),
Chris Lattnerecf42c42010-09-21 16:36:31 +0000542 NewLoadedVT, LD->isVolatile(),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000543 LD->isNonTemporal(), Alignment, LD->getTBAAInfo());
Dale Johannesenbb5da912009-02-02 20:41:04 +0000544 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Tom Stellardedd08f72013-08-26 15:06:10 +0000545 DAG.getConstant(IncrementSize, Ptr.getValueType()));
Stuart Hastingsa9011292011-02-16 16:23:55 +0000546 Hi = DAG.getExtLoad(HiExtType, dl, VT, Chain, Ptr,
Chris Lattnerecf42c42010-09-21 16:36:31 +0000547 LD->getPointerInfo().getWithOffset(IncrementSize),
548 NewLoadedVT, LD->isVolatile(),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000549 LD->isNonTemporal(), MinAlign(Alignment, IncrementSize),
550 LD->getTBAAInfo());
Lauro Ramos Venanciof3c13c82007-08-01 19:34:21 +0000551 } else {
Stuart Hastingsa9011292011-02-16 16:23:55 +0000552 Hi = DAG.getExtLoad(HiExtType, dl, VT, Chain, Ptr, LD->getPointerInfo(),
Chris Lattnerecf42c42010-09-21 16:36:31 +0000553 NewLoadedVT, LD->isVolatile(),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000554 LD->isNonTemporal(), Alignment, LD->getTBAAInfo());
Dale Johannesenbb5da912009-02-02 20:41:04 +0000555 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Tom Stellardedd08f72013-08-26 15:06:10 +0000556 DAG.getConstant(IncrementSize, Ptr.getValueType()));
Stuart Hastingsa9011292011-02-16 16:23:55 +0000557 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr,
Chris Lattnerecf42c42010-09-21 16:36:31 +0000558 LD->getPointerInfo().getWithOffset(IncrementSize),
559 NewLoadedVT, LD->isVolatile(),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000560 LD->isNonTemporal(), MinAlign(Alignment, IncrementSize),
561 LD->getTBAAInfo());
Lauro Ramos Venanciof3c13c82007-08-01 19:34:21 +0000562 }
563
564 // aggregate the two parts
Owen Anderson95771af2011-02-25 21:41:48 +0000565 SDValue ShiftAmount = DAG.getConstant(NumBits,
566 TLI.getShiftAmountTy(Hi.getValueType()));
Dale Johannesenbb5da912009-02-02 20:41:04 +0000567 SDValue Result = DAG.getNode(ISD::SHL, dl, VT, Hi, ShiftAmount);
568 Result = DAG.getNode(ISD::OR, dl, VT, Result, Lo);
Lauro Ramos Venanciof3c13c82007-08-01 19:34:21 +0000569
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
Lauro Ramos Venanciof3c13c82007-08-01 19:34:21 +0000571 Hi.getValue(1));
572
Dan Gohman65fd6562011-11-03 21:49:52 +0000573 ValResult = Result;
574 ChainResult = TF;
Lauro Ramos Venanciof3c13c82007-08-01 19:34:21 +0000575}
Evan Cheng912095b2007-01-04 21:56:39 +0000576
Nate Begeman68679912008-04-25 18:07:40 +0000577/// PerformInsertVectorEltInMemory - Some target cannot handle a variable
578/// insertion index for the INSERT_VECTOR_ELT instruction. In this case, it
579/// is necessary to spill the vector being inserted into to memory, perform
580/// the insert there, and then read the result back.
Dan Gohman475871a2008-07-27 21:46:04 +0000581SDValue SelectionDAGLegalize::
Dale Johannesenbb5da912009-02-02 20:41:04 +0000582PerformInsertVectorEltInMemory(SDValue Vec, SDValue Val, SDValue Idx,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000583 SDLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +0000584 SDValue Tmp1 = Vec;
585 SDValue Tmp2 = Val;
586 SDValue Tmp3 = Idx;
Scott Michelfdc40a02009-02-17 22:15:04 +0000587
Nate Begeman68679912008-04-25 18:07:40 +0000588 // If the target doesn't support this, we have to spill the input vector
589 // to a temporary stack slot, update the element, then reload it. This is
590 // badness. We could also load the value into a vector register (either
591 // with a "move to register" or "extload into register" instruction, then
592 // permute it into place, if the idx is a constant and if the idx is
593 // supported by the target.
Owen Andersone50ed302009-08-10 22:56:29 +0000594 EVT VT = Tmp1.getValueType();
595 EVT EltVT = VT.getVectorElementType();
596 EVT IdxVT = Tmp3.getValueType();
597 EVT PtrVT = TLI.getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +0000598 SDValue StackPtr = DAG.CreateStackTemporary(VT);
Nate Begeman68679912008-04-25 18:07:40 +0000599
Evan Chengff89dcb2009-10-18 18:16:27 +0000600 int SPFI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex();
601
Nate Begeman68679912008-04-25 18:07:40 +0000602 // Store the vector.
Dale Johannesenbb5da912009-02-02 20:41:04 +0000603 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, Tmp1, StackPtr,
Chris Lattner85ca1062010-09-21 07:32:19 +0000604 MachinePointerInfo::getFixedStack(SPFI),
David Greene1e559442010-02-15 17:00:31 +0000605 false, false, 0);
Nate Begeman68679912008-04-25 18:07:40 +0000606
607 // Truncate or zero extend offset to target pointer type.
Duncan Sands8e4eb092008-06-08 20:54:56 +0000608 unsigned CastOpc = IdxVT.bitsGT(PtrVT) ? ISD::TRUNCATE : ISD::ZERO_EXTEND;
Dale Johannesenbb5da912009-02-02 20:41:04 +0000609 Tmp3 = DAG.getNode(CastOpc, dl, PtrVT, Tmp3);
Nate Begeman68679912008-04-25 18:07:40 +0000610 // Add the offset to the index.
Dan Gohmanaa9d8542010-02-25 15:20:39 +0000611 unsigned EltSize = EltVT.getSizeInBits()/8;
Dale Johannesenbb5da912009-02-02 20:41:04 +0000612 Tmp3 = DAG.getNode(ISD::MUL, dl, IdxVT, Tmp3,DAG.getConstant(EltSize, IdxVT));
613 SDValue StackPtr2 = DAG.getNode(ISD::ADD, dl, IdxVT, Tmp3, StackPtr);
Nate Begeman68679912008-04-25 18:07:40 +0000614 // Store the scalar value.
Chris Lattner85ca1062010-09-21 07:32:19 +0000615 Ch = DAG.getTruncStore(Ch, dl, Tmp2, StackPtr2, MachinePointerInfo(), EltVT,
David Greene1e559442010-02-15 17:00:31 +0000616 false, false, 0);
Nate Begeman68679912008-04-25 18:07:40 +0000617 // Load the updated vector.
Dale Johannesenbb5da912009-02-02 20:41:04 +0000618 return DAG.getLoad(VT, dl, Ch, StackPtr,
Stephen Lin155615d2013-07-08 00:37:03 +0000619 MachinePointerInfo::getFixedStack(SPFI), false, false,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000620 false, 0);
Nate Begeman68679912008-04-25 18:07:40 +0000621}
622
Mon P Wange9f10152008-12-09 05:46:39 +0000623
Eli Friedman3f727d62009-05-27 02:16:40 +0000624SDValue SelectionDAGLegalize::
Andrew Trickac6d9be2013-05-25 02:42:55 +0000625ExpandINSERT_VECTOR_ELT(SDValue Vec, SDValue Val, SDValue Idx, SDLoc dl) {
Eli Friedman3f727d62009-05-27 02:16:40 +0000626 if (ConstantSDNode *InsertPos = dyn_cast<ConstantSDNode>(Idx)) {
627 // SCALAR_TO_VECTOR requires that the type of the value being inserted
628 // match the element type of the vector being created, except for
629 // integers in which case the inserted value can be over width.
Owen Andersone50ed302009-08-10 22:56:29 +0000630 EVT EltVT = Vec.getValueType().getVectorElementType();
Eli Friedman3f727d62009-05-27 02:16:40 +0000631 if (Val.getValueType() == EltVT ||
632 (EltVT.isInteger() && Val.getValueType().bitsGE(EltVT))) {
633 SDValue ScVec = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
634 Vec.getValueType(), Val);
635
636 unsigned NumElts = Vec.getValueType().getVectorNumElements();
637 // We generate a shuffle of InVec and ScVec, so the shuffle mask
638 // should be 0,1,2,3,4,5... with the appropriate element replaced with
639 // elt 0 of the RHS.
640 SmallVector<int, 8> ShufOps;
641 for (unsigned i = 0; i != NumElts; ++i)
642 ShufOps.push_back(i != InsertPos->getZExtValue() ? i : NumElts);
643
644 return DAG.getVectorShuffle(Vec.getValueType(), dl, Vec, ScVec,
645 &ShufOps[0]);
646 }
647 }
648 return PerformInsertVectorEltInMemory(Vec, Val, Idx, dl);
649}
650
Eli Friedman7ef3d172009-06-06 07:04:42 +0000651SDValue SelectionDAGLegalize::OptimizeFloatStore(StoreSDNode* ST) {
652 // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
653 // FIXME: We shouldn't do this for TargetConstantFP's.
654 // FIXME: move this to the DAG Combiner! Note that we can't regress due
655 // to phase ordering between legalized code and the dag combiner. This
656 // probably means that we need to integrate dag combiner and legalizer
657 // together.
658 // We generally can't do this one for long doubles.
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000659 SDValue Chain = ST->getChain();
660 SDValue Ptr = ST->getBasePtr();
Eli Friedman7ef3d172009-06-06 07:04:42 +0000661 unsigned Alignment = ST->getAlignment();
662 bool isVolatile = ST->isVolatile();
David Greene1e559442010-02-15 17:00:31 +0000663 bool isNonTemporal = ST->isNonTemporal();
Richard Sandiford66589dc2013-10-28 11:17:59 +0000664 const MDNode *TBAAInfo = ST->getTBAAInfo();
Andrew Trickac6d9be2013-05-25 02:42:55 +0000665 SDLoc dl(ST);
Eli Friedman7ef3d172009-06-06 07:04:42 +0000666 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(ST->getValue())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 if (CFP->getValueType(0) == MVT::f32 &&
Dan Gohman75b10042011-07-15 22:39:09 +0000668 TLI.isTypeLegal(MVT::i32)) {
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000669 SDValue Con = DAG.getConstant(CFP->getValueAPF().
Eli Friedman7ef3d172009-06-06 07:04:42 +0000670 bitcastToAPInt().zextOrTrunc(32),
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 MVT::i32);
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000672 return DAG.getStore(Chain, dl, Con, Ptr, ST->getPointerInfo(),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000673 isVolatile, isNonTemporal, Alignment, TBAAInfo);
Chris Lattnerda2d8e12010-09-21 17:42:31 +0000674 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000675
Chris Lattnerda2d8e12010-09-21 17:42:31 +0000676 if (CFP->getValueType(0) == MVT::f64) {
Eli Friedman7ef3d172009-06-06 07:04:42 +0000677 // If this target supports 64-bit registers, do a single 64-bit store.
Dan Gohman75b10042011-07-15 22:39:09 +0000678 if (TLI.isTypeLegal(MVT::i64)) {
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000679 SDValue Con = DAG.getConstant(CFP->getValueAPF().bitcastToAPInt().
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 zextOrTrunc(64), MVT::i64);
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000681 return DAG.getStore(Chain, dl, Con, Ptr, ST->getPointerInfo(),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000682 isVolatile, isNonTemporal, Alignment, TBAAInfo);
Chris Lattnerda2d8e12010-09-21 17:42:31 +0000683 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000684
Dan Gohman75b10042011-07-15 22:39:09 +0000685 if (TLI.isTypeLegal(MVT::i32) && !ST->isVolatile()) {
Eli Friedman7ef3d172009-06-06 07:04:42 +0000686 // Otherwise, if the target supports 32-bit registers, use 2 32-bit
687 // stores. If the target supports neither 32- nor 64-bits, this
688 // xform is certainly not worth it.
689 const APInt &IntVal =CFP->getValueAPF().bitcastToAPInt();
Jay Foad40f8f622010-12-07 08:25:19 +0000690 SDValue Lo = DAG.getConstant(IntVal.trunc(32), MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 SDValue Hi = DAG.getConstant(IntVal.lshr(32).trunc(32), MVT::i32);
Eli Friedman7ef3d172009-06-06 07:04:42 +0000692 if (TLI.isBigEndian()) std::swap(Lo, Hi);
693
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000694 Lo = DAG.getStore(Chain, dl, Lo, Ptr, ST->getPointerInfo(), isVolatile,
Richard Sandiford66589dc2013-10-28 11:17:59 +0000695 isNonTemporal, Alignment, TBAAInfo);
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000696 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Tom Stellardedd08f72013-08-26 15:06:10 +0000697 DAG.getConstant(4, Ptr.getValueType()));
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000698 Hi = DAG.getStore(Chain, dl, Hi, Ptr,
Chris Lattnerda2d8e12010-09-21 17:42:31 +0000699 ST->getPointerInfo().getWithOffset(4),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000700 isVolatile, isNonTemporal, MinAlign(Alignment, 4U),
701 TBAAInfo);
Eli Friedman7ef3d172009-06-06 07:04:42 +0000702
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi);
Eli Friedman7ef3d172009-06-06 07:04:42 +0000704 }
705 }
706 }
Evan Cheng8e23e812011-04-01 00:42:02 +0000707 return SDValue(0, 0);
Eli Friedman7ef3d172009-06-06 07:04:42 +0000708}
709
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000710void SelectionDAGLegalize::LegalizeStoreOps(SDNode *Node) {
711 StoreSDNode *ST = cast<StoreSDNode>(Node);
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000712 SDValue Chain = ST->getChain();
713 SDValue Ptr = ST->getBasePtr();
Andrew Trickac6d9be2013-05-25 02:42:55 +0000714 SDLoc dl(Node);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000715
716 unsigned Alignment = ST->getAlignment();
717 bool isVolatile = ST->isVolatile();
718 bool isNonTemporal = ST->isNonTemporal();
Richard Sandiford66589dc2013-10-28 11:17:59 +0000719 const MDNode *TBAAInfo = ST->getTBAAInfo();
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000720
721 if (!ST->isTruncatingStore()) {
722 if (SDNode *OptStore = OptimizeFloatStore(ST).getNode()) {
723 ReplaceNode(ST, OptStore);
724 return;
725 }
726
727 {
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000728 SDValue Value = ST->getValue();
Patrik Hagglund319bb392012-12-19 11:21:04 +0000729 MVT VT = Value.getSimpleValueType();
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000730 switch (TLI.getOperationAction(ISD::STORE, VT)) {
731 default: llvm_unreachable("This action is not supported yet!");
732 case TargetLowering::Legal:
733 // If this is an unaligned store and the target doesn't support it,
734 // expand it.
735 if (!TLI.allowsUnalignedMemoryAccesses(ST->getMemoryVT())) {
736 Type *Ty = ST->getMemoryVT().getTypeForEVT(*DAG.getContext());
Micah Villmow3574eca2012-10-08 16:38:25 +0000737 unsigned ABIAlignment= TLI.getDataLayout()->getABITypeAlignment(Ty);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000738 if (ST->getAlignment() < ABIAlignment)
739 ExpandUnalignedStore(cast<StoreSDNode>(Node),
740 DAG, TLI, this);
741 }
742 break;
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000743 case TargetLowering::Custom: {
744 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
745 if (Res.getNode())
746 ReplaceNode(SDValue(Node, 0), Res);
747 return;
748 }
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000749 case TargetLowering::Promote: {
Patrik Hagglund319bb392012-12-19 11:21:04 +0000750 MVT NVT = TLI.getTypeToPromoteTo(ISD::STORE, VT);
Tom Stellard8b7f16e2012-12-10 21:41:54 +0000751 assert(NVT.getSizeInBits() == VT.getSizeInBits() &&
752 "Can only promote stores to same size type");
753 Value = DAG.getNode(ISD::BITCAST, dl, NVT, Value);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000754 SDValue Result =
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000755 DAG.getStore(Chain, dl, Value, Ptr,
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000756 ST->getPointerInfo(), isVolatile,
Richard Sandiford66589dc2013-10-28 11:17:59 +0000757 isNonTemporal, Alignment, TBAAInfo);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000758 ReplaceNode(SDValue(Node, 0), Result);
759 break;
760 }
761 }
762 return;
763 }
764 } else {
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000765 SDValue Value = ST->getValue();
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000766
767 EVT StVT = ST->getMemoryVT();
768 unsigned StWidth = StVT.getSizeInBits();
769
770 if (StWidth != StVT.getStoreSizeInBits()) {
771 // Promote to a byte-sized store with upper bits zero if not
772 // storing an integral number of bytes. For example, promote
773 // TRUNCSTORE:i1 X -> TRUNCSTORE:i8 (and X, 1)
774 EVT NVT = EVT::getIntegerVT(*DAG.getContext(),
775 StVT.getStoreSizeInBits());
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000776 Value = DAG.getZeroExtendInReg(Value, dl, StVT);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000777 SDValue Result =
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000778 DAG.getTruncStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000779 NVT, isVolatile, isNonTemporal, Alignment,
780 TBAAInfo);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000781 ReplaceNode(SDValue(Node, 0), Result);
782 } else if (StWidth & (StWidth - 1)) {
783 // If not storing a power-of-2 number of bits, expand as two stores.
784 assert(!StVT.isVector() && "Unsupported truncstore!");
785 unsigned RoundWidth = 1 << Log2_32(StWidth);
786 assert(RoundWidth < StWidth);
787 unsigned ExtraWidth = StWidth - RoundWidth;
788 assert(ExtraWidth < RoundWidth);
789 assert(!(RoundWidth % 8) && !(ExtraWidth % 8) &&
790 "Store size not an integral number of bytes!");
791 EVT RoundVT = EVT::getIntegerVT(*DAG.getContext(), RoundWidth);
792 EVT ExtraVT = EVT::getIntegerVT(*DAG.getContext(), ExtraWidth);
793 SDValue Lo, Hi;
794 unsigned IncrementSize;
795
796 if (TLI.isLittleEndian()) {
797 // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 X, TRUNCSTORE@+2:i8 (srl X, 16)
798 // Store the bottom RoundWidth bits.
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000799 Lo = DAG.getTruncStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000800 RoundVT,
Richard Sandiford66589dc2013-10-28 11:17:59 +0000801 isVolatile, isNonTemporal, Alignment,
802 TBAAInfo);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000803
804 // Store the remaining ExtraWidth bits.
805 IncrementSize = RoundWidth / 8;
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000806 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Tom Stellardedd08f72013-08-26 15:06:10 +0000807 DAG.getConstant(IncrementSize, Ptr.getValueType()));
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000808 Hi = DAG.getNode(ISD::SRL, dl, Value.getValueType(), Value,
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000809 DAG.getConstant(RoundWidth,
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000810 TLI.getShiftAmountTy(Value.getValueType())));
811 Hi = DAG.getTruncStore(Chain, dl, Hi, Ptr,
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000812 ST->getPointerInfo().getWithOffset(IncrementSize),
813 ExtraVT, isVolatile, isNonTemporal,
Richard Sandiford66589dc2013-10-28 11:17:59 +0000814 MinAlign(Alignment, IncrementSize), TBAAInfo);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000815 } else {
816 // Big endian - avoid unaligned stores.
817 // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 (srl X, 8), TRUNCSTORE@+2:i8 X
818 // Store the top RoundWidth bits.
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000819 Hi = DAG.getNode(ISD::SRL, dl, Value.getValueType(), Value,
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000820 DAG.getConstant(ExtraWidth,
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000821 TLI.getShiftAmountTy(Value.getValueType())));
822 Hi = DAG.getTruncStore(Chain, dl, Hi, Ptr, ST->getPointerInfo(),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000823 RoundVT, isVolatile, isNonTemporal, Alignment,
824 TBAAInfo);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000825
826 // Store the remaining ExtraWidth bits.
827 IncrementSize = RoundWidth / 8;
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000828 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Tom Stellardedd08f72013-08-26 15:06:10 +0000829 DAG.getConstant(IncrementSize, Ptr.getValueType()));
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000830 Lo = DAG.getTruncStore(Chain, dl, Value, Ptr,
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000831 ST->getPointerInfo().getWithOffset(IncrementSize),
832 ExtraVT, isVolatile, isNonTemporal,
Richard Sandiford66589dc2013-10-28 11:17:59 +0000833 MinAlign(Alignment, IncrementSize), TBAAInfo);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000834 }
835
836 // The order of the stores doesn't matter.
837 SDValue Result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi);
838 ReplaceNode(SDValue(Node, 0), Result);
839 } else {
Patrik Hagglund88ef5142012-12-19 08:28:51 +0000840 switch (TLI.getTruncStoreAction(ST->getValue().getSimpleValueType(),
841 StVT.getSimpleVT())) {
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000842 default: llvm_unreachable("This action is not supported yet!");
843 case TargetLowering::Legal:
844 // If this is an unaligned store and the target doesn't support it,
845 // expand it.
846 if (!TLI.allowsUnalignedMemoryAccesses(ST->getMemoryVT())) {
847 Type *Ty = ST->getMemoryVT().getTypeForEVT(*DAG.getContext());
Micah Villmow3574eca2012-10-08 16:38:25 +0000848 unsigned ABIAlignment= TLI.getDataLayout()->getABITypeAlignment(Ty);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000849 if (ST->getAlignment() < ABIAlignment)
850 ExpandUnalignedStore(cast<StoreSDNode>(Node), DAG, TLI, this);
851 }
852 break;
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000853 case TargetLowering::Custom: {
854 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
855 if (Res.getNode())
856 ReplaceNode(SDValue(Node, 0), Res);
857 return;
858 }
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000859 case TargetLowering::Expand:
860 assert(!StVT.isVector() &&
861 "Vector Stores are handled in LegalizeVectorOps");
862
863 // TRUNCSTORE:i16 i32 -> STORE i16
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000864 assert(TLI.isTypeLegal(StVT) &&
865 "Do not know how to expand this store!");
866 Value = DAG.getNode(ISD::TRUNCATE, dl, StVT, Value);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000867 SDValue Result =
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000868 DAG.getStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000869 isVolatile, isNonTemporal, Alignment, TBAAInfo);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000870 ReplaceNode(SDValue(Node, 0), Result);
871 break;
872 }
873 }
874 }
875}
876
877void SelectionDAGLegalize::LegalizeLoadOps(SDNode *Node) {
878 LoadSDNode *LD = cast<LoadSDNode>(Node);
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000879 SDValue Chain = LD->getChain(); // The chain.
880 SDValue Ptr = LD->getBasePtr(); // The base pointer.
881 SDValue Value; // The value returned by the load op.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000882 SDLoc dl(Node);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000883
884 ISD::LoadExtType ExtType = LD->getExtensionType();
885 if (ExtType == ISD::NON_EXTLOAD) {
Patrik Hagglund319bb392012-12-19 11:21:04 +0000886 MVT VT = Node->getSimpleValueType(0);
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000887 SDValue RVal = SDValue(Node, 0);
888 SDValue RChain = SDValue(Node, 1);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000889
890 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
891 default: llvm_unreachable("This action is not supported yet!");
892 case TargetLowering::Legal:
Evan Chengfe257cc2012-09-18 01:34:40 +0000893 // If this is an unaligned load and the target doesn't support it,
894 // expand it.
895 if (!TLI.allowsUnalignedMemoryAccesses(LD->getMemoryVT())) {
896 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
897 unsigned ABIAlignment =
Micah Villmow3574eca2012-10-08 16:38:25 +0000898 TLI.getDataLayout()->getABITypeAlignment(Ty);
Evan Chengfe257cc2012-09-18 01:34:40 +0000899 if (LD->getAlignment() < ABIAlignment){
900 ExpandUnalignedLoad(cast<LoadSDNode>(Node), DAG, TLI, RVal, RChain);
901 }
902 }
903 break;
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000904 case TargetLowering::Custom: {
Evan Chengfe257cc2012-09-18 01:34:40 +0000905 SDValue Res = TLI.LowerOperation(RVal, DAG);
906 if (Res.getNode()) {
907 RVal = Res;
908 RChain = Res.getValue(1);
909 }
910 break;
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000911 }
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000912 case TargetLowering::Promote: {
Patrik Hagglund319bb392012-12-19 11:21:04 +0000913 MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), VT);
Tom Stellardf45d11b2012-12-10 21:41:58 +0000914 assert(NVT.getSizeInBits() == VT.getSizeInBits() &&
915 "Can only promote loads to same size type");
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000916
Richard Sandiford66589dc2013-10-28 11:17:59 +0000917 SDValue Res = DAG.getLoad(NVT, dl, Chain, Ptr, LD->getMemOperand());
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000918 RVal = DAG.getNode(ISD::BITCAST, dl, VT, Res);
919 RChain = Res.getValue(1);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000920 break;
921 }
922 }
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000923 if (RChain.getNode() != Node) {
924 assert(RVal.getNode() != Node && "Load must be completely replaced");
925 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), RVal);
926 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), RChain);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000927 ReplacedNode(Node);
928 }
929 return;
930 }
931
932 EVT SrcVT = LD->getMemoryVT();
933 unsigned SrcWidth = SrcVT.getSizeInBits();
934 unsigned Alignment = LD->getAlignment();
935 bool isVolatile = LD->isVolatile();
936 bool isNonTemporal = LD->isNonTemporal();
Richard Sandiford66589dc2013-10-28 11:17:59 +0000937 const MDNode *TBAAInfo = LD->getTBAAInfo();
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000938
939 if (SrcWidth != SrcVT.getStoreSizeInBits() &&
940 // Some targets pretend to have an i1 loading operation, and actually
941 // load an i8. This trick is correct for ZEXTLOAD because the top 7
942 // bits are guaranteed to be zero; it helps the optimizers understand
943 // that these bits are zero. It is also useful for EXTLOAD, since it
944 // tells the optimizers that those bits are undefined. It would be
945 // nice to have an effective generic way of getting these benefits...
946 // Until such a way is found, don't insist on promoting i1 here.
947 (SrcVT != MVT::i1 ||
948 TLI.getLoadExtAction(ExtType, MVT::i1) == TargetLowering::Promote)) {
949 // Promote to a byte-sized load if not loading an integral number of
950 // bytes. For example, promote EXTLOAD:i20 -> EXTLOAD:i24.
951 unsigned NewWidth = SrcVT.getStoreSizeInBits();
952 EVT NVT = EVT::getIntegerVT(*DAG.getContext(), NewWidth);
953 SDValue Ch;
954
955 // The extra bits are guaranteed to be zero, since we stored them that
956 // way. A zext load from NVT thus automatically gives zext from SrcVT.
957
958 ISD::LoadExtType NewExtType =
959 ExtType == ISD::ZEXTLOAD ? ISD::ZEXTLOAD : ISD::EXTLOAD;
960
961 SDValue Result =
962 DAG.getExtLoad(NewExtType, dl, Node->getValueType(0),
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000963 Chain, Ptr, LD->getPointerInfo(),
Richard Sandiford66589dc2013-10-28 11:17:59 +0000964 NVT, isVolatile, isNonTemporal, Alignment, TBAAInfo);
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000965
966 Ch = Result.getValue(1); // The chain.
967
968 if (ExtType == ISD::SEXTLOAD)
969 // Having the top bits zero doesn't help when sign extending.
970 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl,
971 Result.getValueType(),
972 Result, DAG.getValueType(SrcVT));
973 else if (ExtType == ISD::ZEXTLOAD || NVT == Result.getValueType())
974 // All the top bits are guaranteed to be zero - inform the optimizers.
975 Result = DAG.getNode(ISD::AssertZext, dl,
976 Result.getValueType(), Result,
977 DAG.getValueType(SrcVT));
978
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000979 Value = Result;
980 Chain = Ch;
Nadav Rotemb6e89f02012-07-11 08:52:09 +0000981 } else if (SrcWidth & (SrcWidth - 1)) {
982 // If not loading a power-of-2 number of bits, expand as two loads.
983 assert(!SrcVT.isVector() && "Unsupported extload!");
984 unsigned RoundWidth = 1 << Log2_32(SrcWidth);
985 assert(RoundWidth < SrcWidth);
986 unsigned ExtraWidth = SrcWidth - RoundWidth;
987 assert(ExtraWidth < RoundWidth);
988 assert(!(RoundWidth % 8) && !(ExtraWidth % 8) &&
989 "Load size not an integral number of bytes!");
990 EVT RoundVT = EVT::getIntegerVT(*DAG.getContext(), RoundWidth);
991 EVT ExtraVT = EVT::getIntegerVT(*DAG.getContext(), ExtraWidth);
992 SDValue Lo, Hi, Ch;
993 unsigned IncrementSize;
994
995 if (TLI.isLittleEndian()) {
996 // EXTLOAD:i24 -> ZEXTLOAD:i16 | (shl EXTLOAD@+2:i8, 16)
997 // Load the bottom RoundWidth bits.
998 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, Node->getValueType(0),
Nadav Rotem4b24bf82012-07-11 11:02:16 +0000999 Chain, Ptr,
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001000 LD->getPointerInfo(), RoundVT, isVolatile,
Richard Sandiford66589dc2013-10-28 11:17:59 +00001001 isNonTemporal, Alignment, TBAAInfo);
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001002
1003 // Load the remaining ExtraWidth bits.
1004 IncrementSize = RoundWidth / 8;
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001005 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Tom Stellardedd08f72013-08-26 15:06:10 +00001006 DAG.getConstant(IncrementSize, Ptr.getValueType()));
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001007 Hi = DAG.getExtLoad(ExtType, dl, Node->getValueType(0), Chain, Ptr,
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001008 LD->getPointerInfo().getWithOffset(IncrementSize),
1009 ExtraVT, isVolatile, isNonTemporal,
Richard Sandiford66589dc2013-10-28 11:17:59 +00001010 MinAlign(Alignment, IncrementSize), TBAAInfo);
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001011
1012 // Build a factor node to remember that this load is independent of
1013 // the other one.
1014 Ch = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
1015 Hi.getValue(1));
1016
1017 // Move the top bits to the right place.
1018 Hi = DAG.getNode(ISD::SHL, dl, Hi.getValueType(), Hi,
1019 DAG.getConstant(RoundWidth,
1020 TLI.getShiftAmountTy(Hi.getValueType())));
1021
1022 // Join the hi and lo parts.
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001023 Value = DAG.getNode(ISD::OR, dl, Node->getValueType(0), Lo, Hi);
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001024 } else {
1025 // Big endian - avoid unaligned loads.
1026 // EXTLOAD:i24 -> (shl EXTLOAD:i16, 8) | ZEXTLOAD@+2:i8
1027 // Load the top RoundWidth bits.
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001028 Hi = DAG.getExtLoad(ExtType, dl, Node->getValueType(0), Chain, Ptr,
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001029 LD->getPointerInfo(), RoundVT, isVolatile,
Richard Sandiford66589dc2013-10-28 11:17:59 +00001030 isNonTemporal, Alignment, TBAAInfo);
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001031
1032 // Load the remaining ExtraWidth bits.
1033 IncrementSize = RoundWidth / 8;
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001034 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Tom Stellardedd08f72013-08-26 15:06:10 +00001035 DAG.getConstant(IncrementSize, Ptr.getValueType()));
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001036 Lo = DAG.getExtLoad(ISD::ZEXTLOAD,
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001037 dl, Node->getValueType(0), Chain, Ptr,
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001038 LD->getPointerInfo().getWithOffset(IncrementSize),
1039 ExtraVT, isVolatile, isNonTemporal,
Richard Sandiford66589dc2013-10-28 11:17:59 +00001040 MinAlign(Alignment, IncrementSize), TBAAInfo);
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001041
1042 // Build a factor node to remember that this load is independent of
1043 // the other one.
1044 Ch = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
1045 Hi.getValue(1));
1046
1047 // Move the top bits to the right place.
1048 Hi = DAG.getNode(ISD::SHL, dl, Hi.getValueType(), Hi,
1049 DAG.getConstant(ExtraWidth,
1050 TLI.getShiftAmountTy(Hi.getValueType())));
1051
1052 // Join the hi and lo parts.
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001053 Value = DAG.getNode(ISD::OR, dl, Node->getValueType(0), Lo, Hi);
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001054 }
1055
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001056 Chain = Ch;
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001057 } else {
1058 bool isCustom = false;
Patrik Hagglund702474d2012-12-14 09:05:13 +00001059 switch (TLI.getLoadExtAction(ExtType, SrcVT.getSimpleVT())) {
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001060 default: llvm_unreachable("This action is not supported yet!");
1061 case TargetLowering::Custom:
1062 isCustom = true;
1063 // FALLTHROUGH
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001064 case TargetLowering::Legal: {
1065 Value = SDValue(Node, 0);
1066 Chain = SDValue(Node, 1);
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001067
1068 if (isCustom) {
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001069 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
1070 if (Res.getNode()) {
1071 Value = Res;
1072 Chain = Res.getValue(1);
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001073 }
1074 } else {
1075 // If this is an unaligned load and the target doesn't support it,
1076 // expand it.
1077 if (!TLI.allowsUnalignedMemoryAccesses(LD->getMemoryVT())) {
1078 Type *Ty =
1079 LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
1080 unsigned ABIAlignment =
Micah Villmow3574eca2012-10-08 16:38:25 +00001081 TLI.getDataLayout()->getABITypeAlignment(Ty);
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001082 if (LD->getAlignment() < ABIAlignment){
1083 ExpandUnalignedLoad(cast<LoadSDNode>(Node),
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001084 DAG, TLI, Value, Chain);
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001085 }
1086 }
1087 }
1088 break;
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001089 }
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001090 case TargetLowering::Expand:
1091 if (!TLI.isLoadExtLegal(ISD::EXTLOAD, SrcVT) && TLI.isTypeLegal(SrcVT)) {
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001092 SDValue Load = DAG.getLoad(SrcVT, dl, Chain, Ptr,
Richard Sandiford66589dc2013-10-28 11:17:59 +00001093 LD->getMemOperand());
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001094 unsigned ExtendOp;
1095 switch (ExtType) {
1096 case ISD::EXTLOAD:
1097 ExtendOp = (SrcVT.isFloatingPoint() ?
1098 ISD::FP_EXTEND : ISD::ANY_EXTEND);
1099 break;
1100 case ISD::SEXTLOAD: ExtendOp = ISD::SIGN_EXTEND; break;
1101 case ISD::ZEXTLOAD: ExtendOp = ISD::ZERO_EXTEND; break;
1102 default: llvm_unreachable("Unexpected extend load type!");
1103 }
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001104 Value = DAG.getNode(ExtendOp, dl, Node->getValueType(0), Load);
1105 Chain = Load.getValue(1);
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001106 break;
1107 }
1108
1109 assert(!SrcVT.isVector() &&
1110 "Vector Loads are handled in LegalizeVectorOps");
1111
1112 // FIXME: This does not work for vectors on most targets. Sign- and
1113 // zero-extend operations are currently folded into extending loads,
1114 // whether they are legal or not, and then we end up here without any
1115 // support for legalizing them.
1116 assert(ExtType != ISD::EXTLOAD &&
1117 "EXTLOAD should always be supported!");
1118 // Turn the unsupported load into an EXTLOAD followed by an explicit
1119 // zero/sign extend inreg.
1120 SDValue Result = DAG.getExtLoad(ISD::EXTLOAD, dl, Node->getValueType(0),
Richard Sandiford66589dc2013-10-28 11:17:59 +00001121 Chain, Ptr, SrcVT,
1122 LD->getMemOperand());
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001123 SDValue ValRes;
1124 if (ExtType == ISD::SEXTLOAD)
1125 ValRes = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl,
1126 Result.getValueType(),
1127 Result, DAG.getValueType(SrcVT));
1128 else
1129 ValRes = DAG.getZeroExtendInReg(Result, dl, SrcVT.getScalarType());
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001130 Value = ValRes;
1131 Chain = Result.getValue(1);
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001132 break;
1133 }
1134 }
1135
1136 // Since loads produce two values, make sure to remember that we legalized
1137 // both of them.
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001138 if (Chain.getNode() != Node) {
1139 assert(Value.getNode() != Node && "Load must be completely replaced");
1140 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), Value);
1141 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), Chain);
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001142 ReplacedNode(Node);
1143 }
1144}
1145
Dan Gohman6a109f92011-07-15 21:42:20 +00001146/// LegalizeOp - Return a legal replacement for the given operation, with
1147/// all legal operands.
Dan Gohman65fd6562011-11-03 21:49:52 +00001148void SelectionDAGLegalize::LegalizeOp(SDNode *Node) {
1149 if (Node->getOpcode() == ISD::TargetConstant) // Allow illegal target nodes.
1150 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00001151
Eli Friedman1fde9c52009-05-24 02:46:31 +00001152 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
Dan Gohman75b10042011-07-15 22:39:09 +00001153 assert(TLI.getTypeAction(*DAG.getContext(), Node->getValueType(i)) ==
1154 TargetLowering::TypeLegal &&
Eli Friedman1fde9c52009-05-24 02:46:31 +00001155 "Unexpected illegal type!");
1156
1157 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
Dan Gohman75b10042011-07-15 22:39:09 +00001158 assert((TLI.getTypeAction(*DAG.getContext(),
1159 Node->getOperand(i).getValueType()) ==
1160 TargetLowering::TypeLegal ||
Eli Friedman1fde9c52009-05-24 02:46:31 +00001161 Node->getOperand(i).getOpcode() == ISD::TargetConstant) &&
1162 "Unexpected illegal type!");
Chris Lattner3e928bb2005-01-07 07:47:09 +00001163
Eli Friedman8c377c72009-05-27 01:25:56 +00001164 // Figure out the correct action; the way to query this varies by opcode
Bill Wendling6b9a2932011-01-26 22:21:35 +00001165 TargetLowering::LegalizeAction Action = TargetLowering::Legal;
Eli Friedman8c377c72009-05-27 01:25:56 +00001166 bool SimpleFinishLegalizing = true;
Chris Lattner3e928bb2005-01-07 07:47:09 +00001167 switch (Node->getOpcode()) {
Eli Friedman8c377c72009-05-27 01:25:56 +00001168 case ISD::INTRINSIC_W_CHAIN:
1169 case ISD::INTRINSIC_WO_CHAIN:
1170 case ISD::INTRINSIC_VOID:
Eli Friedman8c377c72009-05-27 01:25:56 +00001171 case ISD::STACKSAVE:
Owen Anderson825b72b2009-08-11 20:47:22 +00001172 Action = TLI.getOperationAction(Node->getOpcode(), MVT::Other);
Eli Friedman8c377c72009-05-27 01:25:56 +00001173 break;
Hal Finkel5194d6d2012-03-24 03:53:52 +00001174 case ISD::VAARG:
1175 Action = TLI.getOperationAction(Node->getOpcode(),
1176 Node->getValueType(0));
1177 if (Action != TargetLowering::Promote)
1178 Action = TLI.getOperationAction(Node->getOpcode(), MVT::Other);
1179 break;
Eli Friedman8c377c72009-05-27 01:25:56 +00001180 case ISD::SINT_TO_FP:
1181 case ISD::UINT_TO_FP:
1182 case ISD::EXTRACT_VECTOR_ELT:
1183 Action = TLI.getOperationAction(Node->getOpcode(),
1184 Node->getOperand(0).getValueType());
1185 break;
1186 case ISD::FP_ROUND_INREG:
1187 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001188 EVT InnerType = cast<VTSDNode>(Node->getOperand(1))->getVT();
Eli Friedman8c377c72009-05-27 01:25:56 +00001189 Action = TLI.getOperationAction(Node->getOpcode(), InnerType);
1190 break;
1191 }
Eli Friedman327236c2011-08-24 20:50:09 +00001192 case ISD::ATOMIC_STORE: {
1193 Action = TLI.getOperationAction(Node->getOpcode(),
1194 Node->getOperand(2).getValueType());
1195 break;
1196 }
Eli Friedman3be2e512009-05-28 03:06:16 +00001197 case ISD::SELECT_CC:
1198 case ISD::SETCC:
1199 case ISD::BR_CC: {
1200 unsigned CCOperand = Node->getOpcode() == ISD::SELECT_CC ? 4 :
1201 Node->getOpcode() == ISD::SETCC ? 2 : 1;
1202 unsigned CompareOperand = Node->getOpcode() == ISD::BR_CC ? 2 : 0;
Patrik Hagglund9c5ab932012-12-19 10:09:26 +00001203 MVT OpVT = Node->getOperand(CompareOperand).getSimpleValueType();
Eli Friedman3be2e512009-05-28 03:06:16 +00001204 ISD::CondCode CCCode =
1205 cast<CondCodeSDNode>(Node->getOperand(CCOperand))->get();
1206 Action = TLI.getCondCodeAction(CCCode, OpVT);
1207 if (Action == TargetLowering::Legal) {
1208 if (Node->getOpcode() == ISD::SELECT_CC)
1209 Action = TLI.getOperationAction(Node->getOpcode(),
1210 Node->getValueType(0));
1211 else
1212 Action = TLI.getOperationAction(Node->getOpcode(), OpVT);
1213 }
1214 break;
1215 }
Eli Friedman8c377c72009-05-27 01:25:56 +00001216 case ISD::LOAD:
1217 case ISD::STORE:
Eli Friedmanad754602009-05-28 03:56:57 +00001218 // FIXME: Model these properly. LOAD and STORE are complicated, and
1219 // STORE expects the unlegalized operand in some cases.
1220 SimpleFinishLegalizing = false;
1221 break;
Eli Friedman8c377c72009-05-27 01:25:56 +00001222 case ISD::CALLSEQ_START:
1223 case ISD::CALLSEQ_END:
Eli Friedmanad754602009-05-28 03:56:57 +00001224 // FIXME: This shouldn't be necessary. These nodes have special properties
1225 // dealing with the recursive nature of legalization. Removing this
1226 // special case should be done as part of making LegalizeDAG non-recursive.
1227 SimpleFinishLegalizing = false;
1228 break;
Eli Friedman8c377c72009-05-27 01:25:56 +00001229 case ISD::EXTRACT_ELEMENT:
1230 case ISD::FLT_ROUNDS_:
1231 case ISD::SADDO:
1232 case ISD::SSUBO:
1233 case ISD::UADDO:
1234 case ISD::USUBO:
1235 case ISD::SMULO:
1236 case ISD::UMULO:
1237 case ISD::FPOWI:
1238 case ISD::MERGE_VALUES:
1239 case ISD::EH_RETURN:
1240 case ISD::FRAME_TO_ARGS_OFFSET:
Jim Grosbachc66e150b2010-07-06 23:44:52 +00001241 case ISD::EH_SJLJ_SETJMP:
1242 case ISD::EH_SJLJ_LONGJMP:
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00001243 // These operations lie about being legal: when they claim to be legal,
1244 // they should actually be expanded.
Eli Friedman8c377c72009-05-27 01:25:56 +00001245 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1246 if (Action == TargetLowering::Legal)
1247 Action = TargetLowering::Expand;
1248 break;
Duncan Sands4a544a72011-09-06 13:37:06 +00001249 case ISD::INIT_TRAMPOLINE:
1250 case ISD::ADJUST_TRAMPOLINE:
Eli Friedman8c377c72009-05-27 01:25:56 +00001251 case ISD::FRAMEADDR:
1252 case ISD::RETURNADDR:
Eli Friedman4bc8c712009-05-27 12:20:41 +00001253 // These operations lie about being legal: when they claim to be legal,
1254 // they should actually be custom-lowered.
1255 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1256 if (Action == TargetLowering::Legal)
1257 Action = TargetLowering::Custom;
Eli Friedman8c377c72009-05-27 01:25:56 +00001258 break;
Shuxin Yang970755e2012-10-19 20:11:16 +00001259 case ISD::DEBUGTRAP:
1260 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1261 if (Action == TargetLowering::Expand) {
1262 // replace ISD::DEBUGTRAP with ISD::TRAP
1263 SDValue NewVal;
Andrew Trickac6d9be2013-05-25 02:42:55 +00001264 NewVal = DAG.getNode(ISD::TRAP, SDLoc(Node), Node->getVTList(),
Shuxin Yangcfc6cb02012-10-19 23:00:20 +00001265 Node->getOperand(0));
Shuxin Yang970755e2012-10-19 20:11:16 +00001266 ReplaceNode(Node, NewVal.getNode());
1267 LegalizeOp(NewVal.getNode());
1268 return;
1269 }
1270 break;
1271
Chris Lattner3e928bb2005-01-07 07:47:09 +00001272 default:
Chris Lattnerd73cc5d2005-05-14 06:34:48 +00001273 if (Node->getOpcode() >= ISD::BUILTIN_OP_END) {
Eli Friedman8c377c72009-05-27 01:25:56 +00001274 Action = TargetLowering::Legal;
1275 } else {
1276 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
Chris Lattnerd73cc5d2005-05-14 06:34:48 +00001277 }
Eli Friedman8c377c72009-05-27 01:25:56 +00001278 break;
1279 }
1280
1281 if (SimpleFinishLegalizing) {
Peter Collingbourne92d63cc2012-05-20 18:36:15 +00001282 SDNode *NewNode = Node;
Eli Friedman8c377c72009-05-27 01:25:56 +00001283 switch (Node->getOpcode()) {
1284 default: break;
Eli Friedman8c377c72009-05-27 01:25:56 +00001285 case ISD::SHL:
1286 case ISD::SRL:
1287 case ISD::SRA:
1288 case ISD::ROTL:
1289 case ISD::ROTR:
1290 // Legalizing shifts/rotates requires adjusting the shift amount
1291 // to the appropriate width.
Peter Collingbourne92d63cc2012-05-20 18:36:15 +00001292 if (!Node->getOperand(1).getValueType().isVector()) {
1293 SDValue SAO =
1294 DAG.getShiftAmountOperand(Node->getOperand(0).getValueType(),
1295 Node->getOperand(1));
Dan Gohman65fd6562011-11-03 21:49:52 +00001296 HandleSDNode Handle(SAO);
1297 LegalizeOp(SAO.getNode());
Peter Collingbourne92d63cc2012-05-20 18:36:15 +00001298 NewNode = DAG.UpdateNodeOperands(Node, Node->getOperand(0),
1299 Handle.getValue());
Dan Gohman65fd6562011-11-03 21:49:52 +00001300 }
Eli Friedman8c377c72009-05-27 01:25:56 +00001301 break;
Dan Gohmandb8dc2b2009-08-18 23:36:17 +00001302 case ISD::SRL_PARTS:
1303 case ISD::SRA_PARTS:
1304 case ISD::SHL_PARTS:
1305 // Legalizing shifts/rotates requires adjusting the shift amount
1306 // to the appropriate width.
Peter Collingbourne92d63cc2012-05-20 18:36:15 +00001307 if (!Node->getOperand(2).getValueType().isVector()) {
1308 SDValue SAO =
1309 DAG.getShiftAmountOperand(Node->getOperand(0).getValueType(),
1310 Node->getOperand(2));
Dan Gohman65fd6562011-11-03 21:49:52 +00001311 HandleSDNode Handle(SAO);
1312 LegalizeOp(SAO.getNode());
Peter Collingbourne92d63cc2012-05-20 18:36:15 +00001313 NewNode = DAG.UpdateNodeOperands(Node, Node->getOperand(0),
1314 Node->getOperand(1),
1315 Handle.getValue());
Dan Gohman65fd6562011-11-03 21:49:52 +00001316 }
Dan Gohman2c9489d2009-08-18 23:52:48 +00001317 break;
Eli Friedman8c377c72009-05-27 01:25:56 +00001318 }
1319
Dan Gohman65fd6562011-11-03 21:49:52 +00001320 if (NewNode != Node) {
Jakob Stoklund Olesenbc7d4482012-04-20 22:08:46 +00001321 DAG.ReplaceAllUsesWith(Node, NewNode);
Dan Gohman65fd6562011-11-03 21:49:52 +00001322 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
1323 DAG.TransferDbgValues(SDValue(Node, i), SDValue(NewNode, i));
Eli Friedman0e3642a2011-11-11 23:58:27 +00001324 ReplacedNode(Node);
Dan Gohman65fd6562011-11-03 21:49:52 +00001325 Node = NewNode;
1326 }
Eli Friedman8c377c72009-05-27 01:25:56 +00001327 switch (Action) {
1328 case TargetLowering::Legal:
Dan Gohman65fd6562011-11-03 21:49:52 +00001329 return;
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001330 case TargetLowering::Custom: {
Eli Friedman8c377c72009-05-27 01:25:56 +00001331 // FIXME: The handling for custom lowering with multiple results is
1332 // a complete mess.
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001333 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
1334 if (Res.getNode()) {
Dan Gohman65fd6562011-11-03 21:49:52 +00001335 SmallVector<SDValue, 8> ResultVals;
Eli Friedman8c377c72009-05-27 01:25:56 +00001336 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i) {
1337 if (e == 1)
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001338 ResultVals.push_back(Res);
Eli Friedman8c377c72009-05-27 01:25:56 +00001339 else
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001340 ResultVals.push_back(Res.getValue(i));
Eli Friedman8c377c72009-05-27 01:25:56 +00001341 }
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001342 if (Res.getNode() != Node || Res.getResNo() != 0) {
Jakob Stoklund Olesenbc7d4482012-04-20 22:08:46 +00001343 DAG.ReplaceAllUsesWith(Node, ResultVals.data());
Dan Gohman65fd6562011-11-03 21:49:52 +00001344 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
1345 DAG.TransferDbgValues(SDValue(Node, i), ResultVals[i]);
Eli Friedman0e3642a2011-11-11 23:58:27 +00001346 ReplacedNode(Node);
Dan Gohman65fd6562011-11-03 21:49:52 +00001347 }
1348 return;
Eli Friedman8c377c72009-05-27 01:25:56 +00001349 }
Nadav Rotem4b24bf82012-07-11 11:02:16 +00001350 }
Eli Friedman8c377c72009-05-27 01:25:56 +00001351 // FALL THROUGH
1352 case TargetLowering::Expand:
Dan Gohman65fd6562011-11-03 21:49:52 +00001353 ExpandNode(Node);
1354 return;
Eli Friedman8c377c72009-05-27 01:25:56 +00001355 case TargetLowering::Promote:
Dan Gohman65fd6562011-11-03 21:49:52 +00001356 PromoteNode(Node);
1357 return;
Eli Friedman8c377c72009-05-27 01:25:56 +00001358 }
1359 }
1360
1361 switch (Node->getOpcode()) {
1362 default:
Jim Laskeye37fe9b2006-07-11 17:58:07 +00001363#ifndef NDEBUG
David Greene993aace2010-01-05 01:24:53 +00001364 dbgs() << "NODE: ";
1365 Node->dump( &DAG);
1366 dbgs() << "\n";
Jim Laskeye37fe9b2006-07-11 17:58:07 +00001367#endif
Craig Topper5e25ee82012-02-05 08:31:47 +00001368 llvm_unreachable("Do not know how to legalize this operator!");
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001369
Dan Gohman65fd6562011-11-03 21:49:52 +00001370 case ISD::CALLSEQ_START:
Dan Gohman6f3ddef2011-10-29 00:41:52 +00001371 case ISD::CALLSEQ_END:
Dan Gohman65fd6562011-11-03 21:49:52 +00001372 break;
Evan Chengf3fd9fe2005-12-23 07:29:34 +00001373 case ISD::LOAD: {
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001374 return LegalizeLoadOps(Node);
Chris Lattner01ff7212005-04-10 22:54:25 +00001375 }
Evan Chengf3fd9fe2005-12-23 07:29:34 +00001376 case ISD::STORE: {
Nadav Rotemb6e89f02012-07-11 08:52:09 +00001377 return LegalizeStoreOps(Node);
Evan Chengf3fd9fe2005-12-23 07:29:34 +00001378 }
Nate Begeman750ac1b2006-02-01 07:19:44 +00001379 }
Chris Lattner3e928bb2005-01-07 07:47:09 +00001380}
1381
Eli Friedman3d43b3f2009-05-23 22:37:25 +00001382SDValue SelectionDAGLegalize::ExpandExtractFromVectorThroughStack(SDValue Op) {
1383 SDValue Vec = Op.getOperand(0);
1384 SDValue Idx = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001385 SDLoc dl(Op);
Eli Friedman3d43b3f2009-05-23 22:37:25 +00001386 // Store the value to a temporary stack slot, then LOAD the returned part.
1387 SDValue StackPtr = DAG.CreateStackTemporary(Vec.getValueType());
Chris Lattner6229d0a2010-09-21 18:41:36 +00001388 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, Vec, StackPtr,
1389 MachinePointerInfo(), false, false, 0);
Eli Friedman3d43b3f2009-05-23 22:37:25 +00001390
1391 // Add the offset to the index.
Dan Gohmanaa9d8542010-02-25 15:20:39 +00001392 unsigned EltSize =
1393 Vec.getValueType().getVectorElementType().getSizeInBits()/8;
Eli Friedman3d43b3f2009-05-23 22:37:25 +00001394 Idx = DAG.getNode(ISD::MUL, dl, Idx.getValueType(), Idx,
1395 DAG.getConstant(EltSize, Idx.getValueType()));
1396
Matt Arsenault91053d52013-11-17 02:24:21 +00001397 Idx = DAG.getZExtOrTrunc(Idx, dl, TLI.getPointerTy());
Eli Friedman3d43b3f2009-05-23 22:37:25 +00001398 StackPtr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), Idx, StackPtr);
1399
Eli Friedmanc680ac92009-07-09 22:01:03 +00001400 if (Op.getValueType().isVector())
Chris Lattnerecf42c42010-09-21 16:36:31 +00001401 return DAG.getLoad(Op.getValueType(), dl, Ch, StackPtr,MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001402 false, false, false, 0);
Stuart Hastingsa9011292011-02-16 16:23:55 +00001403 return DAG.getExtLoad(ISD::EXTLOAD, dl, Op.getValueType(), Ch, StackPtr,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00001404 MachinePointerInfo(),
1405 Vec.getValueType().getVectorElementType(),
1406 false, false, 0);
Eli Friedman3d43b3f2009-05-23 22:37:25 +00001407}
1408
David Greenecfe33c42011-01-26 19:13:22 +00001409SDValue SelectionDAGLegalize::ExpandInsertToVectorThroughStack(SDValue Op) {
1410 assert(Op.getValueType().isVector() && "Non-vector insert subvector!");
1411
1412 SDValue Vec = Op.getOperand(0);
1413 SDValue Part = Op.getOperand(1);
1414 SDValue Idx = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001415 SDLoc dl(Op);
David Greenecfe33c42011-01-26 19:13:22 +00001416
1417 // Store the value to a temporary stack slot, then LOAD the returned part.
1418
1419 SDValue StackPtr = DAG.CreateStackTemporary(Vec.getValueType());
1420 int FI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex();
1421 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FI);
1422
1423 // First store the whole vector.
1424 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, Vec, StackPtr, PtrInfo,
1425 false, false, 0);
1426
1427 // Then store the inserted part.
1428
1429 // Add the offset to the index.
1430 unsigned EltSize =
1431 Vec.getValueType().getVectorElementType().getSizeInBits()/8;
1432
1433 Idx = DAG.getNode(ISD::MUL, dl, Idx.getValueType(), Idx,
1434 DAG.getConstant(EltSize, Idx.getValueType()));
Matt Arsenaultca1b7792013-11-17 02:31:26 +00001435 Idx = DAG.getZExtOrTrunc(Idx, dl, TLI.getPointerTy());
David Greenecfe33c42011-01-26 19:13:22 +00001436
1437 SDValue SubStackPtr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), Idx,
1438 StackPtr);
1439
1440 // Store the subvector.
1441 Ch = DAG.getStore(DAG.getEntryNode(), dl, Part, SubStackPtr,
1442 MachinePointerInfo(), false, false, 0);
1443
1444 // Finally, load the updated vector.
1445 return DAG.getLoad(Op.getValueType(), dl, Ch, StackPtr, PtrInfo,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001446 false, false, false, 0);
David Greenecfe33c42011-01-26 19:13:22 +00001447}
1448
Eli Friedman7ef3d172009-06-06 07:04:42 +00001449SDValue SelectionDAGLegalize::ExpandVectorBuildThroughStack(SDNode* Node) {
1450 // We can't handle this case efficiently. Allocate a sufficiently
1451 // aligned object on the stack, store each element into it, then load
1452 // the result as a vector.
1453 // Create the stack frame object.
Owen Andersone50ed302009-08-10 22:56:29 +00001454 EVT VT = Node->getValueType(0);
Dale Johannesen5b8bce12009-11-21 00:53:23 +00001455 EVT EltVT = VT.getVectorElementType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001456 SDLoc dl(Node);
Eli Friedman7ef3d172009-06-06 07:04:42 +00001457 SDValue FIPtr = DAG.CreateStackTemporary(VT);
Evan Chengff89dcb2009-10-18 18:16:27 +00001458 int FI = cast<FrameIndexSDNode>(FIPtr.getNode())->getIndex();
Chris Lattnerecf42c42010-09-21 16:36:31 +00001459 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FI);
Eli Friedman7ef3d172009-06-06 07:04:42 +00001460
1461 // Emit a store of each element to the stack slot.
1462 SmallVector<SDValue, 8> Stores;
Dan Gohmanaa9d8542010-02-25 15:20:39 +00001463 unsigned TypeByteSize = EltVT.getSizeInBits() / 8;
Eli Friedman7ef3d172009-06-06 07:04:42 +00001464 // Store (in the right endianness) the elements to memory.
1465 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
1466 // Ignore undef elements.
1467 if (Node->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1468
1469 unsigned Offset = TypeByteSize*i;
1470
1471 SDValue Idx = DAG.getConstant(Offset, FIPtr.getValueType());
1472 Idx = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr, Idx);
1473
Dan Gohman9949dd62010-02-25 20:30:49 +00001474 // If the destination vector element type is narrower than the source
1475 // element type, only store the bits necessary.
1476 if (EltVT.bitsLT(Node->getOperand(i).getValueType().getScalarType())) {
Dale Johannesen5b8bce12009-11-21 00:53:23 +00001477 Stores.push_back(DAG.getTruncStore(DAG.getEntryNode(), dl,
Chris Lattnerecf42c42010-09-21 16:36:31 +00001478 Node->getOperand(i), Idx,
1479 PtrInfo.getWithOffset(Offset),
David Greene1e559442010-02-15 17:00:31 +00001480 EltVT, false, false, 0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00001481 } else
Jim Grosbach6e992612010-07-02 17:41:59 +00001482 Stores.push_back(DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattnerecf42c42010-09-21 16:36:31 +00001483 Node->getOperand(i), Idx,
1484 PtrInfo.getWithOffset(Offset),
David Greene1e559442010-02-15 17:00:31 +00001485 false, false, 0));
Eli Friedman7ef3d172009-06-06 07:04:42 +00001486 }
1487
1488 SDValue StoreChain;
1489 if (!Stores.empty()) // Not all undef elements?
Owen Anderson825b72b2009-08-11 20:47:22 +00001490 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Eli Friedman7ef3d172009-06-06 07:04:42 +00001491 &Stores[0], Stores.size());
1492 else
1493 StoreChain = DAG.getEntryNode();
1494
1495 // Result is a load from the stack slot.
Stephen Lin155615d2013-07-08 00:37:03 +00001496 return DAG.getLoad(VT, dl, StoreChain, FIPtr, PtrInfo,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001497 false, false, false, 0);
Eli Friedman7ef3d172009-06-06 07:04:42 +00001498}
1499
Eli Friedman4bc8c712009-05-27 12:20:41 +00001500SDValue SelectionDAGLegalize::ExpandFCOPYSIGN(SDNode* Node) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001501 SDLoc dl(Node);
Eli Friedman4bc8c712009-05-27 12:20:41 +00001502 SDValue Tmp1 = Node->getOperand(0);
1503 SDValue Tmp2 = Node->getOperand(1);
Duncan Sands5d54b412010-03-12 11:45:06 +00001504
1505 // Get the sign bit of the RHS. First obtain a value that has the same
1506 // sign as the sign bit, i.e. negative if and only if the sign bit is 1.
Eli Friedman4bc8c712009-05-27 12:20:41 +00001507 SDValue SignBit;
Duncan Sands5d54b412010-03-12 11:45:06 +00001508 EVT FloatVT = Tmp2.getValueType();
1509 EVT IVT = EVT::getIntegerVT(*DAG.getContext(), FloatVT.getSizeInBits());
Dan Gohman75b10042011-07-15 22:39:09 +00001510 if (TLI.isTypeLegal(IVT)) {
Duncan Sands5d54b412010-03-12 11:45:06 +00001511 // Convert to an integer with the same sign bit.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001512 SignBit = DAG.getNode(ISD::BITCAST, dl, IVT, Tmp2);
Eli Friedman4bc8c712009-05-27 12:20:41 +00001513 } else {
Duncan Sands5d54b412010-03-12 11:45:06 +00001514 // Store the float to memory, then load the sign part out as an integer.
1515 MVT LoadTy = TLI.getPointerTy();
1516 // First create a temporary that is aligned for both the load and store.
1517 SDValue StackPtr = DAG.CreateStackTemporary(FloatVT, LoadTy);
1518 // Then store the float to it.
Eli Friedman4bc8c712009-05-27 12:20:41 +00001519 SDValue Ch =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001520 DAG.getStore(DAG.getEntryNode(), dl, Tmp2, StackPtr, MachinePointerInfo(),
David Greene1e559442010-02-15 17:00:31 +00001521 false, false, 0);
Duncan Sands5d54b412010-03-12 11:45:06 +00001522 if (TLI.isBigEndian()) {
1523 assert(FloatVT.isByteSized() && "Unsupported floating point type!");
1524 // Load out a legal integer with the same sign bit as the float.
Chris Lattnerecf42c42010-09-21 16:36:31 +00001525 SignBit = DAG.getLoad(LoadTy, dl, Ch, StackPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001526 false, false, false, 0);
Duncan Sands5d54b412010-03-12 11:45:06 +00001527 } else { // Little endian
1528 SDValue LoadPtr = StackPtr;
1529 // The float may be wider than the integer we are going to load. Advance
1530 // the pointer so that the loaded integer will contain the sign bit.
1531 unsigned Strides = (FloatVT.getSizeInBits()-1)/LoadTy.getSizeInBits();
1532 unsigned ByteOffset = (Strides * LoadTy.getSizeInBits()) / 8;
1533 LoadPtr = DAG.getNode(ISD::ADD, dl, LoadPtr.getValueType(),
Tom Stellardedd08f72013-08-26 15:06:10 +00001534 LoadPtr,
1535 DAG.getConstant(ByteOffset, LoadPtr.getValueType()));
Duncan Sands5d54b412010-03-12 11:45:06 +00001536 // Load a legal integer containing the sign bit.
Chris Lattnerecf42c42010-09-21 16:36:31 +00001537 SignBit = DAG.getLoad(LoadTy, dl, Ch, LoadPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001538 false, false, false, 0);
Duncan Sands5d54b412010-03-12 11:45:06 +00001539 // Move the sign bit to the top bit of the loaded integer.
1540 unsigned BitShift = LoadTy.getSizeInBits() -
1541 (FloatVT.getSizeInBits() - 8 * ByteOffset);
1542 assert(BitShift < LoadTy.getSizeInBits() && "Pointer advanced wrong?");
1543 if (BitShift)
1544 SignBit = DAG.getNode(ISD::SHL, dl, LoadTy, SignBit,
Owen Anderson95771af2011-02-25 21:41:48 +00001545 DAG.getConstant(BitShift,
1546 TLI.getShiftAmountTy(SignBit.getValueType())));
Duncan Sands5d54b412010-03-12 11:45:06 +00001547 }
Eli Friedman4bc8c712009-05-27 12:20:41 +00001548 }
Duncan Sands5d54b412010-03-12 11:45:06 +00001549 // Now get the sign bit proper, by seeing whether the value is negative.
Matt Arsenault225ed702013-05-18 00:21:46 +00001550 SignBit = DAG.getSetCC(dl, getSetCCResultType(SignBit.getValueType()),
Duncan Sands5d54b412010-03-12 11:45:06 +00001551 SignBit, DAG.getConstant(0, SignBit.getValueType()),
1552 ISD::SETLT);
Eli Friedman4bc8c712009-05-27 12:20:41 +00001553 // Get the absolute value of the result.
1554 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, Tmp1.getValueType(), Tmp1);
1555 // Select between the nabs and abs value based on the sign bit of
1556 // the input.
Matt Arsenaultb05e4772013-06-14 22:04:37 +00001557 return DAG.getSelect(dl, AbsVal.getValueType(), SignBit,
1558 DAG.getNode(ISD::FNEG, dl, AbsVal.getValueType(), AbsVal),
1559 AbsVal);
Eli Friedman4bc8c712009-05-27 12:20:41 +00001560}
1561
Eli Friedman4bc8c712009-05-27 12:20:41 +00001562void SelectionDAGLegalize::ExpandDYNAMIC_STACKALLOC(SDNode* Node,
1563 SmallVectorImpl<SDValue> &Results) {
1564 unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore();
1565 assert(SPReg && "Target cannot require DYNAMIC_STACKALLOC expansion and"
1566 " not tell us which reg is the stack pointer!");
Andrew Trickac6d9be2013-05-25 02:42:55 +00001567 SDLoc dl(Node);
Owen Andersone50ed302009-08-10 22:56:29 +00001568 EVT VT = Node->getValueType(0);
Eli Friedman4bc8c712009-05-27 12:20:41 +00001569 SDValue Tmp1 = SDValue(Node, 0);
1570 SDValue Tmp2 = SDValue(Node, 1);
1571 SDValue Tmp3 = Node->getOperand(2);
1572 SDValue Chain = Tmp1.getOperand(0);
1573
1574 // Chain the dynamic stack allocation so that it doesn't modify the stack
1575 // pointer when other instructions are using the stack.
Andrew Trick6e0b2a02013-05-29 22:03:55 +00001576 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true),
1577 SDLoc(Node));
Eli Friedman4bc8c712009-05-27 12:20:41 +00001578
1579 SDValue Size = Tmp2.getOperand(1);
1580 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
1581 Chain = SP.getValue(1);
1582 unsigned Align = cast<ConstantSDNode>(Tmp3)->getZExtValue();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001583 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Eli Friedman4bc8c712009-05-27 12:20:41 +00001584 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value
Elena Demikhovsky55240a52013-10-14 07:26:51 +00001585 if (Align > StackAlign)
1586 Tmp1 = DAG.getNode(ISD::AND, dl, VT, Tmp1,
1587 DAG.getConstant(-(uint64_t)Align, VT));
Eli Friedman4bc8c712009-05-27 12:20:41 +00001588 Chain = DAG.getCopyToReg(Chain, dl, SPReg, Tmp1); // Output chain
1589
1590 Tmp2 = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00001591 DAG.getIntPtrConstant(0, true), SDValue(),
1592 SDLoc(Node));
Eli Friedman4bc8c712009-05-27 12:20:41 +00001593
1594 Results.push_back(Tmp1);
1595 Results.push_back(Tmp2);
1596}
1597
Evan Cheng7f042682008-10-15 02:05:31 +00001598/// LegalizeSetCCCondCode - Legalize a SETCC with given LHS and RHS and
Tom Stellard8a9879a2013-09-28 02:50:32 +00001599/// condition code CC on the current target.
1600/// If the SETCC has been legalized using AND / OR, then the legalized node
Tom Stellard20a3bc62013-10-01 02:09:00 +00001601/// will be stored in LHS. RHS and CC will be set to SDValue().
Tom Stellard8a9879a2013-09-28 02:50:32 +00001602/// If the SETCC has been legalized by using getSetCCSwappedOperands(),
1603/// then the values of LHS and RHS will be swapped and CC will be set to the
1604/// new condition.
1605/// \returns true if the SetCC has been legalized, false if it hasn't.
1606bool SelectionDAGLegalize::LegalizeSetCCCondCode(EVT VT,
Evan Cheng7f042682008-10-15 02:05:31 +00001607 SDValue &LHS, SDValue &RHS,
Dale Johannesenbb5da912009-02-02 20:41:04 +00001608 SDValue &CC,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001609 SDLoc dl) {
Patrik Hagglund9c5ab932012-12-19 10:09:26 +00001610 MVT OpVT = LHS.getSimpleValueType();
Evan Cheng7f042682008-10-15 02:05:31 +00001611 ISD::CondCode CCCode = cast<CondCodeSDNode>(CC)->get();
1612 switch (TLI.getCondCodeAction(CCCode, OpVT)) {
Craig Topper5e25ee82012-02-05 08:31:47 +00001613 default: llvm_unreachable("Unknown condition code action!");
Evan Cheng7f042682008-10-15 02:05:31 +00001614 case TargetLowering::Legal:
1615 // Nothing to do.
1616 break;
1617 case TargetLowering::Expand: {
Tom Stellard12d43f92013-09-28 02:50:38 +00001618 ISD::CondCode InvCC = ISD::getSetCCSwappedOperands(CCCode);
1619 if (TLI.isCondCodeLegal(InvCC, OpVT)) {
1620 std::swap(LHS, RHS);
1621 CC = DAG.getCondCode(InvCC);
1622 return true;
1623 }
Evan Cheng7f042682008-10-15 02:05:31 +00001624 ISD::CondCode CC1 = ISD::SETCC_INVALID, CC2 = ISD::SETCC_INVALID;
1625 unsigned Opc = 0;
1626 switch (CCCode) {
Craig Topper5e25ee82012-02-05 08:31:47 +00001627 default: llvm_unreachable("Don't know how to expand this condition!");
Stephen Lin155615d2013-07-08 00:37:03 +00001628 case ISD::SETO:
Micah Villmowd6458a02012-10-10 20:50:51 +00001629 assert(TLI.getCondCodeAction(ISD::SETOEQ, OpVT)
1630 == TargetLowering::Legal
1631 && "If SETO is expanded, SETOEQ must be legal!");
1632 CC1 = ISD::SETOEQ; CC2 = ISD::SETOEQ; Opc = ISD::AND; break;
Stephen Lin155615d2013-07-08 00:37:03 +00001633 case ISD::SETUO:
Micah Villmowd6458a02012-10-10 20:50:51 +00001634 assert(TLI.getCondCodeAction(ISD::SETUNE, OpVT)
1635 == TargetLowering::Legal
1636 && "If SETUO is expanded, SETUNE must be legal!");
1637 CC1 = ISD::SETUNE; CC2 = ISD::SETUNE; Opc = ISD::OR; break;
1638 case ISD::SETOEQ:
1639 case ISD::SETOGT:
1640 case ISD::SETOGE:
1641 case ISD::SETOLT:
1642 case ISD::SETOLE:
Stephen Lin155615d2013-07-08 00:37:03 +00001643 case ISD::SETONE:
1644 case ISD::SETUEQ:
1645 case ISD::SETUNE:
1646 case ISD::SETUGT:
1647 case ISD::SETUGE:
1648 case ISD::SETULT:
Micah Villmowd6458a02012-10-10 20:50:51 +00001649 case ISD::SETULE:
1650 // If we are floating point, assign and break, otherwise fall through.
1651 if (!OpVT.isInteger()) {
1652 // We can use the 4th bit to tell if we are the unordered
1653 // or ordered version of the opcode.
1654 CC2 = ((unsigned)CCCode & 0x8U) ? ISD::SETUO : ISD::SETO;
1655 Opc = ((unsigned)CCCode & 0x8U) ? ISD::OR : ISD::AND;
1656 CC1 = (ISD::CondCode)(((int)CCCode & 0x7) | 0x10);
1657 break;
1658 }
1659 // Fallthrough if we are unsigned integer.
1660 case ISD::SETLE:
1661 case ISD::SETGT:
1662 case ISD::SETGE:
1663 case ISD::SETLT:
1664 case ISD::SETNE:
1665 case ISD::SETEQ:
Tom Stellard12d43f92013-09-28 02:50:38 +00001666 // We only support using the inverted operation, which is computed above
1667 // and not a different manner of supporting expanding these cases.
1668 llvm_unreachable("Don't know how to expand this condition!");
Evan Cheng7f042682008-10-15 02:05:31 +00001669 }
Stephen Lin155615d2013-07-08 00:37:03 +00001670
Micah Villmowd6458a02012-10-10 20:50:51 +00001671 SDValue SetCC1, SetCC2;
1672 if (CCCode != ISD::SETO && CCCode != ISD::SETUO) {
1673 // If we aren't the ordered or unorder operation,
1674 // then the pattern is (LHS CC1 RHS) Opc (LHS CC2 RHS).
1675 SetCC1 = DAG.getSetCC(dl, VT, LHS, RHS, CC1);
1676 SetCC2 = DAG.getSetCC(dl, VT, LHS, RHS, CC2);
1677 } else {
1678 // Otherwise, the pattern is (LHS CC1 LHS) Opc (RHS CC2 RHS)
1679 SetCC1 = DAG.getSetCC(dl, VT, LHS, LHS, CC1);
1680 SetCC2 = DAG.getSetCC(dl, VT, RHS, RHS, CC2);
1681 }
Dale Johannesenbb5da912009-02-02 20:41:04 +00001682 LHS = DAG.getNode(Opc, dl, VT, SetCC1, SetCC2);
Evan Cheng7f042682008-10-15 02:05:31 +00001683 RHS = SDValue();
1684 CC = SDValue();
Tom Stellard8a9879a2013-09-28 02:50:32 +00001685 return true;
Evan Cheng7f042682008-10-15 02:05:31 +00001686 }
1687 }
Tom Stellard8a9879a2013-09-28 02:50:32 +00001688 return false;
Evan Cheng7f042682008-10-15 02:05:31 +00001689}
1690
Chris Lattner1401d152008-01-16 07:45:30 +00001691/// EmitStackConvert - Emit a store/load combination to the stack. This stores
1692/// SrcOp to a stack slot of type SlotVT, truncating it if needed. It then does
1693/// a load from the stack slot to DestVT, extending it if needed.
1694/// The resultant code need not be legal.
Dan Gohman475871a2008-07-27 21:46:04 +00001695SDValue SelectionDAGLegalize::EmitStackConvert(SDValue SrcOp,
Owen Andersone50ed302009-08-10 22:56:29 +00001696 EVT SlotVT,
1697 EVT DestVT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001698 SDLoc dl) {
Chris Lattner35481892005-12-23 00:16:34 +00001699 // Create the stack frame object.
Bob Wilsonec15bbf2009-04-10 18:48:47 +00001700 unsigned SrcAlign =
Micah Villmow3574eca2012-10-08 16:38:25 +00001701 TLI.getDataLayout()->getPrefTypeAlignment(SrcOp.getValueType().
Owen Anderson23b9b192009-08-12 00:36:31 +00001702 getTypeForEVT(*DAG.getContext()));
Dan Gohman475871a2008-07-27 21:46:04 +00001703 SDValue FIPtr = DAG.CreateStackTemporary(SlotVT, SrcAlign);
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Evan Chengff89dcb2009-10-18 18:16:27 +00001705 FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(FIPtr);
1706 int SPFI = StackPtrFI->getIndex();
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001707 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(SPFI);
Evan Chengff89dcb2009-10-18 18:16:27 +00001708
Duncan Sands83ec4b62008-06-06 12:08:01 +00001709 unsigned SrcSize = SrcOp.getValueType().getSizeInBits();
1710 unsigned SlotSize = SlotVT.getSizeInBits();
1711 unsigned DestSize = DestVT.getSizeInBits();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001712 Type *DestType = DestVT.getTypeForEVT(*DAG.getContext());
Micah Villmow3574eca2012-10-08 16:38:25 +00001713 unsigned DestAlign = TLI.getDataLayout()->getPrefTypeAlignment(DestType);
Scott Michelfdc40a02009-02-17 22:15:04 +00001714
Chris Lattner1401d152008-01-16 07:45:30 +00001715 // Emit a store to the stack slot. Use a truncstore if the input value is
1716 // later than DestVT.
Dan Gohman475871a2008-07-27 21:46:04 +00001717 SDValue Store;
Evan Chengff89dcb2009-10-18 18:16:27 +00001718
Chris Lattner1401d152008-01-16 07:45:30 +00001719 if (SrcSize > SlotSize)
Dale Johannesen8a782a22009-02-02 22:12:50 +00001720 Store = DAG.getTruncStore(DAG.getEntryNode(), dl, SrcOp, FIPtr,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001721 PtrInfo, SlotVT, false, false, SrcAlign);
Chris Lattner1401d152008-01-16 07:45:30 +00001722 else {
1723 assert(SrcSize == SlotSize && "Invalid store");
Dale Johannesen8a782a22009-02-02 22:12:50 +00001724 Store = DAG.getStore(DAG.getEntryNode(), dl, SrcOp, FIPtr,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001725 PtrInfo, false, false, SrcAlign);
Chris Lattner1401d152008-01-16 07:45:30 +00001726 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001727
Chris Lattner35481892005-12-23 00:16:34 +00001728 // Result is a load from the stack slot.
Chris Lattner1401d152008-01-16 07:45:30 +00001729 if (SlotSize == DestSize)
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001730 return DAG.getLoad(DestVT, dl, Store, FIPtr, PtrInfo,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001731 false, false, false, DestAlign);
Scott Michelfdc40a02009-02-17 22:15:04 +00001732
Chris Lattner1401d152008-01-16 07:45:30 +00001733 assert(SlotSize < DestSize && "Unknown extension!");
Stuart Hastingsa9011292011-02-16 16:23:55 +00001734 return DAG.getExtLoad(ISD::EXTLOAD, dl, DestVT, Store, FIPtr,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001735 PtrInfo, SlotVT, false, false, DestAlign);
Chris Lattner35481892005-12-23 00:16:34 +00001736}
1737
Dan Gohman475871a2008-07-27 21:46:04 +00001738SDValue SelectionDAGLegalize::ExpandSCALAR_TO_VECTOR(SDNode *Node) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001739 SDLoc dl(Node);
Chris Lattner4352cc92006-04-04 17:23:26 +00001740 // Create a vector sized/aligned stack slot, store the value to element #0,
1741 // then load the whole vector back out.
Dan Gohman475871a2008-07-27 21:46:04 +00001742 SDValue StackPtr = DAG.CreateStackTemporary(Node->getValueType(0));
Dan Gohman69de1932008-02-06 22:27:42 +00001743
Evan Chengff89dcb2009-10-18 18:16:27 +00001744 FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(StackPtr);
1745 int SPFI = StackPtrFI->getIndex();
1746
Duncan Sandsb10b5ac2009-04-18 20:16:54 +00001747 SDValue Ch = DAG.getTruncStore(DAG.getEntryNode(), dl, Node->getOperand(0),
1748 StackPtr,
Chris Lattner85ca1062010-09-21 07:32:19 +00001749 MachinePointerInfo::getFixedStack(SPFI),
David Greene1e559442010-02-15 17:00:31 +00001750 Node->getValueType(0).getVectorElementType(),
1751 false, false, 0);
Dale Johannesen8a782a22009-02-02 22:12:50 +00001752 return DAG.getLoad(Node->getValueType(0), dl, Ch, StackPtr,
Chris Lattner85ca1062010-09-21 07:32:19 +00001753 MachinePointerInfo::getFixedStack(SPFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001754 false, false, false, 0);
Chris Lattner4352cc92006-04-04 17:23:26 +00001755}
1756
1757
Chris Lattnerce872152006-03-19 06:31:19 +00001758/// ExpandBUILD_VECTOR - Expand a BUILD_VECTOR node on targets that don't
Dan Gohman07a96762007-07-16 14:29:03 +00001759/// support the operation, but do support the resultant vector type.
Dan Gohman475871a2008-07-27 21:46:04 +00001760SDValue SelectionDAGLegalize::ExpandBUILD_VECTOR(SDNode *Node) {
Bob Wilson26cbf9e2009-04-13 20:20:30 +00001761 unsigned NumElems = Node->getNumOperands();
Eli Friedman7a5e5552009-06-07 06:52:44 +00001762 SDValue Value1, Value2;
Andrew Trickac6d9be2013-05-25 02:42:55 +00001763 SDLoc dl(Node);
Owen Andersone50ed302009-08-10 22:56:29 +00001764 EVT VT = Node->getValueType(0);
1765 EVT OpVT = Node->getOperand(0).getValueType();
1766 EVT EltVT = VT.getVectorElementType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
1768 // If the only non-undef value is the low element, turn this into a
Chris Lattner87100e02006-03-20 01:52:29 +00001769 // SCALAR_TO_VECTOR node. If this is { X, X, X, X }, determine X.
Chris Lattnerce872152006-03-19 06:31:19 +00001770 bool isOnlyLowElement = true;
Eli Friedman7a5e5552009-06-07 06:52:44 +00001771 bool MoreThanTwoValues = false;
Chris Lattner2eb86532006-03-24 07:29:17 +00001772 bool isConstant = true;
Eli Friedman7a5e5552009-06-07 06:52:44 +00001773 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001774 SDValue V = Node->getOperand(i);
Eli Friedman7a5e5552009-06-07 06:52:44 +00001775 if (V.getOpcode() == ISD::UNDEF)
1776 continue;
1777 if (i > 0)
Chris Lattnerce872152006-03-19 06:31:19 +00001778 isOnlyLowElement = false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00001779 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
Chris Lattner2eb86532006-03-24 07:29:17 +00001780 isConstant = false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00001781
1782 if (!Value1.getNode()) {
1783 Value1 = V;
1784 } else if (!Value2.getNode()) {
1785 if (V != Value1)
1786 Value2 = V;
1787 } else if (V != Value1 && V != Value2) {
1788 MoreThanTwoValues = true;
1789 }
Chris Lattnerce872152006-03-19 06:31:19 +00001790 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001791
Eli Friedman7a5e5552009-06-07 06:52:44 +00001792 if (!Value1.getNode())
1793 return DAG.getUNDEF(VT);
1794
1795 if (isOnlyLowElement)
Bob Wilson26cbf9e2009-04-13 20:20:30 +00001796 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Node->getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001797
Chris Lattner2eb86532006-03-24 07:29:17 +00001798 // If all elements are constants, create a load from the constant pool.
1799 if (isConstant) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00001800 SmallVector<Constant*, 16> CV;
Chris Lattner2eb86532006-03-24 07:29:17 +00001801 for (unsigned i = 0, e = NumElems; i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001802 if (ConstantFPSDNode *V =
Chris Lattner2eb86532006-03-24 07:29:17 +00001803 dyn_cast<ConstantFPSDNode>(Node->getOperand(i))) {
Dan Gohman4fbd7962008-09-12 18:08:03 +00001804 CV.push_back(const_cast<ConstantFP *>(V->getConstantFPValue()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001805 } else if (ConstantSDNode *V =
Bob Wilsonec15bbf2009-04-10 18:48:47 +00001806 dyn_cast<ConstantSDNode>(Node->getOperand(i))) {
Dale Johannesen9a645cd2009-11-10 23:16:41 +00001807 if (OpVT==EltVT)
1808 CV.push_back(const_cast<ConstantInt *>(V->getConstantIntValue()));
1809 else {
1810 // If OpVT and EltVT don't match, EltVT is not legal and the
1811 // element values have been promoted/truncated earlier. Undo this;
1812 // we don't want a v16i8 to become a v16i32 for example.
1813 const ConstantInt *CI = V->getConstantIntValue();
1814 CV.push_back(ConstantInt::get(EltVT.getTypeForEVT(*DAG.getContext()),
1815 CI->getZExtValue()));
1816 }
Chris Lattner2eb86532006-03-24 07:29:17 +00001817 } else {
1818 assert(Node->getOperand(i).getOpcode() == ISD::UNDEF);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001819 Type *OpNTy = EltVT.getTypeForEVT(*DAG.getContext());
Owen Anderson9e9a0d52009-07-30 23:03:37 +00001820 CV.push_back(UndefValue::get(OpNTy));
Chris Lattner2eb86532006-03-24 07:29:17 +00001821 }
1822 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00001823 Constant *CP = ConstantVector::get(CV);
Dan Gohman475871a2008-07-27 21:46:04 +00001824 SDValue CPIdx = DAG.getConstantPool(CP, TLI.getPointerTy());
Evan Cheng1606e8e2009-03-13 07:51:59 +00001825 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesen8a782a22009-02-02 22:12:50 +00001826 return DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattner85ca1062010-09-21 07:32:19 +00001827 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001828 false, false, false, Alignment);
Chris Lattner2eb86532006-03-24 07:29:17 +00001829 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001830
Eli Friedman7a5e5552009-06-07 06:52:44 +00001831 if (!MoreThanTwoValues) {
1832 SmallVector<int, 8> ShuffleVec(NumElems, -1);
1833 for (unsigned i = 0; i < NumElems; ++i) {
1834 SDValue V = Node->getOperand(i);
1835 if (V.getOpcode() == ISD::UNDEF)
1836 continue;
1837 ShuffleVec[i] = V == Value1 ? 0 : NumElems;
1838 }
1839 if (TLI.isShuffleMaskLegal(ShuffleVec, Node->getValueType(0))) {
Chris Lattner87100e02006-03-20 01:52:29 +00001840 // Get the splatted value into the low element of a vector register.
Eli Friedman7a5e5552009-06-07 06:52:44 +00001841 SDValue Vec1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value1);
1842 SDValue Vec2;
1843 if (Value2.getNode())
1844 Vec2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value2);
1845 else
1846 Vec2 = DAG.getUNDEF(VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001847
Chris Lattner87100e02006-03-20 01:52:29 +00001848 // Return shuffle(LowValVec, undef, <0,0,0,0>)
Eli Friedman7a5e5552009-06-07 06:52:44 +00001849 return DAG.getVectorShuffle(VT, dl, Vec1, Vec2, ShuffleVec.data());
Evan Cheng033e6812006-03-24 01:17:21 +00001850 }
1851 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001852
Eli Friedman7ef3d172009-06-06 07:04:42 +00001853 // Otherwise, we can't handle this case efficiently.
1854 return ExpandVectorBuildThroughStack(Node);
Chris Lattnerce872152006-03-19 06:31:19 +00001855}
1856
Chris Lattner77e77a62005-01-21 06:05:23 +00001857// ExpandLibCall - Expand a node into a call to a libcall. If the result value
1858// does not fit into a register, return the lo part and set the hi part to the
1859// by-reg argument. If it does fit into a single register, return the result
1860// and leave the Hi part unset.
Dan Gohman475871a2008-07-27 21:46:04 +00001861SDValue SelectionDAGLegalize::ExpandLibCall(RTLIB::Libcall LC, SDNode *Node,
Eli Friedman47b41f72009-05-27 02:21:29 +00001862 bool isSigned) {
Chris Lattner77e77a62005-01-21 06:05:23 +00001863 TargetLowering::ArgListTy Args;
Reid Spencer47857812006-12-31 05:55:36 +00001864 TargetLowering::ArgListEntry Entry;
Chris Lattner77e77a62005-01-21 06:05:23 +00001865 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001866 EVT ArgVT = Node->getOperand(i).getValueType();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001867 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00001868 Entry.Node = Node->getOperand(i); Entry.Ty = ArgTy;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00001869 Entry.isSExt = isSigned;
Duncan Sands00fee652008-02-14 17:28:50 +00001870 Entry.isZExt = !isSigned;
Reid Spencer47857812006-12-31 05:55:36 +00001871 Args.push_back(Entry);
Chris Lattner77e77a62005-01-21 06:05:23 +00001872 }
Bill Wendling056292f2008-09-16 21:48:12 +00001873 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
Mon P Wang0c397192008-10-30 08:01:45 +00001874 TLI.getPointerTy());
Misha Brukmanedf128a2005-04-21 22:36:52 +00001875
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001876 Type *RetTy = Node->getValueType(0).getTypeForEVT(*DAG.getContext());
Evan Cheng3d2125c2010-11-30 23:55:39 +00001877
Evan Chengbf010eb2012-04-10 01:51:00 +00001878 // By default, the input chain to this libcall is the entry node of the
1879 // function. If the libcall is going to be emitted as a tail call then
1880 // TLI.isUsedByReturnOnly will change it to the right chain if the return
1881 // node which is being folded has a non-entry input chain.
1882 SDValue InChain = DAG.getEntryNode();
1883
Evan Cheng3d2125c2010-11-30 23:55:39 +00001884 // isTailCall may be true since the callee does not reference caller stack
1885 // frame. Check if it's in the right position.
Evan Chengb52ba492012-04-10 03:15:18 +00001886 SDValue TCChain = InChain;
Tim Northover2c8cf4b2013-01-09 13:18:15 +00001887 bool isTailCall = TLI.isInTailCallPosition(DAG, Node, TCChain);
Evan Chengb52ba492012-04-10 03:15:18 +00001888 if (isTailCall)
1889 InChain = TCChain;
1890
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001891 TargetLowering::
1892 CallLoweringInfo CLI(InChain, RetTy, isSigned, !isSigned, false, false,
Evan Cheng3d2125c2010-11-30 23:55:39 +00001893 0, TLI.getLibcallCallingConv(LC), isTailCall,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001894 /*doesNotReturn=*/false, /*isReturnValueUsed=*/true,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001895 Callee, Args, DAG, SDLoc(Node));
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001896 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
1897
Chris Lattnerb9fa3bc2005-05-12 04:49:08 +00001898
Evan Cheng3d2125c2010-11-30 23:55:39 +00001899 if (!CallInfo.second.getNode())
1900 // It's a tailcall, return the chain (which is the DAG root).
1901 return DAG.getRoot();
1902
Eli Friedman74807f22009-05-26 08:55:52 +00001903 return CallInfo.first;
Chris Lattner77e77a62005-01-21 06:05:23 +00001904}
1905
Dan Gohmanf316eb72011-05-16 22:09:53 +00001906/// ExpandLibCall - Generate a libcall taking the given operands as arguments
Eric Christopherabbbfbd2011-04-20 01:19:45 +00001907/// and returning a result of type RetVT.
1908SDValue SelectionDAGLegalize::ExpandLibCall(RTLIB::Libcall LC, EVT RetVT,
1909 const SDValue *Ops, unsigned NumOps,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001910 bool isSigned, SDLoc dl) {
Eric Christopherabbbfbd2011-04-20 01:19:45 +00001911 TargetLowering::ArgListTy Args;
1912 Args.reserve(NumOps);
Dan Gohmanf316eb72011-05-16 22:09:53 +00001913
Eric Christopherabbbfbd2011-04-20 01:19:45 +00001914 TargetLowering::ArgListEntry Entry;
1915 for (unsigned i = 0; i != NumOps; ++i) {
1916 Entry.Node = Ops[i];
1917 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
1918 Entry.isSExt = isSigned;
1919 Entry.isZExt = !isSigned;
1920 Args.push_back(Entry);
1921 }
1922 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
1923 TLI.getPointerTy());
Dan Gohmanf316eb72011-05-16 22:09:53 +00001924
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001925 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001926 TargetLowering::
1927 CallLoweringInfo CLI(DAG.getEntryNode(), RetTy, isSigned, !isSigned, false,
1928 false, 0, TLI.getLibcallCallingConv(LC),
1929 /*isTailCall=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001930 /*doesNotReturn=*/false, /*isReturnValueUsed=*/true,
Eric Christopherabbbfbd2011-04-20 01:19:45 +00001931 Callee, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001932 std::pair<SDValue,SDValue> CallInfo = TLI.LowerCallTo(CLI);
Dan Gohmanf316eb72011-05-16 22:09:53 +00001933
Eric Christopherabbbfbd2011-04-20 01:19:45 +00001934 return CallInfo.first;
1935}
1936
Jim Grosbache03262f2010-06-18 21:43:38 +00001937// ExpandChainLibCall - Expand a node into a call to a libcall. Similar to
1938// ExpandLibCall except that the first operand is the in-chain.
1939std::pair<SDValue, SDValue>
1940SelectionDAGLegalize::ExpandChainLibCall(RTLIB::Libcall LC,
1941 SDNode *Node,
1942 bool isSigned) {
Jim Grosbache03262f2010-06-18 21:43:38 +00001943 SDValue InChain = Node->getOperand(0);
1944
1945 TargetLowering::ArgListTy Args;
1946 TargetLowering::ArgListEntry Entry;
1947 for (unsigned i = 1, e = Node->getNumOperands(); i != e; ++i) {
1948 EVT ArgVT = Node->getOperand(i).getValueType();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001949 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Jim Grosbache03262f2010-06-18 21:43:38 +00001950 Entry.Node = Node->getOperand(i);
1951 Entry.Ty = ArgTy;
1952 Entry.isSExt = isSigned;
1953 Entry.isZExt = !isSigned;
1954 Args.push_back(Entry);
1955 }
1956 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
1957 TLI.getPointerTy());
1958
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001959 Type *RetTy = Node->getValueType(0).getTypeForEVT(*DAG.getContext());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001960 TargetLowering::
1961 CallLoweringInfo CLI(InChain, RetTy, isSigned, !isSigned, false, false,
Evan Cheng3d2125c2010-11-30 23:55:39 +00001962 0, TLI.getLibcallCallingConv(LC), /*isTailCall=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001963 /*doesNotReturn=*/false, /*isReturnValueUsed=*/true,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001964 Callee, Args, DAG, SDLoc(Node));
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001965 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
Jim Grosbache03262f2010-06-18 21:43:38 +00001966
Jim Grosbache03262f2010-06-18 21:43:38 +00001967 return CallInfo;
1968}
1969
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00001970SDValue SelectionDAGLegalize::ExpandFPLibCall(SDNode* Node,
1971 RTLIB::Libcall Call_F32,
1972 RTLIB::Libcall Call_F64,
1973 RTLIB::Libcall Call_F80,
Tim Northover24d315d2013-01-08 17:09:59 +00001974 RTLIB::Libcall Call_F128,
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00001975 RTLIB::Libcall Call_PPCF128) {
1976 RTLIB::Libcall LC;
Craig Topper0ff11902013-08-15 02:44:19 +00001977 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topper5e25ee82012-02-05 08:31:47 +00001978 default: llvm_unreachable("Unexpected request for libcall!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 case MVT::f32: LC = Call_F32; break;
1980 case MVT::f64: LC = Call_F64; break;
1981 case MVT::f80: LC = Call_F80; break;
Tim Northover24d315d2013-01-08 17:09:59 +00001982 case MVT::f128: LC = Call_F128; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 case MVT::ppcf128: LC = Call_PPCF128; break;
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00001984 }
1985 return ExpandLibCall(LC, Node, false);
1986}
1987
1988SDValue SelectionDAGLegalize::ExpandIntLibCall(SDNode* Node, bool isSigned,
Anton Korobeynikov8983da72009-11-07 17:14:39 +00001989 RTLIB::Libcall Call_I8,
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00001990 RTLIB::Libcall Call_I16,
1991 RTLIB::Libcall Call_I32,
1992 RTLIB::Libcall Call_I64,
1993 RTLIB::Libcall Call_I128) {
1994 RTLIB::Libcall LC;
Craig Topper0ff11902013-08-15 02:44:19 +00001995 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topper5e25ee82012-02-05 08:31:47 +00001996 default: llvm_unreachable("Unexpected request for libcall!");
Anton Korobeynikov8983da72009-11-07 17:14:39 +00001997 case MVT::i8: LC = Call_I8; break;
1998 case MVT::i16: LC = Call_I16; break;
1999 case MVT::i32: LC = Call_I32; break;
2000 case MVT::i64: LC = Call_I64; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002001 case MVT::i128: LC = Call_I128; break;
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00002002 }
2003 return ExpandLibCall(LC, Node, isSigned);
2004}
2005
Evan Cheng65279cb2011-04-16 03:08:26 +00002006/// isDivRemLibcallAvailable - Return true if divmod libcall is available.
2007static bool isDivRemLibcallAvailable(SDNode *Node, bool isSigned,
2008 const TargetLowering &TLI) {
Evan Cheng8e23e812011-04-01 00:42:02 +00002009 RTLIB::Libcall LC;
Craig Topper0ff11902013-08-15 02:44:19 +00002010 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topper5e25ee82012-02-05 08:31:47 +00002011 default: llvm_unreachable("Unexpected request for libcall!");
Evan Cheng8e23e812011-04-01 00:42:02 +00002012 case MVT::i8: LC= isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
2013 case MVT::i16: LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
2014 case MVT::i32: LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
2015 case MVT::i64: LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
2016 case MVT::i128: LC= isSigned ? RTLIB::SDIVREM_I128:RTLIB::UDIVREM_I128; break;
2017 }
2018
Evan Cheng65279cb2011-04-16 03:08:26 +00002019 return TLI.getLibcallName(LC) != 0;
2020}
Evan Cheng8e23e812011-04-01 00:42:02 +00002021
Evan Cheng8ef09682012-06-21 05:56:05 +00002022/// useDivRem - Only issue divrem libcall if both quotient and remainder are
Evan Cheng65279cb2011-04-16 03:08:26 +00002023/// needed.
Evan Cheng8ef09682012-06-21 05:56:05 +00002024static bool useDivRem(SDNode *Node, bool isSigned, bool isDIV) {
2025 // The other use might have been replaced with a divrem already.
2026 unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM;
Evan Cheng8e23e812011-04-01 00:42:02 +00002027 unsigned OtherOpcode = 0;
Evan Cheng65279cb2011-04-16 03:08:26 +00002028 if (isSigned)
Evan Cheng8e23e812011-04-01 00:42:02 +00002029 OtherOpcode = isDIV ? ISD::SREM : ISD::SDIV;
Evan Cheng65279cb2011-04-16 03:08:26 +00002030 else
Evan Cheng8e23e812011-04-01 00:42:02 +00002031 OtherOpcode = isDIV ? ISD::UREM : ISD::UDIV;
Evan Cheng65279cb2011-04-16 03:08:26 +00002032
Evan Cheng8e23e812011-04-01 00:42:02 +00002033 SDValue Op0 = Node->getOperand(0);
2034 SDValue Op1 = Node->getOperand(1);
2035 for (SDNode::use_iterator UI = Op0.getNode()->use_begin(),
2036 UE = Op0.getNode()->use_end(); UI != UE; ++UI) {
2037 SDNode *User = *UI;
2038 if (User == Node)
2039 continue;
Evan Cheng8ef09682012-06-21 05:56:05 +00002040 if ((User->getOpcode() == OtherOpcode || User->getOpcode() == DivRemOpc) &&
Evan Cheng8e23e812011-04-01 00:42:02 +00002041 User->getOperand(0) == Op0 &&
Evan Cheng65279cb2011-04-16 03:08:26 +00002042 User->getOperand(1) == Op1)
2043 return true;
Evan Cheng8e23e812011-04-01 00:42:02 +00002044 }
Evan Cheng65279cb2011-04-16 03:08:26 +00002045 return false;
2046}
Evan Cheng8e23e812011-04-01 00:42:02 +00002047
Evan Cheng65279cb2011-04-16 03:08:26 +00002048/// ExpandDivRemLibCall - Issue libcalls to __{u}divmod to compute div / rem
2049/// pairs.
2050void
2051SelectionDAGLegalize::ExpandDivRemLibCall(SDNode *Node,
2052 SmallVectorImpl<SDValue> &Results) {
2053 unsigned Opcode = Node->getOpcode();
2054 bool isSigned = Opcode == ISD::SDIVREM;
2055
2056 RTLIB::Libcall LC;
Craig Topper0ff11902013-08-15 02:44:19 +00002057 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topper5e25ee82012-02-05 08:31:47 +00002058 default: llvm_unreachable("Unexpected request for libcall!");
Evan Cheng65279cb2011-04-16 03:08:26 +00002059 case MVT::i8: LC= isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
2060 case MVT::i16: LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
2061 case MVT::i32: LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
2062 case MVT::i64: LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
2063 case MVT::i128: LC= isSigned ? RTLIB::SDIVREM_I128:RTLIB::UDIVREM_I128; break;
Evan Cheng8e23e812011-04-01 00:42:02 +00002064 }
2065
2066 // The input chain to this libcall is the entry node of the function.
2067 // Legalizing the call will automatically add the previous call to the
2068 // dependence.
2069 SDValue InChain = DAG.getEntryNode();
2070
2071 EVT RetVT = Node->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002072 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Evan Cheng8e23e812011-04-01 00:42:02 +00002073
2074 TargetLowering::ArgListTy Args;
2075 TargetLowering::ArgListEntry Entry;
2076 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
2077 EVT ArgVT = Node->getOperand(i).getValueType();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002078 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Evan Cheng8e23e812011-04-01 00:42:02 +00002079 Entry.Node = Node->getOperand(i); Entry.Ty = ArgTy;
2080 Entry.isSExt = isSigned;
2081 Entry.isZExt = !isSigned;
2082 Args.push_back(Entry);
2083 }
2084
2085 // Also pass the return address of the remainder.
2086 SDValue FIPtr = DAG.CreateStackTemporary(RetVT);
2087 Entry.Node = FIPtr;
Micah Villmowb8bce922012-10-24 17:25:11 +00002088 Entry.Ty = RetTy->getPointerTo();
Evan Cheng8e23e812011-04-01 00:42:02 +00002089 Entry.isSExt = isSigned;
2090 Entry.isZExt = !isSigned;
2091 Args.push_back(Entry);
2092
2093 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
2094 TLI.getPointerTy());
2095
Andrew Trickac6d9be2013-05-25 02:42:55 +00002096 SDLoc dl(Node);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002097 TargetLowering::
2098 CallLoweringInfo CLI(InChain, RetTy, isSigned, !isSigned, false, false,
Evan Cheng8e23e812011-04-01 00:42:02 +00002099 0, TLI.getLibcallCallingConv(LC), /*isTailCall=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002100 /*doesNotReturn=*/false, /*isReturnValueUsed=*/true,
2101 Callee, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002102 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
Evan Cheng8e23e812011-04-01 00:42:02 +00002103
Evan Cheng8e23e812011-04-01 00:42:02 +00002104 // Remainder is loaded back from the stack frame.
Dan Gohman65fd6562011-11-03 21:49:52 +00002105 SDValue Rem = DAG.getLoad(RetVT, dl, CallInfo.second, FIPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002106 MachinePointerInfo(), false, false, false, 0);
Evan Cheng65279cb2011-04-16 03:08:26 +00002107 Results.push_back(CallInfo.first);
2108 Results.push_back(Rem);
Evan Cheng8e23e812011-04-01 00:42:02 +00002109}
2110
Evan Cheng8688a582013-01-29 02:32:37 +00002111/// isSinCosLibcallAvailable - Return true if sincos libcall is available.
2112static bool isSinCosLibcallAvailable(SDNode *Node, const TargetLowering &TLI) {
2113 RTLIB::Libcall LC;
Craig Topper0ff11902013-08-15 02:44:19 +00002114 switch (Node->getSimpleValueType(0).SimpleTy) {
Evan Cheng8688a582013-01-29 02:32:37 +00002115 default: llvm_unreachable("Unexpected request for libcall!");
2116 case MVT::f32: LC = RTLIB::SINCOS_F32; break;
2117 case MVT::f64: LC = RTLIB::SINCOS_F64; break;
2118 case MVT::f80: LC = RTLIB::SINCOS_F80; break;
2119 case MVT::f128: LC = RTLIB::SINCOS_F128; break;
2120 case MVT::ppcf128: LC = RTLIB::SINCOS_PPCF128; break;
2121 }
2122 return TLI.getLibcallName(LC) != 0;
2123}
2124
Paul Redmond86cdbc92013-02-15 18:45:18 +00002125/// canCombineSinCosLibcall - Return true if sincos libcall is available and
2126/// can be used to combine sin and cos.
2127static bool canCombineSinCosLibcall(SDNode *Node, const TargetLowering &TLI,
2128 const TargetMachine &TM) {
2129 if (!isSinCosLibcallAvailable(Node, TLI))
2130 return false;
2131 // GNU sin/cos functions set errno while sincos does not. Therefore
2132 // combining sin and cos is only safe if unsafe-fpmath is enabled.
2133 bool isGNU = Triple(TM.getTargetTriple()).getEnvironment() == Triple::GNU;
2134 if (isGNU && !TM.Options.UnsafeFPMath)
2135 return false;
2136 return true;
2137}
2138
Evan Cheng8688a582013-01-29 02:32:37 +00002139/// useSinCos - Only issue sincos libcall if both sin and cos are
2140/// needed.
2141static bool useSinCos(SDNode *Node) {
2142 unsigned OtherOpcode = Node->getOpcode() == ISD::FSIN
2143 ? ISD::FCOS : ISD::FSIN;
Stephen Lin155615d2013-07-08 00:37:03 +00002144
Evan Cheng8688a582013-01-29 02:32:37 +00002145 SDValue Op0 = Node->getOperand(0);
2146 for (SDNode::use_iterator UI = Op0.getNode()->use_begin(),
2147 UE = Op0.getNode()->use_end(); UI != UE; ++UI) {
2148 SDNode *User = *UI;
2149 if (User == Node)
2150 continue;
2151 // The other user might have been turned into sincos already.
2152 if (User->getOpcode() == OtherOpcode || User->getOpcode() == ISD::FSINCOS)
2153 return true;
2154 }
2155 return false;
2156}
2157
2158/// ExpandSinCosLibCall - Issue libcalls to sincos to compute sin / cos
2159/// pairs.
2160void
2161SelectionDAGLegalize::ExpandSinCosLibCall(SDNode *Node,
2162 SmallVectorImpl<SDValue> &Results) {
2163 RTLIB::Libcall LC;
Craig Topper0ff11902013-08-15 02:44:19 +00002164 switch (Node->getSimpleValueType(0).SimpleTy) {
Evan Cheng8688a582013-01-29 02:32:37 +00002165 default: llvm_unreachable("Unexpected request for libcall!");
2166 case MVT::f32: LC = RTLIB::SINCOS_F32; break;
2167 case MVT::f64: LC = RTLIB::SINCOS_F64; break;
2168 case MVT::f80: LC = RTLIB::SINCOS_F80; break;
2169 case MVT::f128: LC = RTLIB::SINCOS_F128; break;
2170 case MVT::ppcf128: LC = RTLIB::SINCOS_PPCF128; break;
2171 }
Stephen Lin155615d2013-07-08 00:37:03 +00002172
Evan Cheng8688a582013-01-29 02:32:37 +00002173 // The input chain to this libcall is the entry node of the function.
2174 // Legalizing the call will automatically add the previous call to the
2175 // dependence.
2176 SDValue InChain = DAG.getEntryNode();
Stephen Lin155615d2013-07-08 00:37:03 +00002177
Evan Cheng8688a582013-01-29 02:32:37 +00002178 EVT RetVT = Node->getValueType(0);
2179 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Stephen Lin155615d2013-07-08 00:37:03 +00002180
Evan Cheng8688a582013-01-29 02:32:37 +00002181 TargetLowering::ArgListTy Args;
2182 TargetLowering::ArgListEntry Entry;
Stephen Lin155615d2013-07-08 00:37:03 +00002183
Evan Cheng8688a582013-01-29 02:32:37 +00002184 // Pass the argument.
2185 Entry.Node = Node->getOperand(0);
2186 Entry.Ty = RetTy;
2187 Entry.isSExt = false;
2188 Entry.isZExt = false;
2189 Args.push_back(Entry);
Stephen Lin155615d2013-07-08 00:37:03 +00002190
Evan Cheng8688a582013-01-29 02:32:37 +00002191 // Pass the return address of sin.
2192 SDValue SinPtr = DAG.CreateStackTemporary(RetVT);
2193 Entry.Node = SinPtr;
2194 Entry.Ty = RetTy->getPointerTo();
2195 Entry.isSExt = false;
2196 Entry.isZExt = false;
2197 Args.push_back(Entry);
Stephen Lin155615d2013-07-08 00:37:03 +00002198
Evan Cheng8688a582013-01-29 02:32:37 +00002199 // Also pass the return address of the cos.
2200 SDValue CosPtr = DAG.CreateStackTemporary(RetVT);
2201 Entry.Node = CosPtr;
2202 Entry.Ty = RetTy->getPointerTo();
2203 Entry.isSExt = false;
2204 Entry.isZExt = false;
2205 Args.push_back(Entry);
Stephen Lin155615d2013-07-08 00:37:03 +00002206
Evan Cheng8688a582013-01-29 02:32:37 +00002207 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
2208 TLI.getPointerTy());
Stephen Lin155615d2013-07-08 00:37:03 +00002209
Andrew Trickac6d9be2013-05-25 02:42:55 +00002210 SDLoc dl(Node);
Evan Cheng8688a582013-01-29 02:32:37 +00002211 TargetLowering::
2212 CallLoweringInfo CLI(InChain, Type::getVoidTy(*DAG.getContext()),
2213 false, false, false, false,
2214 0, TLI.getLibcallCallingConv(LC), /*isTailCall=*/false,
2215 /*doesNotReturn=*/false, /*isReturnValueUsed=*/true,
2216 Callee, Args, DAG, dl);
2217 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
2218
2219 Results.push_back(DAG.getLoad(RetVT, dl, CallInfo.second, SinPtr,
2220 MachinePointerInfo(), false, false, false, 0));
2221 Results.push_back(DAG.getLoad(RetVT, dl, CallInfo.second, CosPtr,
2222 MachinePointerInfo(), false, false, false, 0));
2223}
2224
Chris Lattner22cde6a2006-01-28 08:25:58 +00002225/// ExpandLegalINT_TO_FP - This function is responsible for legalizing a
2226/// INT_TO_FP operation of the specified operand when the target requests that
2227/// we expand it. At this point, we know that the result and operand types are
2228/// legal for the target.
Dan Gohman475871a2008-07-27 21:46:04 +00002229SDValue SelectionDAGLegalize::ExpandLegalINT_TO_FP(bool isSigned,
2230 SDValue Op0,
Owen Andersone50ed302009-08-10 22:56:29 +00002231 EVT DestVT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002232 SDLoc dl) {
Akira Hatanaka1d522382012-08-28 02:12:42 +00002233 if (Op0.getValueType() == MVT::i32 && TLI.isTypeLegal(MVT::f64)) {
Chris Lattner22cde6a2006-01-28 08:25:58 +00002234 // simple 32-bit [signed|unsigned] integer to float/double expansion
Scott Michelfdc40a02009-02-17 22:15:04 +00002235
Chris Lattner23594d42008-01-16 07:03:22 +00002236 // Get the stack frame index of a 8 byte buffer.
Owen Anderson825b72b2009-08-11 20:47:22 +00002237 SDValue StackSlot = DAG.CreateStackTemporary(MVT::f64);
Scott Michelfdc40a02009-02-17 22:15:04 +00002238
Chris Lattner22cde6a2006-01-28 08:25:58 +00002239 // word offset constant for Hi/Lo address computation
Tom Stellardedd08f72013-08-26 15:06:10 +00002240 SDValue WordOff = DAG.getConstant(sizeof(int), StackSlot.getValueType());
Chris Lattner22cde6a2006-01-28 08:25:58 +00002241 // set up Hi and Lo (into buffer) address based on endian
Dan Gohman475871a2008-07-27 21:46:04 +00002242 SDValue Hi = StackSlot;
Tom Stellardedd08f72013-08-26 15:06:10 +00002243 SDValue Lo = DAG.getNode(ISD::ADD, dl, StackSlot.getValueType(),
2244 StackSlot, WordOff);
Chris Lattner408c4282006-03-23 05:29:04 +00002245 if (TLI.isLittleEndian())
2246 std::swap(Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00002247
Chris Lattner22cde6a2006-01-28 08:25:58 +00002248 // if signed map to unsigned space
Dan Gohman475871a2008-07-27 21:46:04 +00002249 SDValue Op0Mapped;
Chris Lattner22cde6a2006-01-28 08:25:58 +00002250 if (isSigned) {
2251 // constant used to invert sign bit (signed to unsigned mapping)
Owen Anderson825b72b2009-08-11 20:47:22 +00002252 SDValue SignBit = DAG.getConstant(0x80000000u, MVT::i32);
2253 Op0Mapped = DAG.getNode(ISD::XOR, dl, MVT::i32, Op0, SignBit);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002254 } else {
2255 Op0Mapped = Op0;
2256 }
2257 // store the lo of the constructed double - based on integer input
Dale Johannesenaf435272009-02-02 19:03:57 +00002258 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002259 Op0Mapped, Lo, MachinePointerInfo(),
David Greene1e559442010-02-15 17:00:31 +00002260 false, false, 0);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002261 // initial hi portion of constructed double
Owen Anderson825b72b2009-08-11 20:47:22 +00002262 SDValue InitialHi = DAG.getConstant(0x43300000u, MVT::i32);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002263 // store the hi of the constructed double - biased exponent
Chris Lattner6229d0a2010-09-21 18:41:36 +00002264 SDValue Store2 = DAG.getStore(Store1, dl, InitialHi, Hi,
2265 MachinePointerInfo(),
2266 false, false, 0);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002267 // load the constructed double
Chris Lattnerecf42c42010-09-21 16:36:31 +00002268 SDValue Load = DAG.getLoad(MVT::f64, dl, Store2, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002269 MachinePointerInfo(), false, false, false, 0);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002270 // FP constant to bias correct the final result
Dan Gohman475871a2008-07-27 21:46:04 +00002271 SDValue Bias = DAG.getConstantFP(isSigned ?
Bob Wilsonec15bbf2009-04-10 18:48:47 +00002272 BitsToDouble(0x4330000080000000ULL) :
2273 BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00002274 MVT::f64);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002275 // subtract the bias
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Load, Bias);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002277 // final result
Dan Gohman475871a2008-07-27 21:46:04 +00002278 SDValue Result;
Chris Lattner22cde6a2006-01-28 08:25:58 +00002279 // handle final rounding
Owen Anderson825b72b2009-08-11 20:47:22 +00002280 if (DestVT == MVT::f64) {
Chris Lattner22cde6a2006-01-28 08:25:58 +00002281 // do nothing
2282 Result = Sub;
Owen Anderson825b72b2009-08-11 20:47:22 +00002283 } else if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenaf435272009-02-02 19:03:57 +00002284 Result = DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Chris Lattner0bd48932008-01-17 07:00:52 +00002285 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002286 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenaf435272009-02-02 19:03:57 +00002287 Result = DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002288 }
2289 return Result;
2290 }
2291 assert(!isSigned && "Legalize cannot Expand SINT_TO_FP for i64 yet");
Dale Johannesena5afa1c2010-05-13 23:50:42 +00002292 // Code below here assumes !isSigned without checking again.
Dan Gohman0fa9d1d2010-03-06 00:00:55 +00002293
2294 // Implementation of unsigned i64 to f64 following the algorithm in
2295 // __floatundidf in compiler_rt. This implementation has the advantage
2296 // of performing rounding correctly, both in the default rounding mode
2297 // and in all alternate rounding modes.
2298 // TODO: Generalize this for use with other types.
2299 if (Op0.getValueType() == MVT::i64 && DestVT == MVT::f64) {
2300 SDValue TwoP52 =
2301 DAG.getConstant(UINT64_C(0x4330000000000000), MVT::i64);
2302 SDValue TwoP84PlusTwoP52 =
2303 DAG.getConstantFP(BitsToDouble(UINT64_C(0x4530000000100000)), MVT::f64);
2304 SDValue TwoP84 =
2305 DAG.getConstant(UINT64_C(0x4530000000000000), MVT::i64);
2306
2307 SDValue Lo = DAG.getZeroExtendInReg(Op0, dl, MVT::i32);
2308 SDValue Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Op0,
2309 DAG.getConstant(32, MVT::i64));
2310 SDValue LoOr = DAG.getNode(ISD::OR, dl, MVT::i64, Lo, TwoP52);
2311 SDValue HiOr = DAG.getNode(ISD::OR, dl, MVT::i64, Hi, TwoP84);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002312 SDValue LoFlt = DAG.getNode(ISD::BITCAST, dl, MVT::f64, LoOr);
2313 SDValue HiFlt = DAG.getNode(ISD::BITCAST, dl, MVT::f64, HiOr);
Jim Grosbach6e992612010-07-02 17:41:59 +00002314 SDValue HiSub = DAG.getNode(ISD::FSUB, dl, MVT::f64, HiFlt,
2315 TwoP84PlusTwoP52);
Dan Gohman0fa9d1d2010-03-06 00:00:55 +00002316 return DAG.getNode(ISD::FADD, dl, MVT::f64, LoFlt, HiSub);
2317 }
2318
Owen Anderson3a9e7692010-10-05 17:24:05 +00002319 // Implementation of unsigned i64 to f32.
Dale Johannesena5afa1c2010-05-13 23:50:42 +00002320 // TODO: Generalize this for use with other types.
2321 if (Op0.getValueType() == MVT::i64 && DestVT == MVT::f32) {
Owen Anderson3a9e7692010-10-05 17:24:05 +00002322 // For unsigned conversions, convert them to signed conversions using the
2323 // algorithm from the x86_64 __floatundidf in compiler_rt.
2324 if (!isSigned) {
2325 SDValue Fast = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, Op0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002326
Owen Anderson95771af2011-02-25 21:41:48 +00002327 SDValue ShiftConst =
2328 DAG.getConstant(1, TLI.getShiftAmountTy(Op0.getValueType()));
Owen Anderson3a9e7692010-10-05 17:24:05 +00002329 SDValue Shr = DAG.getNode(ISD::SRL, dl, MVT::i64, Op0, ShiftConst);
2330 SDValue AndConst = DAG.getConstant(1, MVT::i64);
2331 SDValue And = DAG.getNode(ISD::AND, dl, MVT::i64, Op0, AndConst);
2332 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i64, And, Shr);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002333
Owen Anderson3a9e7692010-10-05 17:24:05 +00002334 SDValue SignCvt = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, Or);
2335 SDValue Slow = DAG.getNode(ISD::FADD, dl, MVT::f32, SignCvt, SignCvt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002336
Owen Anderson3a9e7692010-10-05 17:24:05 +00002337 // TODO: This really should be implemented using a branch rather than a
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002338 // select. We happen to get lucky and machinesink does the right
2339 // thing most of the time. This would be a good candidate for a
Owen Anderson3a9e7692010-10-05 17:24:05 +00002340 //pseudo-op, or, even better, for whole-function isel.
Matt Arsenault225ed702013-05-18 00:21:46 +00002341 SDValue SignBitTest = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
Owen Anderson3a9e7692010-10-05 17:24:05 +00002342 Op0, DAG.getConstant(0, MVT::i64), ISD::SETLT);
Matt Arsenaultb05e4772013-06-14 22:04:37 +00002343 return DAG.getSelect(dl, MVT::f32, SignBitTest, Slow, Fast);
Owen Anderson3a9e7692010-10-05 17:24:05 +00002344 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002345
Owen Anderson3a9e7692010-10-05 17:24:05 +00002346 // Otherwise, implement the fully general conversion.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002347
Jim Grosbach6e992612010-07-02 17:41:59 +00002348 SDValue And = DAG.getNode(ISD::AND, dl, MVT::i64, Op0,
Dale Johannesena5afa1c2010-05-13 23:50:42 +00002349 DAG.getConstant(UINT64_C(0xfffffffffffff800), MVT::i64));
2350 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i64, And,
2351 DAG.getConstant(UINT64_C(0x800), MVT::i64));
Jim Grosbach6e992612010-07-02 17:41:59 +00002352 SDValue And2 = DAG.getNode(ISD::AND, dl, MVT::i64, Op0,
Dale Johannesena5afa1c2010-05-13 23:50:42 +00002353 DAG.getConstant(UINT64_C(0x7ff), MVT::i64));
Matt Arsenault225ed702013-05-18 00:21:46 +00002354 SDValue Ne = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
Dale Johannesena5afa1c2010-05-13 23:50:42 +00002355 And2, DAG.getConstant(UINT64_C(0), MVT::i64), ISD::SETNE);
Matt Arsenaultb05e4772013-06-14 22:04:37 +00002356 SDValue Sel = DAG.getSelect(dl, MVT::i64, Ne, Or, Op0);
Matt Arsenault225ed702013-05-18 00:21:46 +00002357 SDValue Ge = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
Dale Johannesena5afa1c2010-05-13 23:50:42 +00002358 Op0, DAG.getConstant(UINT64_C(0x0020000000000000), MVT::i64),
Owen Anderson3a9e7692010-10-05 17:24:05 +00002359 ISD::SETUGE);
Matt Arsenaultb05e4772013-06-14 22:04:37 +00002360 SDValue Sel2 = DAG.getSelect(dl, MVT::i64, Ge, Sel, Op0);
Owen Anderson95771af2011-02-25 21:41:48 +00002361 EVT SHVT = TLI.getShiftAmountTy(Sel2.getValueType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002362
Dale Johannesena5afa1c2010-05-13 23:50:42 +00002363 SDValue Sh = DAG.getNode(ISD::SRL, dl, MVT::i64, Sel2,
2364 DAG.getConstant(32, SHVT));
2365 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Sh);
2366 SDValue Fcvt = DAG.getNode(ISD::UINT_TO_FP, dl, MVT::f64, Trunc);
2367 SDValue TwoP32 =
2368 DAG.getConstantFP(BitsToDouble(UINT64_C(0x41f0000000000000)), MVT::f64);
2369 SDValue Fmul = DAG.getNode(ISD::FMUL, dl, MVT::f64, TwoP32, Fcvt);
2370 SDValue Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Sel2);
2371 SDValue Fcvt2 = DAG.getNode(ISD::UINT_TO_FP, dl, MVT::f64, Lo);
2372 SDValue Fadd = DAG.getNode(ISD::FADD, dl, MVT::f64, Fmul, Fcvt2);
2373 return DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Fadd,
2374 DAG.getIntPtrConstant(0));
Dale Johannesena5afa1c2010-05-13 23:50:42 +00002375 }
2376
Dan Gohmanb6b343d2010-03-05 02:40:23 +00002377 SDValue Tmp1 = DAG.getNode(ISD::SINT_TO_FP, dl, DestVT, Op0);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002378
Matt Arsenault225ed702013-05-18 00:21:46 +00002379 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(Op0.getValueType()),
Dan Gohmanb6b343d2010-03-05 02:40:23 +00002380 Op0, DAG.getConstant(0, Op0.getValueType()),
2381 ISD::SETLT);
2382 SDValue Zero = DAG.getIntPtrConstant(0), Four = DAG.getIntPtrConstant(4);
Matt Arsenaultb05e4772013-06-14 22:04:37 +00002383 SDValue CstOffset = DAG.getSelect(dl, Zero.getValueType(),
Dan Gohmanb6b343d2010-03-05 02:40:23 +00002384 SignSet, Four, Zero);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002385
Dan Gohmanb6b343d2010-03-05 02:40:23 +00002386 // If the sign bit of the integer is set, the large number will be treated
2387 // as a negative number. To counteract this, the dynamic code adds an
2388 // offset depending on the data type.
2389 uint64_t FF;
Craig Topper0ff11902013-08-15 02:44:19 +00002390 switch (Op0.getSimpleValueType().SimpleTy) {
Craig Topper5e25ee82012-02-05 08:31:47 +00002391 default: llvm_unreachable("Unsupported integer type!");
Dan Gohmanb6b343d2010-03-05 02:40:23 +00002392 case MVT::i8 : FF = 0x43800000ULL; break; // 2^8 (as a float)
2393 case MVT::i16: FF = 0x47800000ULL; break; // 2^16 (as a float)
2394 case MVT::i32: FF = 0x4F800000ULL; break; // 2^32 (as a float)
2395 case MVT::i64: FF = 0x5F800000ULL; break; // 2^64 (as a float)
2396 }
2397 if (TLI.isLittleEndian()) FF <<= 32;
2398 Constant *FudgeFactor = ConstantInt::get(
2399 Type::getInt64Ty(*DAG.getContext()), FF);
2400
2401 SDValue CPIdx = DAG.getConstantPool(FudgeFactor, TLI.getPointerTy());
2402 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Tom Stellardedd08f72013-08-26 15:06:10 +00002403 CPIdx = DAG.getNode(ISD::ADD, dl, CPIdx.getValueType(), CPIdx, CstOffset);
Dan Gohmanb6b343d2010-03-05 02:40:23 +00002404 Alignment = std::min(Alignment, 4u);
2405 SDValue FudgeInReg;
2406 if (DestVT == MVT::f32)
2407 FudgeInReg = DAG.getLoad(MVT::f32, dl, DAG.getEntryNode(), CPIdx,
Chris Lattner85ca1062010-09-21 07:32:19 +00002408 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002409 false, false, false, Alignment);
Dan Gohmanb6b343d2010-03-05 02:40:23 +00002410 else {
Dan Gohman65fd6562011-11-03 21:49:52 +00002411 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, DestVT,
2412 DAG.getEntryNode(), CPIdx,
2413 MachinePointerInfo::getConstantPool(),
2414 MVT::f32, false, false, Alignment);
2415 HandleSDNode Handle(Load);
2416 LegalizeOp(Load.getNode());
2417 FudgeInReg = Handle.getValue();
Dan Gohmanb6b343d2010-03-05 02:40:23 +00002418 }
2419
2420 return DAG.getNode(ISD::FADD, dl, DestVT, Tmp1, FudgeInReg);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002421}
2422
2423/// PromoteLegalINT_TO_FP - This function is responsible for legalizing a
2424/// *INT_TO_FP operation of the specified operand when the target requests that
2425/// we promote it. At this point, we know that the result and operand types are
2426/// legal for the target, and that there is a legal UINT_TO_FP or SINT_TO_FP
2427/// operation that takes a larger input.
Dan Gohman475871a2008-07-27 21:46:04 +00002428SDValue SelectionDAGLegalize::PromoteLegalINT_TO_FP(SDValue LegalOp,
Owen Andersone50ed302009-08-10 22:56:29 +00002429 EVT DestVT,
Dale Johannesenaf435272009-02-02 19:03:57 +00002430 bool isSigned,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002431 SDLoc dl) {
Chris Lattner22cde6a2006-01-28 08:25:58 +00002432 // First step, figure out the appropriate *INT_TO_FP operation to use.
Owen Andersone50ed302009-08-10 22:56:29 +00002433 EVT NewInTy = LegalOp.getValueType();
Chris Lattner22cde6a2006-01-28 08:25:58 +00002434
2435 unsigned OpToUse = 0;
2436
2437 // Scan for the appropriate larger type to use.
2438 while (1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002439 NewInTy = (MVT::SimpleValueType)(NewInTy.getSimpleVT().SimpleTy+1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002440 assert(NewInTy.isInteger() && "Ran out of possibilities!");
Chris Lattner22cde6a2006-01-28 08:25:58 +00002441
2442 // If the target supports SINT_TO_FP of this type, use it.
Eli Friedman3be2e512009-05-28 03:06:16 +00002443 if (TLI.isOperationLegalOrCustom(ISD::SINT_TO_FP, NewInTy)) {
2444 OpToUse = ISD::SINT_TO_FP;
2445 break;
Chris Lattner22cde6a2006-01-28 08:25:58 +00002446 }
Chris Lattner22cde6a2006-01-28 08:25:58 +00002447 if (isSigned) continue;
2448
2449 // If the target supports UINT_TO_FP of this type, use it.
Eli Friedman3be2e512009-05-28 03:06:16 +00002450 if (TLI.isOperationLegalOrCustom(ISD::UINT_TO_FP, NewInTy)) {
2451 OpToUse = ISD::UINT_TO_FP;
2452 break;
Chris Lattner22cde6a2006-01-28 08:25:58 +00002453 }
Chris Lattner22cde6a2006-01-28 08:25:58 +00002454
2455 // Otherwise, try a larger type.
2456 }
2457
2458 // Okay, we found the operation and type to use. Zero extend our input to the
2459 // desired type then run the operation on it.
Dale Johannesenaf435272009-02-02 19:03:57 +00002460 return DAG.getNode(OpToUse, dl, DestVT,
Chris Lattner22cde6a2006-01-28 08:25:58 +00002461 DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
Dale Johannesenaf435272009-02-02 19:03:57 +00002462 dl, NewInTy, LegalOp));
Chris Lattner22cde6a2006-01-28 08:25:58 +00002463}
2464
2465/// PromoteLegalFP_TO_INT - This function is responsible for legalizing a
2466/// FP_TO_*INT operation of the specified operand when the target requests that
2467/// we promote it. At this point, we know that the result and operand types are
2468/// legal for the target, and that there is a legal FP_TO_UINT or FP_TO_SINT
2469/// operation that returns a larger result.
Dan Gohman475871a2008-07-27 21:46:04 +00002470SDValue SelectionDAGLegalize::PromoteLegalFP_TO_INT(SDValue LegalOp,
Owen Andersone50ed302009-08-10 22:56:29 +00002471 EVT DestVT,
Dale Johannesenaf435272009-02-02 19:03:57 +00002472 bool isSigned,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002473 SDLoc dl) {
Chris Lattner22cde6a2006-01-28 08:25:58 +00002474 // First step, figure out the appropriate FP_TO*INT operation to use.
Owen Andersone50ed302009-08-10 22:56:29 +00002475 EVT NewOutTy = DestVT;
Chris Lattner22cde6a2006-01-28 08:25:58 +00002476
2477 unsigned OpToUse = 0;
2478
2479 // Scan for the appropriate larger type to use.
2480 while (1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002481 NewOutTy = (MVT::SimpleValueType)(NewOutTy.getSimpleVT().SimpleTy+1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002482 assert(NewOutTy.isInteger() && "Ran out of possibilities!");
Chris Lattner22cde6a2006-01-28 08:25:58 +00002483
Eli Friedman3be2e512009-05-28 03:06:16 +00002484 if (TLI.isOperationLegalOrCustom(ISD::FP_TO_SINT, NewOutTy)) {
Chris Lattner22cde6a2006-01-28 08:25:58 +00002485 OpToUse = ISD::FP_TO_SINT;
2486 break;
2487 }
Chris Lattner22cde6a2006-01-28 08:25:58 +00002488
Eli Friedman3be2e512009-05-28 03:06:16 +00002489 if (TLI.isOperationLegalOrCustom(ISD::FP_TO_UINT, NewOutTy)) {
Chris Lattner22cde6a2006-01-28 08:25:58 +00002490 OpToUse = ISD::FP_TO_UINT;
2491 break;
2492 }
Chris Lattner22cde6a2006-01-28 08:25:58 +00002493
2494 // Otherwise, try a larger type.
2495 }
2496
Scott Michelfdc40a02009-02-17 22:15:04 +00002497
Chris Lattner27a6c732007-11-24 07:07:01 +00002498 // Okay, we found the operation and type to use.
Dale Johannesenaf435272009-02-02 19:03:57 +00002499 SDValue Operation = DAG.getNode(OpToUse, dl, NewOutTy, LegalOp);
Duncan Sands126d9072008-07-04 11:47:58 +00002500
Chris Lattner27a6c732007-11-24 07:07:01 +00002501 // Truncate the result of the extended FP_TO_*INT operation to the desired
2502 // size.
Dale Johannesenaf435272009-02-02 19:03:57 +00002503 return DAG.getNode(ISD::TRUNCATE, dl, DestVT, Operation);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002504}
2505
2506/// ExpandBSWAP - Open code the operations for BSWAP of the specified operation.
2507///
Andrew Trickac6d9be2013-05-25 02:42:55 +00002508SDValue SelectionDAGLegalize::ExpandBSWAP(SDValue Op, SDLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002509 EVT VT = Op.getValueType();
Owen Anderson95771af2011-02-25 21:41:48 +00002510 EVT SHVT = TLI.getShiftAmountTy(VT);
Dan Gohman475871a2008-07-27 21:46:04 +00002511 SDValue Tmp1, Tmp2, Tmp3, Tmp4, Tmp5, Tmp6, Tmp7, Tmp8;
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 switch (VT.getSimpleVT().SimpleTy) {
Craig Topper5e25ee82012-02-05 08:31:47 +00002513 default: llvm_unreachable("Unhandled Expand type in BSWAP!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002514 case MVT::i16:
Dale Johannesen8a782a22009-02-02 22:12:50 +00002515 Tmp2 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, SHVT));
2516 Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, SHVT));
2517 return DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 case MVT::i32:
Dale Johannesen8a782a22009-02-02 22:12:50 +00002519 Tmp4 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(24, SHVT));
2520 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, SHVT));
2521 Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, SHVT));
2522 Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(24, SHVT));
2523 Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp3, DAG.getConstant(0xFF0000, VT));
2524 Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2, DAG.getConstant(0xFF00, VT));
2525 Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp3);
2526 Tmp2 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp1);
2527 return DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp2);
Owen Anderson825b72b2009-08-11 20:47:22 +00002528 case MVT::i64:
Dale Johannesen8a782a22009-02-02 22:12:50 +00002529 Tmp8 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(56, SHVT));
2530 Tmp7 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(40, SHVT));
2531 Tmp6 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(24, SHVT));
2532 Tmp5 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, SHVT));
2533 Tmp4 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, SHVT));
2534 Tmp3 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(24, SHVT));
2535 Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(40, SHVT));
2536 Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(56, SHVT));
2537 Tmp7 = DAG.getNode(ISD::AND, dl, VT, Tmp7, DAG.getConstant(255ULL<<48, VT));
2538 Tmp6 = DAG.getNode(ISD::AND, dl, VT, Tmp6, DAG.getConstant(255ULL<<40, VT));
2539 Tmp5 = DAG.getNode(ISD::AND, dl, VT, Tmp5, DAG.getConstant(255ULL<<32, VT));
2540 Tmp4 = DAG.getNode(ISD::AND, dl, VT, Tmp4, DAG.getConstant(255ULL<<24, VT));
2541 Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp3, DAG.getConstant(255ULL<<16, VT));
2542 Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2, DAG.getConstant(255ULL<<8 , VT));
2543 Tmp8 = DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp7);
2544 Tmp6 = DAG.getNode(ISD::OR, dl, VT, Tmp6, Tmp5);
2545 Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp3);
2546 Tmp2 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp1);
2547 Tmp8 = DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp6);
2548 Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp2);
2549 return DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp4);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002550 }
2551}
2552
2553/// ExpandBitCount - Expand the specified bitcount instruction into operations.
2554///
Scott Michelfdc40a02009-02-17 22:15:04 +00002555SDValue SelectionDAGLegalize::ExpandBitCount(unsigned Opc, SDValue Op,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002556 SDLoc dl) {
Chris Lattner22cde6a2006-01-28 08:25:58 +00002557 switch (Opc) {
Craig Topper5e25ee82012-02-05 08:31:47 +00002558 default: llvm_unreachable("Cannot expand this yet!");
Chris Lattner22cde6a2006-01-28 08:25:58 +00002559 case ISD::CTPOP: {
Owen Andersone50ed302009-08-10 22:56:29 +00002560 EVT VT = Op.getValueType();
Owen Anderson95771af2011-02-25 21:41:48 +00002561 EVT ShVT = TLI.getShiftAmountTy(VT);
Benjamin Kramerb6516ae2011-01-15 20:30:30 +00002562 unsigned Len = VT.getSizeInBits();
2563
Benjamin Kramer5df5a222011-01-15 21:19:37 +00002564 assert(VT.isInteger() && Len <= 128 && Len % 8 == 0 &&
2565 "CTPOP not implemented for this type.");
2566
Benjamin Kramerb6516ae2011-01-15 20:30:30 +00002567 // This is the "best" algorithm from
2568 // http://graphics.stanford.edu/~seander/bithacks.html#CountBitsSetParallel
2569
Benjamin Kramerad4da0f2013-02-20 13:00:06 +00002570 SDValue Mask55 = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x55)), VT);
2571 SDValue Mask33 = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x33)), VT);
2572 SDValue Mask0F = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x0F)), VT);
2573 SDValue Mask01 = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x01)), VT);
Benjamin Kramerb6516ae2011-01-15 20:30:30 +00002574
2575 // v = v - ((v >> 1) & 0x55555555...)
2576 Op = DAG.getNode(ISD::SUB, dl, VT, Op,
2577 DAG.getNode(ISD::AND, dl, VT,
2578 DAG.getNode(ISD::SRL, dl, VT, Op,
2579 DAG.getConstant(1, ShVT)),
2580 Mask55));
2581 // v = (v & 0x33333333...) + ((v >> 2) & 0x33333333...)
2582 Op = DAG.getNode(ISD::ADD, dl, VT,
2583 DAG.getNode(ISD::AND, dl, VT, Op, Mask33),
2584 DAG.getNode(ISD::AND, dl, VT,
2585 DAG.getNode(ISD::SRL, dl, VT, Op,
2586 DAG.getConstant(2, ShVT)),
2587 Mask33));
2588 // v = (v + (v >> 4)) & 0x0F0F0F0F...
2589 Op = DAG.getNode(ISD::AND, dl, VT,
2590 DAG.getNode(ISD::ADD, dl, VT, Op,
2591 DAG.getNode(ISD::SRL, dl, VT, Op,
2592 DAG.getConstant(4, ShVT))),
2593 Mask0F);
2594 // v = (v * 0x01010101...) >> (Len - 8)
2595 Op = DAG.getNode(ISD::SRL, dl, VT,
2596 DAG.getNode(ISD::MUL, dl, VT, Op, Mask01),
2597 DAG.getConstant(Len - 8, ShVT));
Owen Anderson95771af2011-02-25 21:41:48 +00002598
Chris Lattner22cde6a2006-01-28 08:25:58 +00002599 return Op;
2600 }
Chandler Carruth63974b22011-12-13 01:56:10 +00002601 case ISD::CTLZ_ZERO_UNDEF:
2602 // This trivially expands to CTLZ.
2603 return DAG.getNode(ISD::CTLZ, dl, Op.getValueType(), Op);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002604 case ISD::CTLZ: {
2605 // for now, we do this:
2606 // x = x | (x >> 1);
2607 // x = x | (x >> 2);
2608 // ...
2609 // x = x | (x >>16);
2610 // x = x | (x >>32); // for 64-bit input
2611 // return popcount(~x);
2612 //
2613 // but see also: http://www.hackersdelight.org/HDcode/nlz.cc
Owen Andersone50ed302009-08-10 22:56:29 +00002614 EVT VT = Op.getValueType();
Owen Anderson95771af2011-02-25 21:41:48 +00002615 EVT ShVT = TLI.getShiftAmountTy(VT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002616 unsigned len = VT.getSizeInBits();
Chris Lattner22cde6a2006-01-28 08:25:58 +00002617 for (unsigned i = 0; (1U << i) <= (len / 2); ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002618 SDValue Tmp3 = DAG.getConstant(1ULL << i, ShVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002619 Op = DAG.getNode(ISD::OR, dl, VT, Op,
Dale Johannesene72c5962009-02-06 21:55:48 +00002620 DAG.getNode(ISD::SRL, dl, VT, Op, Tmp3));
Chris Lattner22cde6a2006-01-28 08:25:58 +00002621 }
Dale Johannesen8a782a22009-02-02 22:12:50 +00002622 Op = DAG.getNOT(dl, Op, VT);
2623 return DAG.getNode(ISD::CTPOP, dl, VT, Op);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002624 }
Chandler Carruth63974b22011-12-13 01:56:10 +00002625 case ISD::CTTZ_ZERO_UNDEF:
2626 // This trivially expands to CTTZ.
2627 return DAG.getNode(ISD::CTTZ, dl, Op.getValueType(), Op);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002628 case ISD::CTTZ: {
2629 // for now, we use: { return popcount(~x & (x - 1)); }
2630 // unless the target has ctlz but not ctpop, in which case we use:
2631 // { return 32 - nlz(~x & (x-1)); }
2632 // see also http://www.hackersdelight.org/HDcode/ntz.cc
Owen Andersone50ed302009-08-10 22:56:29 +00002633 EVT VT = Op.getValueType();
Dale Johannesen8a782a22009-02-02 22:12:50 +00002634 SDValue Tmp3 = DAG.getNode(ISD::AND, dl, VT,
2635 DAG.getNOT(dl, Op, VT),
2636 DAG.getNode(ISD::SUB, dl, VT, Op,
Bill Wendling7581bfa2009-01-30 23:03:19 +00002637 DAG.getConstant(1, VT)));
Chris Lattner22cde6a2006-01-28 08:25:58 +00002638 // If ISD::CTLZ is legal and CTPOP isn't, then do that instead.
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002639 if (!TLI.isOperationLegalOrCustom(ISD::CTPOP, VT) &&
2640 TLI.isOperationLegalOrCustom(ISD::CTLZ, VT))
Dale Johannesen8a782a22009-02-02 22:12:50 +00002641 return DAG.getNode(ISD::SUB, dl, VT,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002642 DAG.getConstant(VT.getSizeInBits(), VT),
Dale Johannesen8a782a22009-02-02 22:12:50 +00002643 DAG.getNode(ISD::CTLZ, dl, VT, Tmp3));
2644 return DAG.getNode(ISD::CTPOP, dl, VT, Tmp3);
Chris Lattner22cde6a2006-01-28 08:25:58 +00002645 }
2646 }
2647}
Chris Lattnere34b3962005-01-19 04:19:40 +00002648
Jim Grosbache03262f2010-06-18 21:43:38 +00002649std::pair <SDValue, SDValue> SelectionDAGLegalize::ExpandAtomic(SDNode *Node) {
2650 unsigned Opc = Node->getOpcode();
2651 MVT VT = cast<AtomicSDNode>(Node)->getMemoryVT().getSimpleVT();
2652 RTLIB::Libcall LC;
2653
2654 switch (Opc) {
2655 default:
2656 llvm_unreachable("Unhandled atomic intrinsic Expand!");
Jim Grosbachef6eb9c2010-06-18 23:03:10 +00002657 case ISD::ATOMIC_SWAP:
2658 switch (VT.SimpleTy) {
2659 default: llvm_unreachable("Unexpected value type for atomic!");
2660 case MVT::i8: LC = RTLIB::SYNC_LOCK_TEST_AND_SET_1; break;
2661 case MVT::i16: LC = RTLIB::SYNC_LOCK_TEST_AND_SET_2; break;
2662 case MVT::i32: LC = RTLIB::SYNC_LOCK_TEST_AND_SET_4; break;
2663 case MVT::i64: LC = RTLIB::SYNC_LOCK_TEST_AND_SET_8; break;
David Majnemer641bea12013-10-18 08:03:43 +00002664 case MVT::i128:LC = RTLIB::SYNC_LOCK_TEST_AND_SET_16;break;
Jim Grosbachef6eb9c2010-06-18 23:03:10 +00002665 }
2666 break;
Jim Grosbache03262f2010-06-18 21:43:38 +00002667 case ISD::ATOMIC_CMP_SWAP:
2668 switch (VT.SimpleTy) {
2669 default: llvm_unreachable("Unexpected value type for atomic!");
2670 case MVT::i8: LC = RTLIB::SYNC_VAL_COMPARE_AND_SWAP_1; break;
2671 case MVT::i16: LC = RTLIB::SYNC_VAL_COMPARE_AND_SWAP_2; break;
2672 case MVT::i32: LC = RTLIB::SYNC_VAL_COMPARE_AND_SWAP_4; break;
2673 case MVT::i64: LC = RTLIB::SYNC_VAL_COMPARE_AND_SWAP_8; break;
David Majnemer641bea12013-10-18 08:03:43 +00002674 case MVT::i128:LC = RTLIB::SYNC_VAL_COMPARE_AND_SWAP_16;break;
Jim Grosbache03262f2010-06-18 21:43:38 +00002675 }
2676 break;
2677 case ISD::ATOMIC_LOAD_ADD:
2678 switch (VT.SimpleTy) {
2679 default: llvm_unreachable("Unexpected value type for atomic!");
2680 case MVT::i8: LC = RTLIB::SYNC_FETCH_AND_ADD_1; break;
2681 case MVT::i16: LC = RTLIB::SYNC_FETCH_AND_ADD_2; break;
2682 case MVT::i32: LC = RTLIB::SYNC_FETCH_AND_ADD_4; break;
2683 case MVT::i64: LC = RTLIB::SYNC_FETCH_AND_ADD_8; break;
David Majnemer641bea12013-10-18 08:03:43 +00002684 case MVT::i128:LC = RTLIB::SYNC_FETCH_AND_ADD_16;break;
Jim Grosbache03262f2010-06-18 21:43:38 +00002685 }
2686 break;
2687 case ISD::ATOMIC_LOAD_SUB:
2688 switch (VT.SimpleTy) {
2689 default: llvm_unreachable("Unexpected value type for atomic!");
2690 case MVT::i8: LC = RTLIB::SYNC_FETCH_AND_SUB_1; break;
2691 case MVT::i16: LC = RTLIB::SYNC_FETCH_AND_SUB_2; break;
2692 case MVT::i32: LC = RTLIB::SYNC_FETCH_AND_SUB_4; break;
2693 case MVT::i64: LC = RTLIB::SYNC_FETCH_AND_SUB_8; break;
David Majnemer641bea12013-10-18 08:03:43 +00002694 case MVT::i128:LC = RTLIB::SYNC_FETCH_AND_SUB_16;break;
Jim Grosbache03262f2010-06-18 21:43:38 +00002695 }
2696 break;
2697 case ISD::ATOMIC_LOAD_AND:
2698 switch (VT.SimpleTy) {
2699 default: llvm_unreachable("Unexpected value type for atomic!");
2700 case MVT::i8: LC = RTLIB::SYNC_FETCH_AND_AND_1; break;
2701 case MVT::i16: LC = RTLIB::SYNC_FETCH_AND_AND_2; break;
2702 case MVT::i32: LC = RTLIB::SYNC_FETCH_AND_AND_4; break;
2703 case MVT::i64: LC = RTLIB::SYNC_FETCH_AND_AND_8; break;
David Majnemer641bea12013-10-18 08:03:43 +00002704 case MVT::i128:LC = RTLIB::SYNC_FETCH_AND_AND_16;break;
Jim Grosbache03262f2010-06-18 21:43:38 +00002705 }
2706 break;
2707 case ISD::ATOMIC_LOAD_OR:
2708 switch (VT.SimpleTy) {
2709 default: llvm_unreachable("Unexpected value type for atomic!");
2710 case MVT::i8: LC = RTLIB::SYNC_FETCH_AND_OR_1; break;
2711 case MVT::i16: LC = RTLIB::SYNC_FETCH_AND_OR_2; break;
2712 case MVT::i32: LC = RTLIB::SYNC_FETCH_AND_OR_4; break;
2713 case MVT::i64: LC = RTLIB::SYNC_FETCH_AND_OR_8; break;
David Majnemer641bea12013-10-18 08:03:43 +00002714 case MVT::i128:LC = RTLIB::SYNC_FETCH_AND_OR_16;break;
Jim Grosbache03262f2010-06-18 21:43:38 +00002715 }
2716 break;
2717 case ISD::ATOMIC_LOAD_XOR:
2718 switch (VT.SimpleTy) {
2719 default: llvm_unreachable("Unexpected value type for atomic!");
2720 case MVT::i8: LC = RTLIB::SYNC_FETCH_AND_XOR_1; break;
2721 case MVT::i16: LC = RTLIB::SYNC_FETCH_AND_XOR_2; break;
2722 case MVT::i32: LC = RTLIB::SYNC_FETCH_AND_XOR_4; break;
2723 case MVT::i64: LC = RTLIB::SYNC_FETCH_AND_XOR_8; break;
David Majnemer641bea12013-10-18 08:03:43 +00002724 case MVT::i128:LC = RTLIB::SYNC_FETCH_AND_XOR_16;break;
Jim Grosbache03262f2010-06-18 21:43:38 +00002725 }
2726 break;
2727 case ISD::ATOMIC_LOAD_NAND:
2728 switch (VT.SimpleTy) {
2729 default: llvm_unreachable("Unexpected value type for atomic!");
2730 case MVT::i8: LC = RTLIB::SYNC_FETCH_AND_NAND_1; break;
2731 case MVT::i16: LC = RTLIB::SYNC_FETCH_AND_NAND_2; break;
2732 case MVT::i32: LC = RTLIB::SYNC_FETCH_AND_NAND_4; break;
2733 case MVT::i64: LC = RTLIB::SYNC_FETCH_AND_NAND_8; break;
David Majnemer641bea12013-10-18 08:03:43 +00002734 case MVT::i128:LC = RTLIB::SYNC_FETCH_AND_NAND_16;break;
Jim Grosbache03262f2010-06-18 21:43:38 +00002735 }
2736 break;
Tim Northover5a42ae82013-10-25 09:30:20 +00002737 case ISD::ATOMIC_LOAD_MAX:
2738 switch (VT.SimpleTy) {
2739 default: llvm_unreachable("Unexpected value type for atomic!");
2740 case MVT::i8: LC = RTLIB::SYNC_FETCH_AND_MAX_1; break;
2741 case MVT::i16: LC = RTLIB::SYNC_FETCH_AND_MAX_2; break;
2742 case MVT::i32: LC = RTLIB::SYNC_FETCH_AND_MAX_4; break;
2743 case MVT::i64: LC = RTLIB::SYNC_FETCH_AND_MAX_8; break;
2744 case MVT::i128:LC = RTLIB::SYNC_FETCH_AND_MAX_16;break;
2745 }
2746 break;
2747 case ISD::ATOMIC_LOAD_UMAX:
2748 switch (VT.SimpleTy) {
2749 default: llvm_unreachable("Unexpected value type for atomic!");
2750 case MVT::i8: LC = RTLIB::SYNC_FETCH_AND_UMAX_1; break;
2751 case MVT::i16: LC = RTLIB::SYNC_FETCH_AND_UMAX_2; break;
2752 case MVT::i32: LC = RTLIB::SYNC_FETCH_AND_UMAX_4; break;
2753 case MVT::i64: LC = RTLIB::SYNC_FETCH_AND_UMAX_8; break;
2754 case MVT::i128:LC = RTLIB::SYNC_FETCH_AND_UMAX_16;break;
2755 }
2756 break;
2757 case ISD::ATOMIC_LOAD_MIN:
2758 switch (VT.SimpleTy) {
2759 default: llvm_unreachable("Unexpected value type for atomic!");
2760 case MVT::i8: LC = RTLIB::SYNC_FETCH_AND_MIN_1; break;
2761 case MVT::i16: LC = RTLIB::SYNC_FETCH_AND_MIN_2; break;
2762 case MVT::i32: LC = RTLIB::SYNC_FETCH_AND_MIN_4; break;
2763 case MVT::i64: LC = RTLIB::SYNC_FETCH_AND_MIN_8; break;
2764 case MVT::i128:LC = RTLIB::SYNC_FETCH_AND_MIN_16;break;
2765 }
2766 break;
2767 case ISD::ATOMIC_LOAD_UMIN:
2768 switch (VT.SimpleTy) {
2769 default: llvm_unreachable("Unexpected value type for atomic!");
2770 case MVT::i8: LC = RTLIB::SYNC_FETCH_AND_UMIN_1; break;
2771 case MVT::i16: LC = RTLIB::SYNC_FETCH_AND_UMIN_2; break;
2772 case MVT::i32: LC = RTLIB::SYNC_FETCH_AND_UMIN_4; break;
2773 case MVT::i64: LC = RTLIB::SYNC_FETCH_AND_UMIN_8; break;
2774 case MVT::i128:LC = RTLIB::SYNC_FETCH_AND_UMIN_16;break;
2775 }
2776 break;
Jim Grosbache03262f2010-06-18 21:43:38 +00002777 }
2778
2779 return ExpandChainLibCall(LC, Node, false);
2780}
2781
Dan Gohman65fd6562011-11-03 21:49:52 +00002782void SelectionDAGLegalize::ExpandNode(SDNode *Node) {
2783 SmallVector<SDValue, 8> Results;
Andrew Trickac6d9be2013-05-25 02:42:55 +00002784 SDLoc dl(Node);
Eli Friedmanbbdd9032009-05-28 20:40:34 +00002785 SDValue Tmp1, Tmp2, Tmp3, Tmp4;
Eli Friedman8c377c72009-05-27 01:25:56 +00002786 switch (Node->getOpcode()) {
2787 case ISD::CTPOP:
2788 case ISD::CTLZ:
Chandler Carruth63974b22011-12-13 01:56:10 +00002789 case ISD::CTLZ_ZERO_UNDEF:
Eli Friedman8c377c72009-05-27 01:25:56 +00002790 case ISD::CTTZ:
Chandler Carruth63974b22011-12-13 01:56:10 +00002791 case ISD::CTTZ_ZERO_UNDEF:
Eli Friedman8c377c72009-05-27 01:25:56 +00002792 Tmp1 = ExpandBitCount(Node->getOpcode(), Node->getOperand(0), dl);
2793 Results.push_back(Tmp1);
2794 break;
2795 case ISD::BSWAP:
Bill Wendling775db972009-12-23 00:28:23 +00002796 Results.push_back(ExpandBSWAP(Node->getOperand(0), dl));
Eli Friedman8c377c72009-05-27 01:25:56 +00002797 break;
2798 case ISD::FRAMEADDR:
2799 case ISD::RETURNADDR:
2800 case ISD::FRAME_TO_ARGS_OFFSET:
2801 Results.push_back(DAG.getConstant(0, Node->getValueType(0)));
2802 break;
2803 case ISD::FLT_ROUNDS_:
2804 Results.push_back(DAG.getConstant(1, Node->getValueType(0)));
2805 break;
2806 case ISD::EH_RETURN:
Eli Friedman8c377c72009-05-27 01:25:56 +00002807 case ISD::EH_LABEL:
2808 case ISD::PREFETCH:
Eli Friedman8c377c72009-05-27 01:25:56 +00002809 case ISD::VAEND:
Jim Grosbachc66e150b2010-07-06 23:44:52 +00002810 case ISD::EH_SJLJ_LONGJMP:
Jim Grosbache4ad3872010-10-19 23:27:08 +00002811 // If the target didn't expand these, there's nothing to do, so just
2812 // preserve the chain and be done.
Jim Grosbachc66e150b2010-07-06 23:44:52 +00002813 Results.push_back(Node->getOperand(0));
2814 break;
2815 case ISD::EH_SJLJ_SETJMP:
Jim Grosbache4ad3872010-10-19 23:27:08 +00002816 // If the target didn't expand this, just return 'zero' and preserve the
2817 // chain.
Jim Grosbachc66e150b2010-07-06 23:44:52 +00002818 Results.push_back(DAG.getConstant(0, MVT::i32));
Eli Friedman8c377c72009-05-27 01:25:56 +00002819 Results.push_back(Node->getOperand(0));
2820 break;
Tim Northover6265d5c2013-04-20 12:32:17 +00002821 case ISD::ATOMIC_FENCE: {
Jim Grosbachbbfc0d22010-06-17 02:00:53 +00002822 // If the target didn't lower this, lower it to '__sync_synchronize()' call
Eli Friedman14648462011-07-27 22:21:52 +00002823 // FIXME: handle "fence singlethread" more efficiently.
Jim Grosbachbbfc0d22010-06-17 02:00:53 +00002824 TargetLowering::ArgListTy Args;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002825 TargetLowering::
2826 CallLoweringInfo CLI(Node->getOperand(0),
2827 Type::getVoidTy(*DAG.getContext()),
Evan Cheng3d2125c2010-11-30 23:55:39 +00002828 false, false, false, false, 0, CallingConv::C,
2829 /*isTailCall=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002830 /*doesNotReturn=*/false, /*isReturnValueUsed=*/true,
Jim Grosbachbbfc0d22010-06-17 02:00:53 +00002831 DAG.getExternalSymbol("__sync_synchronize",
2832 TLI.getPointerTy()),
2833 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002834 std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
2835
Jim Grosbachbbfc0d22010-06-17 02:00:53 +00002836 Results.push_back(CallResult.second);
2837 break;
2838 }
Eli Friedman069e2ed2011-08-26 02:59:24 +00002839 case ISD::ATOMIC_LOAD: {
2840 // There is no libcall for atomic load; fake it with ATOMIC_CMP_SWAP.
Eli Friedman331120b2011-09-15 21:20:49 +00002841 SDValue Zero = DAG.getConstant(0, Node->getValueType(0));
Eli Friedman069e2ed2011-08-26 02:59:24 +00002842 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
2843 cast<AtomicSDNode>(Node)->getMemoryVT(),
2844 Node->getOperand(0),
2845 Node->getOperand(1), Zero, Zero,
2846 cast<AtomicSDNode>(Node)->getMemOperand(),
2847 cast<AtomicSDNode>(Node)->getOrdering(),
2848 cast<AtomicSDNode>(Node)->getSynchScope());
2849 Results.push_back(Swap.getValue(0));
2850 Results.push_back(Swap.getValue(1));
2851 break;
2852 }
2853 case ISD::ATOMIC_STORE: {
2854 // There is no libcall for atomic store; fake it with ATOMIC_SWAP.
2855 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
2856 cast<AtomicSDNode>(Node)->getMemoryVT(),
2857 Node->getOperand(0),
2858 Node->getOperand(1), Node->getOperand(2),
2859 cast<AtomicSDNode>(Node)->getMemOperand(),
2860 cast<AtomicSDNode>(Node)->getOrdering(),
2861 cast<AtomicSDNode>(Node)->getSynchScope());
2862 Results.push_back(Swap.getValue(1));
2863 break;
2864 }
Jim Grosbachb56ce812010-06-17 17:50:54 +00002865 // By default, atomic intrinsics are marked Legal and lowered. Targets
2866 // which don't support them directly, however, may want libcalls, in which
2867 // case they mark them Expand, and we get here.
Jim Grosbachb56ce812010-06-17 17:50:54 +00002868 case ISD::ATOMIC_SWAP:
2869 case ISD::ATOMIC_LOAD_ADD:
2870 case ISD::ATOMIC_LOAD_SUB:
2871 case ISD::ATOMIC_LOAD_AND:
2872 case ISD::ATOMIC_LOAD_OR:
2873 case ISD::ATOMIC_LOAD_XOR:
2874 case ISD::ATOMIC_LOAD_NAND:
2875 case ISD::ATOMIC_LOAD_MIN:
2876 case ISD::ATOMIC_LOAD_MAX:
2877 case ISD::ATOMIC_LOAD_UMIN:
2878 case ISD::ATOMIC_LOAD_UMAX:
Evan Chenga8457062010-06-18 22:01:37 +00002879 case ISD::ATOMIC_CMP_SWAP: {
Jim Grosbache03262f2010-06-18 21:43:38 +00002880 std::pair<SDValue, SDValue> Tmp = ExpandAtomic(Node);
2881 Results.push_back(Tmp.first);
2882 Results.push_back(Tmp.second);
Jim Grosbach59c38f32010-06-17 17:58:54 +00002883 break;
Evan Chenga8457062010-06-18 22:01:37 +00002884 }
Eli Friedman4bc8c712009-05-27 12:20:41 +00002885 case ISD::DYNAMIC_STACKALLOC:
2886 ExpandDYNAMIC_STACKALLOC(Node, Results);
2887 break;
Eli Friedman8c377c72009-05-27 01:25:56 +00002888 case ISD::MERGE_VALUES:
2889 for (unsigned i = 0; i < Node->getNumValues(); i++)
2890 Results.push_back(Node->getOperand(i));
2891 break;
2892 case ISD::UNDEF: {
Owen Andersone50ed302009-08-10 22:56:29 +00002893 EVT VT = Node->getValueType(0);
Eli Friedman8c377c72009-05-27 01:25:56 +00002894 if (VT.isInteger())
2895 Results.push_back(DAG.getConstant(0, VT));
Chris Lattner35a38932010-04-07 23:47:51 +00002896 else {
2897 assert(VT.isFloatingPoint() && "Unknown value type!");
Eli Friedman8c377c72009-05-27 01:25:56 +00002898 Results.push_back(DAG.getConstantFP(0, VT));
Chris Lattner35a38932010-04-07 23:47:51 +00002899 }
Eli Friedman8c377c72009-05-27 01:25:56 +00002900 break;
2901 }
2902 case ISD::TRAP: {
2903 // If this operation is not supported, lower it to 'abort()' call
2904 TargetLowering::ArgListTy Args;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002905 TargetLowering::
2906 CallLoweringInfo CLI(Node->getOperand(0),
2907 Type::getVoidTy(*DAG.getContext()),
Evan Cheng3d2125c2010-11-30 23:55:39 +00002908 false, false, false, false, 0, CallingConv::C,
2909 /*isTailCall=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002910 /*doesNotReturn=*/false, /*isReturnValueUsed=*/true,
Eli Friedman8c377c72009-05-27 01:25:56 +00002911 DAG.getExternalSymbol("abort", TLI.getPointerTy()),
Bill Wendling46ada192010-03-02 01:55:18 +00002912 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002913 std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
2914
Eli Friedman8c377c72009-05-27 01:25:56 +00002915 Results.push_back(CallResult.second);
2916 break;
2917 }
2918 case ISD::FP_ROUND:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002919 case ISD::BITCAST:
Eli Friedman8c377c72009-05-27 01:25:56 +00002920 Tmp1 = EmitStackConvert(Node->getOperand(0), Node->getValueType(0),
2921 Node->getValueType(0), dl);
2922 Results.push_back(Tmp1);
2923 break;
2924 case ISD::FP_EXTEND:
2925 Tmp1 = EmitStackConvert(Node->getOperand(0),
2926 Node->getOperand(0).getValueType(),
2927 Node->getValueType(0), dl);
2928 Results.push_back(Tmp1);
2929 break;
2930 case ISD::SIGN_EXTEND_INREG: {
2931 // NOTE: we could fall back on load/store here too for targets without
2932 // SAR. However, it is doubtful that any exist.
Owen Andersone50ed302009-08-10 22:56:29 +00002933 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
Dan Gohman87862e72009-12-11 21:31:27 +00002934 EVT VT = Node->getValueType(0);
Owen Anderson95771af2011-02-25 21:41:48 +00002935 EVT ShiftAmountTy = TLI.getShiftAmountTy(VT);
Dan Gohmand1996362010-01-09 02:13:55 +00002936 if (VT.isVector())
Dan Gohman87862e72009-12-11 21:31:27 +00002937 ShiftAmountTy = VT;
Dan Gohmand1996362010-01-09 02:13:55 +00002938 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
2939 ExtraVT.getScalarType().getSizeInBits();
Dan Gohman87862e72009-12-11 21:31:27 +00002940 SDValue ShiftCst = DAG.getConstant(BitsDiff, ShiftAmountTy);
Eli Friedman8c377c72009-05-27 01:25:56 +00002941 Tmp1 = DAG.getNode(ISD::SHL, dl, Node->getValueType(0),
2942 Node->getOperand(0), ShiftCst);
Bill Wendling775db972009-12-23 00:28:23 +00002943 Tmp1 = DAG.getNode(ISD::SRA, dl, Node->getValueType(0), Tmp1, ShiftCst);
2944 Results.push_back(Tmp1);
Eli Friedman8c377c72009-05-27 01:25:56 +00002945 break;
2946 }
2947 case ISD::FP_ROUND_INREG: {
2948 // The only way we can lower this is to turn it into a TRUNCSTORE,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002949 // EXTLOAD pair, targeting a temporary location (a stack slot).
Eli Friedman8c377c72009-05-27 01:25:56 +00002950
2951 // NOTE: there is a choice here between constantly creating new stack
2952 // slots and always reusing the same one. We currently always create
2953 // new ones, as reuse may inhibit scheduling.
Owen Andersone50ed302009-08-10 22:56:29 +00002954 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
Eli Friedman8c377c72009-05-27 01:25:56 +00002955 Tmp1 = EmitStackConvert(Node->getOperand(0), ExtraVT,
2956 Node->getValueType(0), dl);
2957 Results.push_back(Tmp1);
2958 break;
2959 }
2960 case ISD::SINT_TO_FP:
2961 case ISD::UINT_TO_FP:
2962 Tmp1 = ExpandLegalINT_TO_FP(Node->getOpcode() == ISD::SINT_TO_FP,
2963 Node->getOperand(0), Node->getValueType(0), dl);
2964 Results.push_back(Tmp1);
2965 break;
2966 case ISD::FP_TO_UINT: {
2967 SDValue True, False;
Owen Andersone50ed302009-08-10 22:56:29 +00002968 EVT VT = Node->getOperand(0).getValueType();
2969 EVT NVT = Node->getValueType(0);
Tim Northover0a29cb02013-01-22 09:46:31 +00002970 APFloat apf(DAG.EVTToAPFloatSemantics(VT),
2971 APInt::getNullValue(VT.getSizeInBits()));
Eli Friedman8c377c72009-05-27 01:25:56 +00002972 APInt x = APInt::getSignBit(NVT.getSizeInBits());
2973 (void)apf.convertFromAPInt(x, false, APFloat::rmNearestTiesToEven);
2974 Tmp1 = DAG.getConstantFP(apf, VT);
Matt Arsenault225ed702013-05-18 00:21:46 +00002975 Tmp2 = DAG.getSetCC(dl, getSetCCResultType(VT),
Eli Friedman8c377c72009-05-27 01:25:56 +00002976 Node->getOperand(0),
2977 Tmp1, ISD::SETLT);
2978 True = DAG.getNode(ISD::FP_TO_SINT, dl, NVT, Node->getOperand(0));
Bill Wendling775db972009-12-23 00:28:23 +00002979 False = DAG.getNode(ISD::FP_TO_SINT, dl, NVT,
2980 DAG.getNode(ISD::FSUB, dl, VT,
2981 Node->getOperand(0), Tmp1));
Eli Friedman8c377c72009-05-27 01:25:56 +00002982 False = DAG.getNode(ISD::XOR, dl, NVT, False,
2983 DAG.getConstant(x, NVT));
Matt Arsenaultb05e4772013-06-14 22:04:37 +00002984 Tmp1 = DAG.getSelect(dl, NVT, Tmp2, True, False);
Eli Friedman8c377c72009-05-27 01:25:56 +00002985 Results.push_back(Tmp1);
2986 break;
2987 }
Eli Friedman509150f2009-05-27 07:58:35 +00002988 case ISD::VAARG: {
2989 const Value *V = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +00002990 EVT VT = Node->getValueType(0);
Eli Friedman509150f2009-05-27 07:58:35 +00002991 Tmp1 = Node->getOperand(0);
2992 Tmp2 = Node->getOperand(1);
Rafael Espindola72d13ff2010-06-26 18:22:20 +00002993 unsigned Align = Node->getConstantOperandVal(3);
2994
Chris Lattnerecf42c42010-09-21 16:36:31 +00002995 SDValue VAListLoad = DAG.getLoad(TLI.getPointerTy(), dl, Tmp1, Tmp2,
Stephen Lin155615d2013-07-08 00:37:03 +00002996 MachinePointerInfo(V),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002997 false, false, false, 0);
Rafael Espindola72d13ff2010-06-26 18:22:20 +00002998 SDValue VAList = VAListLoad;
2999
Rafael Espindolacbeeae22010-07-11 04:01:49 +00003000 if (Align > TLI.getMinStackArgumentAlignment()) {
3001 assert(((Align & (Align-1)) == 0) && "Expected Align to be a power of 2");
3002
Tom Stellardedd08f72013-08-26 15:06:10 +00003003 VAList = DAG.getNode(ISD::ADD, dl, VAList.getValueType(), VAList,
Rafael Espindola72d13ff2010-06-26 18:22:20 +00003004 DAG.getConstant(Align - 1,
Tom Stellardedd08f72013-08-26 15:06:10 +00003005 VAList.getValueType()));
Rafael Espindola72d13ff2010-06-26 18:22:20 +00003006
Tom Stellardedd08f72013-08-26 15:06:10 +00003007 VAList = DAG.getNode(ISD::AND, dl, VAList.getValueType(), VAList,
Chris Lattner07e3a382010-10-10 18:36:26 +00003008 DAG.getConstant(-(int64_t)Align,
Tom Stellardedd08f72013-08-26 15:06:10 +00003009 VAList.getValueType()));
Rafael Espindola72d13ff2010-06-26 18:22:20 +00003010 }
3011
Eli Friedman509150f2009-05-27 07:58:35 +00003012 // Increment the pointer, VAList, to the next vaarg
Tom Stellardedd08f72013-08-26 15:06:10 +00003013 Tmp3 = DAG.getNode(ISD::ADD, dl, VAList.getValueType(), VAList,
Micah Villmow3574eca2012-10-08 16:38:25 +00003014 DAG.getConstant(TLI.getDataLayout()->
Evan Chengadf97992010-04-15 01:25:27 +00003015 getTypeAllocSize(VT.getTypeForEVT(*DAG.getContext())),
Tom Stellardedd08f72013-08-26 15:06:10 +00003016 VAList.getValueType()));
Eli Friedman509150f2009-05-27 07:58:35 +00003017 // Store the incremented VAList to the legalized pointer
Chris Lattner6229d0a2010-09-21 18:41:36 +00003018 Tmp3 = DAG.getStore(VAListLoad.getValue(1), dl, Tmp3, Tmp2,
3019 MachinePointerInfo(V), false, false, 0);
Eli Friedman509150f2009-05-27 07:58:35 +00003020 // Load the actual argument out of the pointer VAList
Chris Lattnerecf42c42010-09-21 16:36:31 +00003021 Results.push_back(DAG.getLoad(VT, dl, Tmp3, VAList, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003022 false, false, false, 0));
Eli Friedman509150f2009-05-27 07:58:35 +00003023 Results.push_back(Results[0].getValue(1));
3024 break;
3025 }
Eli Friedman8c377c72009-05-27 01:25:56 +00003026 case ISD::VACOPY: {
3027 // This defaults to loading a pointer from the input and storing it to the
3028 // output, returning the chain.
3029 const Value *VD = cast<SrcValueSDNode>(Node->getOperand(3))->getValue();
3030 const Value *VS = cast<SrcValueSDNode>(Node->getOperand(4))->getValue();
3031 Tmp1 = DAG.getLoad(TLI.getPointerTy(), dl, Node->getOperand(0),
Chris Lattnerecf42c42010-09-21 16:36:31 +00003032 Node->getOperand(2), MachinePointerInfo(VS),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003033 false, false, false, 0);
Chris Lattnerecf42c42010-09-21 16:36:31 +00003034 Tmp1 = DAG.getStore(Tmp1.getValue(1), dl, Tmp1, Node->getOperand(1),
3035 MachinePointerInfo(VD), false, false, 0);
Bill Wendling775db972009-12-23 00:28:23 +00003036 Results.push_back(Tmp1);
Eli Friedman8c377c72009-05-27 01:25:56 +00003037 break;
3038 }
3039 case ISD::EXTRACT_VECTOR_ELT:
3040 if (Node->getOperand(0).getValueType().getVectorNumElements() == 1)
3041 // This must be an access of the only element. Return it.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003042 Tmp1 = DAG.getNode(ISD::BITCAST, dl, Node->getValueType(0),
Eli Friedman8c377c72009-05-27 01:25:56 +00003043 Node->getOperand(0));
3044 else
3045 Tmp1 = ExpandExtractFromVectorThroughStack(SDValue(Node, 0));
3046 Results.push_back(Tmp1);
3047 break;
3048 case ISD::EXTRACT_SUBVECTOR:
Bill Wendling775db972009-12-23 00:28:23 +00003049 Results.push_back(ExpandExtractFromVectorThroughStack(SDValue(Node, 0)));
Eli Friedman8c377c72009-05-27 01:25:56 +00003050 break;
David Greenecfe33c42011-01-26 19:13:22 +00003051 case ISD::INSERT_SUBVECTOR:
3052 Results.push_back(ExpandInsertToVectorThroughStack(SDValue(Node, 0)));
3053 break;
Eli Friedman509150f2009-05-27 07:58:35 +00003054 case ISD::CONCAT_VECTORS: {
Bill Wendling775db972009-12-23 00:28:23 +00003055 Results.push_back(ExpandVectorBuildThroughStack(Node));
Eli Friedman509150f2009-05-27 07:58:35 +00003056 break;
3057 }
Eli Friedman8c377c72009-05-27 01:25:56 +00003058 case ISD::SCALAR_TO_VECTOR:
Bill Wendling775db972009-12-23 00:28:23 +00003059 Results.push_back(ExpandSCALAR_TO_VECTOR(Node));
Eli Friedman8c377c72009-05-27 01:25:56 +00003060 break;
Eli Friedman3f727d62009-05-27 02:16:40 +00003061 case ISD::INSERT_VECTOR_ELT:
Bill Wendling775db972009-12-23 00:28:23 +00003062 Results.push_back(ExpandINSERT_VECTOR_ELT(Node->getOperand(0),
3063 Node->getOperand(1),
3064 Node->getOperand(2), dl));
Eli Friedman3f727d62009-05-27 02:16:40 +00003065 break;
Eli Friedman509150f2009-05-27 07:58:35 +00003066 case ISD::VECTOR_SHUFFLE: {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003067 SmallVector<int, 32> NewMask;
3068 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Node)->getMask();
Eli Friedman509150f2009-05-27 07:58:35 +00003069
Owen Andersone50ed302009-08-10 22:56:29 +00003070 EVT VT = Node->getValueType(0);
3071 EVT EltVT = VT.getVectorElementType();
Elena Demikhovskyce58a032012-01-03 11:59:04 +00003072 SDValue Op0 = Node->getOperand(0);
3073 SDValue Op1 = Node->getOperand(1);
3074 if (!TLI.isTypeLegal(EltVT)) {
3075
3076 EVT NewEltVT = TLI.getTypeToTransformTo(*DAG.getContext(), EltVT);
3077
3078 // BUILD_VECTOR operands are allowed to be wider than the element type.
3079 // But if NewEltVT is smaller that EltVT the BUILD_VECTOR does not accept it
3080 if (NewEltVT.bitsLT(EltVT)) {
3081
3082 // Convert shuffle node.
3083 // If original node was v4i64 and the new EltVT is i32,
3084 // cast operands to v8i32 and re-build the mask.
3085
3086 // Calculate new VT, the size of the new VT should be equal to original.
Stephen Lin155615d2013-07-08 00:37:03 +00003087 EVT NewVT = EVT::getVectorVT(*DAG.getContext(), NewEltVT,
Elena Demikhovskyce58a032012-01-03 11:59:04 +00003088 VT.getSizeInBits()/NewEltVT.getSizeInBits());
3089 assert(NewVT.bitsEq(VT));
3090
3091 // cast operands to new VT
3092 Op0 = DAG.getNode(ISD::BITCAST, dl, NewVT, Op0);
3093 Op1 = DAG.getNode(ISD::BITCAST, dl, NewVT, Op1);
3094
3095 // Convert the shuffle mask
3096 unsigned int factor = NewVT.getVectorNumElements()/VT.getVectorNumElements();
3097
3098 // EltVT gets smaller
3099 assert(factor > 0);
Elena Demikhovskyce58a032012-01-03 11:59:04 +00003100
3101 for (unsigned i = 0; i < VT.getVectorNumElements(); ++i) {
3102 if (Mask[i] < 0) {
3103 for (unsigned fi = 0; fi < factor; ++fi)
3104 NewMask.push_back(Mask[i]);
3105 }
3106 else {
3107 for (unsigned fi = 0; fi < factor; ++fi)
3108 NewMask.push_back(Mask[i]*factor+fi);
3109 }
3110 }
3111 Mask = NewMask;
3112 VT = NewVT;
3113 }
3114 EltVT = NewEltVT;
3115 }
Eli Friedman509150f2009-05-27 07:58:35 +00003116 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovskyce58a032012-01-03 11:59:04 +00003117 SmallVector<SDValue, 16> Ops;
Eli Friedman509150f2009-05-27 07:58:35 +00003118 for (unsigned i = 0; i != NumElems; ++i) {
3119 if (Mask[i] < 0) {
3120 Ops.push_back(DAG.getUNDEF(EltVT));
3121 continue;
3122 }
3123 unsigned Idx = Mask[i];
3124 if (Idx < NumElems)
Bill Wendling775db972009-12-23 00:28:23 +00003125 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
Elena Demikhovskyce58a032012-01-03 11:59:04 +00003126 Op0,
Tom Stellard425b76c2013-08-05 22:22:01 +00003127 DAG.getConstant(Idx, TLI.getVectorIdxTy())));
Eli Friedman509150f2009-05-27 07:58:35 +00003128 else
Bill Wendling775db972009-12-23 00:28:23 +00003129 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
Elena Demikhovskyce58a032012-01-03 11:59:04 +00003130 Op1,
Tom Stellard425b76c2013-08-05 22:22:01 +00003131 DAG.getConstant(Idx - NumElems,
3132 TLI.getVectorIdxTy())));
Eli Friedman509150f2009-05-27 07:58:35 +00003133 }
Nadav Rotem6c0366c2012-01-10 14:28:46 +00003134
Eli Friedman509150f2009-05-27 07:58:35 +00003135 Tmp1 = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Nadav Rotem6c0366c2012-01-10 14:28:46 +00003136 // We may have changed the BUILD_VECTOR type. Cast it back to the Node type.
3137 Tmp1 = DAG.getNode(ISD::BITCAST, dl, Node->getValueType(0), Tmp1);
Eli Friedman509150f2009-05-27 07:58:35 +00003138 Results.push_back(Tmp1);
3139 break;
3140 }
Eli Friedman8c377c72009-05-27 01:25:56 +00003141 case ISD::EXTRACT_ELEMENT: {
Owen Andersone50ed302009-08-10 22:56:29 +00003142 EVT OpTy = Node->getOperand(0).getValueType();
Eli Friedman8c377c72009-05-27 01:25:56 +00003143 if (cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue()) {
3144 // 1 -> Hi
3145 Tmp1 = DAG.getNode(ISD::SRL, dl, OpTy, Node->getOperand(0),
3146 DAG.getConstant(OpTy.getSizeInBits()/2,
Owen Anderson95771af2011-02-25 21:41:48 +00003147 TLI.getShiftAmountTy(Node->getOperand(0).getValueType())));
Eli Friedman8c377c72009-05-27 01:25:56 +00003148 Tmp1 = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0), Tmp1);
3149 } else {
3150 // 0 -> Lo
3151 Tmp1 = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0),
3152 Node->getOperand(0));
3153 }
3154 Results.push_back(Tmp1);
3155 break;
3156 }
Eli Friedman3f727d62009-05-27 02:16:40 +00003157 case ISD::STACKSAVE:
3158 // Expand to CopyFromReg if the target set
3159 // StackPointerRegisterToSaveRestore.
3160 if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
Bill Wendling775db972009-12-23 00:28:23 +00003161 Results.push_back(DAG.getCopyFromReg(Node->getOperand(0), dl, SP,
3162 Node->getValueType(0)));
Eli Friedman3f727d62009-05-27 02:16:40 +00003163 Results.push_back(Results[0].getValue(1));
3164 } else {
Bill Wendling775db972009-12-23 00:28:23 +00003165 Results.push_back(DAG.getUNDEF(Node->getValueType(0)));
Eli Friedman3f727d62009-05-27 02:16:40 +00003166 Results.push_back(Node->getOperand(0));
3167 }
3168 break;
3169 case ISD::STACKRESTORE:
Bill Wendling775db972009-12-23 00:28:23 +00003170 // Expand to CopyToReg if the target set
3171 // StackPointerRegisterToSaveRestore.
3172 if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
3173 Results.push_back(DAG.getCopyToReg(Node->getOperand(0), dl, SP,
3174 Node->getOperand(1)));
3175 } else {
3176 Results.push_back(Node->getOperand(0));
3177 }
Eli Friedman3f727d62009-05-27 02:16:40 +00003178 break;
Eli Friedman4bc8c712009-05-27 12:20:41 +00003179 case ISD::FCOPYSIGN:
Bill Wendling775db972009-12-23 00:28:23 +00003180 Results.push_back(ExpandFCOPYSIGN(Node));
Eli Friedman4bc8c712009-05-27 12:20:41 +00003181 break;
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003182 case ISD::FNEG:
3183 // Expand Y = FNEG(X) -> Y = SUB -0.0, X
3184 Tmp1 = DAG.getConstantFP(-0.0, Node->getValueType(0));
3185 Tmp1 = DAG.getNode(ISD::FSUB, dl, Node->getValueType(0), Tmp1,
3186 Node->getOperand(0));
3187 Results.push_back(Tmp1);
3188 break;
3189 case ISD::FABS: {
3190 // Expand Y = FABS(X) -> Y = (X >u 0.0) ? X : fneg(X).
Owen Andersone50ed302009-08-10 22:56:29 +00003191 EVT VT = Node->getValueType(0);
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003192 Tmp1 = Node->getOperand(0);
3193 Tmp2 = DAG.getConstantFP(0.0, VT);
Matt Arsenault225ed702013-05-18 00:21:46 +00003194 Tmp2 = DAG.getSetCC(dl, getSetCCResultType(Tmp1.getValueType()),
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003195 Tmp1, Tmp2, ISD::SETUGT);
Bill Wendling775db972009-12-23 00:28:23 +00003196 Tmp3 = DAG.getNode(ISD::FNEG, dl, VT, Tmp1);
Matt Arsenaultb05e4772013-06-14 22:04:37 +00003197 Tmp1 = DAG.getSelect(dl, VT, Tmp2, Tmp1, Tmp3);
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003198 Results.push_back(Tmp1);
3199 break;
3200 }
3201 case ISD::FSQRT:
Bill Wendling775db972009-12-23 00:28:23 +00003202 Results.push_back(ExpandFPLibCall(Node, RTLIB::SQRT_F32, RTLIB::SQRT_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003203 RTLIB::SQRT_F80, RTLIB::SQRT_F128,
3204 RTLIB::SQRT_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003205 break;
3206 case ISD::FSIN:
Evan Cheng8688a582013-01-29 02:32:37 +00003207 case ISD::FCOS: {
3208 EVT VT = Node->getValueType(0);
3209 bool isSIN = Node->getOpcode() == ISD::FSIN;
3210 // Turn fsin / fcos into ISD::FSINCOS node if there are a pair of fsin /
3211 // fcos which share the same operand and both are used.
3212 if ((TLI.isOperationLegalOrCustom(ISD::FSINCOS, VT) ||
Paul Redmond86cdbc92013-02-15 18:45:18 +00003213 canCombineSinCosLibcall(Node, TLI, TM))
Evan Cheng8688a582013-01-29 02:32:37 +00003214 && useSinCos(Node)) {
3215 SDVTList VTs = DAG.getVTList(VT, VT);
3216 Tmp1 = DAG.getNode(ISD::FSINCOS, dl, VTs, Node->getOperand(0));
3217 if (!isSIN)
3218 Tmp1 = Tmp1.getValue(1);
3219 Results.push_back(Tmp1);
3220 } else if (isSIN) {
3221 Results.push_back(ExpandFPLibCall(Node, RTLIB::SIN_F32, RTLIB::SIN_F64,
3222 RTLIB::SIN_F80, RTLIB::SIN_F128,
3223 RTLIB::SIN_PPCF128));
3224 } else {
3225 Results.push_back(ExpandFPLibCall(Node, RTLIB::COS_F32, RTLIB::COS_F64,
3226 RTLIB::COS_F80, RTLIB::COS_F128,
3227 RTLIB::COS_PPCF128));
3228 }
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003229 break;
Evan Cheng8688a582013-01-29 02:32:37 +00003230 }
3231 case ISD::FSINCOS:
3232 // Expand into sincos libcall.
3233 ExpandSinCosLibCall(Node, Results);
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003234 break;
3235 case ISD::FLOG:
Bill Wendling775db972009-12-23 00:28:23 +00003236 Results.push_back(ExpandFPLibCall(Node, RTLIB::LOG_F32, RTLIB::LOG_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003237 RTLIB::LOG_F80, RTLIB::LOG_F128,
3238 RTLIB::LOG_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003239 break;
3240 case ISD::FLOG2:
Bill Wendling775db972009-12-23 00:28:23 +00003241 Results.push_back(ExpandFPLibCall(Node, RTLIB::LOG2_F32, RTLIB::LOG2_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003242 RTLIB::LOG2_F80, RTLIB::LOG2_F128,
3243 RTLIB::LOG2_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003244 break;
3245 case ISD::FLOG10:
Bill Wendling775db972009-12-23 00:28:23 +00003246 Results.push_back(ExpandFPLibCall(Node, RTLIB::LOG10_F32, RTLIB::LOG10_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003247 RTLIB::LOG10_F80, RTLIB::LOG10_F128,
3248 RTLIB::LOG10_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003249 break;
3250 case ISD::FEXP:
Bill Wendling775db972009-12-23 00:28:23 +00003251 Results.push_back(ExpandFPLibCall(Node, RTLIB::EXP_F32, RTLIB::EXP_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003252 RTLIB::EXP_F80, RTLIB::EXP_F128,
3253 RTLIB::EXP_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003254 break;
3255 case ISD::FEXP2:
Bill Wendling775db972009-12-23 00:28:23 +00003256 Results.push_back(ExpandFPLibCall(Node, RTLIB::EXP2_F32, RTLIB::EXP2_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003257 RTLIB::EXP2_F80, RTLIB::EXP2_F128,
3258 RTLIB::EXP2_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003259 break;
3260 case ISD::FTRUNC:
Bill Wendling775db972009-12-23 00:28:23 +00003261 Results.push_back(ExpandFPLibCall(Node, RTLIB::TRUNC_F32, RTLIB::TRUNC_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003262 RTLIB::TRUNC_F80, RTLIB::TRUNC_F128,
3263 RTLIB::TRUNC_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003264 break;
3265 case ISD::FFLOOR:
Bill Wendling775db972009-12-23 00:28:23 +00003266 Results.push_back(ExpandFPLibCall(Node, RTLIB::FLOOR_F32, RTLIB::FLOOR_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003267 RTLIB::FLOOR_F80, RTLIB::FLOOR_F128,
3268 RTLIB::FLOOR_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003269 break;
3270 case ISD::FCEIL:
Bill Wendling775db972009-12-23 00:28:23 +00003271 Results.push_back(ExpandFPLibCall(Node, RTLIB::CEIL_F32, RTLIB::CEIL_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003272 RTLIB::CEIL_F80, RTLIB::CEIL_F128,
3273 RTLIB::CEIL_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003274 break;
3275 case ISD::FRINT:
Bill Wendling775db972009-12-23 00:28:23 +00003276 Results.push_back(ExpandFPLibCall(Node, RTLIB::RINT_F32, RTLIB::RINT_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003277 RTLIB::RINT_F80, RTLIB::RINT_F128,
3278 RTLIB::RINT_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003279 break;
3280 case ISD::FNEARBYINT:
Bill Wendling775db972009-12-23 00:28:23 +00003281 Results.push_back(ExpandFPLibCall(Node, RTLIB::NEARBYINT_F32,
3282 RTLIB::NEARBYINT_F64,
3283 RTLIB::NEARBYINT_F80,
Tim Northover24d315d2013-01-08 17:09:59 +00003284 RTLIB::NEARBYINT_F128,
Bill Wendling775db972009-12-23 00:28:23 +00003285 RTLIB::NEARBYINT_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003286 break;
Hal Finkel41418d12013-08-07 22:49:12 +00003287 case ISD::FROUND:
3288 Results.push_back(ExpandFPLibCall(Node, RTLIB::ROUND_F32,
3289 RTLIB::ROUND_F64,
3290 RTLIB::ROUND_F80,
3291 RTLIB::ROUND_F128,
3292 RTLIB::ROUND_PPCF128));
3293 break;
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003294 case ISD::FPOWI:
Bill Wendling775db972009-12-23 00:28:23 +00003295 Results.push_back(ExpandFPLibCall(Node, RTLIB::POWI_F32, RTLIB::POWI_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003296 RTLIB::POWI_F80, RTLIB::POWI_F128,
3297 RTLIB::POWI_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003298 break;
3299 case ISD::FPOW:
Bill Wendling775db972009-12-23 00:28:23 +00003300 Results.push_back(ExpandFPLibCall(Node, RTLIB::POW_F32, RTLIB::POW_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003301 RTLIB::POW_F80, RTLIB::POW_F128,
3302 RTLIB::POW_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003303 break;
3304 case ISD::FDIV:
Bill Wendling775db972009-12-23 00:28:23 +00003305 Results.push_back(ExpandFPLibCall(Node, RTLIB::DIV_F32, RTLIB::DIV_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003306 RTLIB::DIV_F80, RTLIB::DIV_F128,
3307 RTLIB::DIV_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003308 break;
3309 case ISD::FREM:
Bill Wendling775db972009-12-23 00:28:23 +00003310 Results.push_back(ExpandFPLibCall(Node, RTLIB::REM_F32, RTLIB::REM_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003311 RTLIB::REM_F80, RTLIB::REM_F128,
3312 RTLIB::REM_PPCF128));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003313 break;
Cameron Zwarich33390842011-07-08 21:39:21 +00003314 case ISD::FMA:
3315 Results.push_back(ExpandFPLibCall(Node, RTLIB::FMA_F32, RTLIB::FMA_F64,
Tim Northover24d315d2013-01-08 17:09:59 +00003316 RTLIB::FMA_F80, RTLIB::FMA_F128,
3317 RTLIB::FMA_PPCF128));
Cameron Zwarich33390842011-07-08 21:39:21 +00003318 break;
Anton Korobeynikov927411b2010-03-14 18:42:24 +00003319 case ISD::FP16_TO_FP32:
3320 Results.push_back(ExpandLibCall(RTLIB::FPEXT_F16_F32, Node, false));
3321 break;
3322 case ISD::FP32_TO_FP16:
3323 Results.push_back(ExpandLibCall(RTLIB::FPROUND_F32_F16, Node, false));
3324 break;
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003325 case ISD::ConstantFP: {
3326 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node);
Bill Wendling775db972009-12-23 00:28:23 +00003327 // Check to see if this FP immediate is already legal.
3328 // If this is a legal constant, turn it into a TargetConstantFP node.
Dan Gohman65fd6562011-11-03 21:49:52 +00003329 if (!TLI.isFPImmLegal(CFP->getValueAPF(), Node->getValueType(0)))
3330 Results.push_back(ExpandConstantFP(CFP, true));
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003331 break;
3332 }
Owen Andersonafd3d562012-03-06 00:29:31 +00003333 case ISD::FSUB: {
3334 EVT VT = Node->getValueType(0);
3335 assert(TLI.isOperationLegalOrCustom(ISD::FADD, VT) &&
3336 TLI.isOperationLegalOrCustom(ISD::FNEG, VT) &&
3337 "Don't know how to expand this FP subtraction!");
3338 Tmp1 = DAG.getNode(ISD::FNEG, dl, VT, Node->getOperand(1));
3339 Tmp1 = DAG.getNode(ISD::FADD, dl, VT, Node->getOperand(0), Tmp1);
3340 Results.push_back(Tmp1);
3341 break;
3342 }
Eli Friedman26ea8f92009-05-27 07:05:37 +00003343 case ISD::SUB: {
Owen Andersone50ed302009-08-10 22:56:29 +00003344 EVT VT = Node->getValueType(0);
Eli Friedman26ea8f92009-05-27 07:05:37 +00003345 assert(TLI.isOperationLegalOrCustom(ISD::ADD, VT) &&
3346 TLI.isOperationLegalOrCustom(ISD::XOR, VT) &&
3347 "Don't know how to expand this subtraction!");
3348 Tmp1 = DAG.getNode(ISD::XOR, dl, VT, Node->getOperand(1),
3349 DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT));
Owen Anderson4b6e6752012-05-21 22:39:20 +00003350 Tmp1 = DAG.getNode(ISD::ADD, dl, VT, Tmp1, DAG.getConstant(1, VT));
Bill Wendling775db972009-12-23 00:28:23 +00003351 Results.push_back(DAG.getNode(ISD::ADD, dl, VT, Node->getOperand(0), Tmp1));
Eli Friedman26ea8f92009-05-27 07:05:37 +00003352 break;
3353 }
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003354 case ISD::UREM:
3355 case ISD::SREM: {
Owen Andersone50ed302009-08-10 22:56:29 +00003356 EVT VT = Node->getValueType(0);
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003357 bool isSigned = Node->getOpcode() == ISD::SREM;
3358 unsigned DivOpc = isSigned ? ISD::SDIV : ISD::UDIV;
3359 unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM;
3360 Tmp2 = Node->getOperand(0);
3361 Tmp3 = Node->getOperand(1);
Evan Cheng65279cb2011-04-16 03:08:26 +00003362 if (TLI.isOperationLegalOrCustom(DivRemOpc, VT) ||
3363 (isDivRemLibcallAvailable(Node, isSigned, TLI) &&
Evan Chengd36696c2012-10-12 01:15:47 +00003364 // If div is legal, it's better to do the normal expansion
3365 !TLI.isOperationLegalOrCustom(DivOpc, Node->getValueType(0)) &&
Evan Cheng8ef09682012-06-21 05:56:05 +00003366 useDivRem(Node, isSigned, false))) {
Evan Cheng8688a582013-01-29 02:32:37 +00003367 SDVTList VTs = DAG.getVTList(VT, VT);
Eli Friedman3be2e512009-05-28 03:06:16 +00003368 Tmp1 = DAG.getNode(DivRemOpc, dl, VTs, Tmp2, Tmp3).getValue(1);
3369 } else if (TLI.isOperationLegalOrCustom(DivOpc, VT)) {
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003370 // X % Y -> X-X/Y*Y
3371 Tmp1 = DAG.getNode(DivOpc, dl, VT, Tmp2, Tmp3);
3372 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Tmp3);
3373 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Tmp2, Tmp1);
Evan Cheng65279cb2011-04-16 03:08:26 +00003374 } else if (isSigned)
3375 Tmp1 = ExpandIntLibCall(Node, true,
3376 RTLIB::SREM_I8,
3377 RTLIB::SREM_I16, RTLIB::SREM_I32,
3378 RTLIB::SREM_I64, RTLIB::SREM_I128);
3379 else
3380 Tmp1 = ExpandIntLibCall(Node, false,
3381 RTLIB::UREM_I8,
3382 RTLIB::UREM_I16, RTLIB::UREM_I32,
3383 RTLIB::UREM_I64, RTLIB::UREM_I128);
Eli Friedman26ea8f92009-05-27 07:05:37 +00003384 Results.push_back(Tmp1);
3385 break;
3386 }
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003387 case ISD::UDIV:
3388 case ISD::SDIV: {
3389 bool isSigned = Node->getOpcode() == ISD::SDIV;
3390 unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM;
Owen Andersone50ed302009-08-10 22:56:29 +00003391 EVT VT = Node->getValueType(0);
Eli Friedman26ea8f92009-05-27 07:05:37 +00003392 SDVTList VTs = DAG.getVTList(VT, VT);
Evan Cheng65279cb2011-04-16 03:08:26 +00003393 if (TLI.isOperationLegalOrCustom(DivRemOpc, VT) ||
3394 (isDivRemLibcallAvailable(Node, isSigned, TLI) &&
Evan Cheng8ef09682012-06-21 05:56:05 +00003395 useDivRem(Node, isSigned, true)))
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003396 Tmp1 = DAG.getNode(DivRemOpc, dl, VTs, Node->getOperand(0),
3397 Node->getOperand(1));
Evan Cheng65279cb2011-04-16 03:08:26 +00003398 else if (isSigned)
3399 Tmp1 = ExpandIntLibCall(Node, true,
3400 RTLIB::SDIV_I8,
3401 RTLIB::SDIV_I16, RTLIB::SDIV_I32,
3402 RTLIB::SDIV_I64, RTLIB::SDIV_I128);
3403 else
3404 Tmp1 = ExpandIntLibCall(Node, false,
3405 RTLIB::UDIV_I8,
3406 RTLIB::UDIV_I16, RTLIB::UDIV_I32,
3407 RTLIB::UDIV_I64, RTLIB::UDIV_I128);
Eli Friedman26ea8f92009-05-27 07:05:37 +00003408 Results.push_back(Tmp1);
3409 break;
3410 }
3411 case ISD::MULHU:
3412 case ISD::MULHS: {
3413 unsigned ExpandOpcode = Node->getOpcode() == ISD::MULHU ? ISD::UMUL_LOHI :
3414 ISD::SMUL_LOHI;
Owen Andersone50ed302009-08-10 22:56:29 +00003415 EVT VT = Node->getValueType(0);
Eli Friedman26ea8f92009-05-27 07:05:37 +00003416 SDVTList VTs = DAG.getVTList(VT, VT);
3417 assert(TLI.isOperationLegalOrCustom(ExpandOpcode, VT) &&
3418 "If this wasn't legal, it shouldn't have been created!");
3419 Tmp1 = DAG.getNode(ExpandOpcode, dl, VTs, Node->getOperand(0),
3420 Node->getOperand(1));
3421 Results.push_back(Tmp1.getValue(1));
3422 break;
3423 }
Evan Cheng65279cb2011-04-16 03:08:26 +00003424 case ISD::SDIVREM:
3425 case ISD::UDIVREM:
3426 // Expand into divrem libcall
3427 ExpandDivRemLibCall(Node, Results);
3428 break;
Eli Friedman26ea8f92009-05-27 07:05:37 +00003429 case ISD::MUL: {
Owen Andersone50ed302009-08-10 22:56:29 +00003430 EVT VT = Node->getValueType(0);
Eli Friedman26ea8f92009-05-27 07:05:37 +00003431 SDVTList VTs = DAG.getVTList(VT, VT);
3432 // See if multiply or divide can be lowered using two-result operations.
3433 // We just need the low half of the multiply; try both the signed
3434 // and unsigned forms. If the target supports both SMUL_LOHI and
3435 // UMUL_LOHI, form a preference by checking which forms of plain
3436 // MULH it supports.
3437 bool HasSMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::SMUL_LOHI, VT);
3438 bool HasUMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::UMUL_LOHI, VT);
3439 bool HasMULHS = TLI.isOperationLegalOrCustom(ISD::MULHS, VT);
3440 bool HasMULHU = TLI.isOperationLegalOrCustom(ISD::MULHU, VT);
3441 unsigned OpToUse = 0;
3442 if (HasSMUL_LOHI && !HasMULHS) {
3443 OpToUse = ISD::SMUL_LOHI;
3444 } else if (HasUMUL_LOHI && !HasMULHU) {
3445 OpToUse = ISD::UMUL_LOHI;
3446 } else if (HasSMUL_LOHI) {
3447 OpToUse = ISD::SMUL_LOHI;
3448 } else if (HasUMUL_LOHI) {
3449 OpToUse = ISD::UMUL_LOHI;
3450 }
3451 if (OpToUse) {
Bill Wendling775db972009-12-23 00:28:23 +00003452 Results.push_back(DAG.getNode(OpToUse, dl, VTs, Node->getOperand(0),
3453 Node->getOperand(1)));
Eli Friedman26ea8f92009-05-27 07:05:37 +00003454 break;
3455 }
Anton Korobeynikov8983da72009-11-07 17:14:39 +00003456 Tmp1 = ExpandIntLibCall(Node, false,
3457 RTLIB::MUL_I8,
3458 RTLIB::MUL_I16, RTLIB::MUL_I32,
Eli Friedman26ea8f92009-05-27 07:05:37 +00003459 RTLIB::MUL_I64, RTLIB::MUL_I128);
3460 Results.push_back(Tmp1);
3461 break;
3462 }
Eli Friedman4bc8c712009-05-27 12:20:41 +00003463 case ISD::SADDO:
3464 case ISD::SSUBO: {
3465 SDValue LHS = Node->getOperand(0);
3466 SDValue RHS = Node->getOperand(1);
3467 SDValue Sum = DAG.getNode(Node->getOpcode() == ISD::SADDO ?
3468 ISD::ADD : ISD::SUB, dl, LHS.getValueType(),
3469 LHS, RHS);
3470 Results.push_back(Sum);
Bill Wendling122d06d2009-12-23 00:05:09 +00003471 EVT OType = Node->getValueType(1);
Bill Wendling775db972009-12-23 00:28:23 +00003472
Eli Friedman4bc8c712009-05-27 12:20:41 +00003473 SDValue Zero = DAG.getConstant(0, LHS.getValueType());
3474
3475 // LHSSign -> LHS >= 0
3476 // RHSSign -> RHS >= 0
3477 // SumSign -> Sum >= 0
3478 //
3479 // Add:
3480 // Overflow -> (LHSSign == RHSSign) && (LHSSign != SumSign)
3481 // Sub:
3482 // Overflow -> (LHSSign != RHSSign) && (LHSSign != SumSign)
3483 //
3484 SDValue LHSSign = DAG.getSetCC(dl, OType, LHS, Zero, ISD::SETGE);
3485 SDValue RHSSign = DAG.getSetCC(dl, OType, RHS, Zero, ISD::SETGE);
3486 SDValue SignsMatch = DAG.getSetCC(dl, OType, LHSSign, RHSSign,
3487 Node->getOpcode() == ISD::SADDO ?
3488 ISD::SETEQ : ISD::SETNE);
3489
3490 SDValue SumSign = DAG.getSetCC(dl, OType, Sum, Zero, ISD::SETGE);
3491 SDValue SumSignNE = DAG.getSetCC(dl, OType, LHSSign, SumSign, ISD::SETNE);
3492
3493 SDValue Cmp = DAG.getNode(ISD::AND, dl, OType, SignsMatch, SumSignNE);
3494 Results.push_back(Cmp);
3495 break;
3496 }
3497 case ISD::UADDO:
3498 case ISD::USUBO: {
3499 SDValue LHS = Node->getOperand(0);
3500 SDValue RHS = Node->getOperand(1);
3501 SDValue Sum = DAG.getNode(Node->getOpcode() == ISD::UADDO ?
3502 ISD::ADD : ISD::SUB, dl, LHS.getValueType(),
3503 LHS, RHS);
3504 Results.push_back(Sum);
Bill Wendling775db972009-12-23 00:28:23 +00003505 Results.push_back(DAG.getSetCC(dl, Node->getValueType(1), Sum, LHS,
3506 Node->getOpcode () == ISD::UADDO ?
3507 ISD::SETULT : ISD::SETUGT));
Eli Friedman4bc8c712009-05-27 12:20:41 +00003508 break;
3509 }
Eli Friedmandb3c1692009-06-16 06:58:29 +00003510 case ISD::UMULO:
3511 case ISD::SMULO: {
Owen Andersone50ed302009-08-10 22:56:29 +00003512 EVT VT = Node->getValueType(0);
Eric Christopherabbbfbd2011-04-20 01:19:45 +00003513 EVT WideVT = EVT::getIntegerVT(*DAG.getContext(), VT.getSizeInBits() * 2);
Eli Friedmandb3c1692009-06-16 06:58:29 +00003514 SDValue LHS = Node->getOperand(0);
3515 SDValue RHS = Node->getOperand(1);
3516 SDValue BottomHalf;
3517 SDValue TopHalf;
Nuno Lopesec9d8b02009-12-23 17:48:10 +00003518 static const unsigned Ops[2][3] =
Eli Friedmandb3c1692009-06-16 06:58:29 +00003519 { { ISD::MULHU, ISD::UMUL_LOHI, ISD::ZERO_EXTEND },
3520 { ISD::MULHS, ISD::SMUL_LOHI, ISD::SIGN_EXTEND }};
3521 bool isSigned = Node->getOpcode() == ISD::SMULO;
3522 if (TLI.isOperationLegalOrCustom(Ops[isSigned][0], VT)) {
3523 BottomHalf = DAG.getNode(ISD::MUL, dl, VT, LHS, RHS);
3524 TopHalf = DAG.getNode(Ops[isSigned][0], dl, VT, LHS, RHS);
3525 } else if (TLI.isOperationLegalOrCustom(Ops[isSigned][1], VT)) {
3526 BottomHalf = DAG.getNode(Ops[isSigned][1], dl, DAG.getVTList(VT, VT), LHS,
3527 RHS);
3528 TopHalf = BottomHalf.getValue(1);
Eric Christopher38a18262011-01-20 00:29:24 +00003529 } else if (TLI.isTypeLegal(EVT::getIntegerVT(*DAG.getContext(),
3530 VT.getSizeInBits() * 2))) {
Eli Friedmandb3c1692009-06-16 06:58:29 +00003531 LHS = DAG.getNode(Ops[isSigned][2], dl, WideVT, LHS);
3532 RHS = DAG.getNode(Ops[isSigned][2], dl, WideVT, RHS);
3533 Tmp1 = DAG.getNode(ISD::MUL, dl, WideVT, LHS, RHS);
3534 BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Tmp1,
3535 DAG.getIntPtrConstant(0));
3536 TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Tmp1,
3537 DAG.getIntPtrConstant(1));
Eric Christopher38a18262011-01-20 00:29:24 +00003538 } else {
3539 // We can fall back to a libcall with an illegal type for the MUL if we
3540 // have a libcall big enough.
3541 // Also, we can fall back to a division in some cases, but that's a big
3542 // performance hit in the general case.
Eric Christopher38a18262011-01-20 00:29:24 +00003543 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
3544 if (WideVT == MVT::i16)
3545 LC = RTLIB::MUL_I16;
3546 else if (WideVT == MVT::i32)
3547 LC = RTLIB::MUL_I32;
3548 else if (WideVT == MVT::i64)
3549 LC = RTLIB::MUL_I64;
3550 else if (WideVT == MVT::i128)
3551 LC = RTLIB::MUL_I128;
3552 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Cannot expand this operation!");
Dan Gohmanf316eb72011-05-16 22:09:53 +00003553
3554 // The high part is obtained by SRA'ing all but one of the bits of low
Eric Christopherabbbfbd2011-04-20 01:19:45 +00003555 // part.
3556 unsigned LoSize = VT.getSizeInBits();
3557 SDValue HiLHS = DAG.getNode(ISD::SRA, dl, VT, RHS,
3558 DAG.getConstant(LoSize-1, TLI.getPointerTy()));
3559 SDValue HiRHS = DAG.getNode(ISD::SRA, dl, VT, LHS,
3560 DAG.getConstant(LoSize-1, TLI.getPointerTy()));
Owen Anderson95771af2011-02-25 21:41:48 +00003561
Eric Christopherabbbfbd2011-04-20 01:19:45 +00003562 // Here we're passing the 2 arguments explicitly as 4 arguments that are
3563 // pre-lowered to the correct types. This all depends upon WideVT not
3564 // being a legal type for the architecture and thus has to be split to
3565 // two arguments.
3566 SDValue Args[] = { LHS, HiLHS, RHS, HiRHS };
3567 SDValue Ret = ExpandLibCall(LC, WideVT, Args, 4, isSigned, dl);
3568 BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Ret,
3569 DAG.getIntPtrConstant(0));
3570 TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Ret,
3571 DAG.getIntPtrConstant(1));
Dan Gohman65fd6562011-11-03 21:49:52 +00003572 // Ret is a node with an illegal type. Because such things are not
3573 // generally permitted during this phase of legalization, delete the
3574 // node. The above EXTRACT_ELEMENT nodes should have been folded.
3575 DAG.DeleteNode(Ret.getNode());
Eli Friedmandb3c1692009-06-16 06:58:29 +00003576 }
Dan Gohmanf316eb72011-05-16 22:09:53 +00003577
Eli Friedmandb3c1692009-06-16 06:58:29 +00003578 if (isSigned) {
Owen Anderson95771af2011-02-25 21:41:48 +00003579 Tmp1 = DAG.getConstant(VT.getSizeInBits() - 1,
3580 TLI.getShiftAmountTy(BottomHalf.getValueType()));
Eli Friedmandb3c1692009-06-16 06:58:29 +00003581 Tmp1 = DAG.getNode(ISD::SRA, dl, VT, BottomHalf, Tmp1);
Matt Arsenault225ed702013-05-18 00:21:46 +00003582 TopHalf = DAG.getSetCC(dl, getSetCCResultType(VT), TopHalf, Tmp1,
Eli Friedmandb3c1692009-06-16 06:58:29 +00003583 ISD::SETNE);
3584 } else {
Matt Arsenault225ed702013-05-18 00:21:46 +00003585 TopHalf = DAG.getSetCC(dl, getSetCCResultType(VT), TopHalf,
Eli Friedmandb3c1692009-06-16 06:58:29 +00003586 DAG.getConstant(0, VT), ISD::SETNE);
3587 }
3588 Results.push_back(BottomHalf);
3589 Results.push_back(TopHalf);
3590 break;
3591 }
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003592 case ISD::BUILD_PAIR: {
Owen Andersone50ed302009-08-10 22:56:29 +00003593 EVT PairTy = Node->getValueType(0);
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003594 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, PairTy, Node->getOperand(0));
3595 Tmp2 = DAG.getNode(ISD::ANY_EXTEND, dl, PairTy, Node->getOperand(1));
Bill Wendling775db972009-12-23 00:28:23 +00003596 Tmp2 = DAG.getNode(ISD::SHL, dl, PairTy, Tmp2,
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003597 DAG.getConstant(PairTy.getSizeInBits()/2,
Owen Anderson95771af2011-02-25 21:41:48 +00003598 TLI.getShiftAmountTy(PairTy)));
Bill Wendling775db972009-12-23 00:28:23 +00003599 Results.push_back(DAG.getNode(ISD::OR, dl, PairTy, Tmp1, Tmp2));
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003600 break;
3601 }
Eli Friedman509150f2009-05-27 07:58:35 +00003602 case ISD::SELECT:
3603 Tmp1 = Node->getOperand(0);
3604 Tmp2 = Node->getOperand(1);
3605 Tmp3 = Node->getOperand(2);
Bill Wendling775db972009-12-23 00:28:23 +00003606 if (Tmp1.getOpcode() == ISD::SETCC) {
Eli Friedman509150f2009-05-27 07:58:35 +00003607 Tmp1 = DAG.getSelectCC(dl, Tmp1.getOperand(0), Tmp1.getOperand(1),
3608 Tmp2, Tmp3,
3609 cast<CondCodeSDNode>(Tmp1.getOperand(2))->get());
Bill Wendling775db972009-12-23 00:28:23 +00003610 } else {
Eli Friedman509150f2009-05-27 07:58:35 +00003611 Tmp1 = DAG.getSelectCC(dl, Tmp1,
3612 DAG.getConstant(0, Tmp1.getValueType()),
3613 Tmp2, Tmp3, ISD::SETNE);
Bill Wendling775db972009-12-23 00:28:23 +00003614 }
Eli Friedman509150f2009-05-27 07:58:35 +00003615 Results.push_back(Tmp1);
3616 break;
Eli Friedman4bc8c712009-05-27 12:20:41 +00003617 case ISD::BR_JT: {
3618 SDValue Chain = Node->getOperand(0);
3619 SDValue Table = Node->getOperand(1);
3620 SDValue Index = Node->getOperand(2);
3621
Owen Andersone50ed302009-08-10 22:56:29 +00003622 EVT PTy = TLI.getPointerTy();
Chris Lattner071c62f2010-01-25 23:26:13 +00003623
Micah Villmow3574eca2012-10-08 16:38:25 +00003624 const DataLayout &TD = *TLI.getDataLayout();
Chris Lattner071c62f2010-01-25 23:26:13 +00003625 unsigned EntrySize =
3626 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(TD);
Jim Grosbach6e992612010-07-02 17:41:59 +00003627
Tom Stellardedd08f72013-08-26 15:06:10 +00003628 Index = DAG.getNode(ISD::MUL, dl, Index.getValueType(),
3629 Index, DAG.getConstant(EntrySize, Index.getValueType()));
3630 SDValue Addr = DAG.getNode(ISD::ADD, dl, Index.getValueType(),
3631 Index, Table);
Eli Friedman4bc8c712009-05-27 12:20:41 +00003632
Owen Anderson23b9b192009-08-12 00:36:31 +00003633 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
Stuart Hastingsa9011292011-02-16 16:23:55 +00003634 SDValue LD = DAG.getExtLoad(ISD::SEXTLOAD, dl, PTy, Chain, Addr,
Chris Lattner85ca1062010-09-21 07:32:19 +00003635 MachinePointerInfo::getJumpTable(), MemVT,
David Greene1e559442010-02-15 17:00:31 +00003636 false, false, 0);
Eli Friedman4bc8c712009-05-27 12:20:41 +00003637 Addr = LD;
Dan Gohman55e59c12010-04-19 19:05:59 +00003638 if (TM.getRelocationModel() == Reloc::PIC_) {
Eli Friedman4bc8c712009-05-27 12:20:41 +00003639 // For PIC, the sequence is:
Bill Wendling775db972009-12-23 00:28:23 +00003640 // BRIND(load(Jumptable + index) + RelocBase)
Eli Friedman4bc8c712009-05-27 12:20:41 +00003641 // RelocBase can be JumpTable, GOT or some sort of global base.
3642 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr,
3643 TLI.getPICJumpTableRelocBase(Table, DAG));
3644 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 Tmp1 = DAG.getNode(ISD::BRIND, dl, MVT::Other, LD.getValue(1), Addr);
Eli Friedman4bc8c712009-05-27 12:20:41 +00003646 Results.push_back(Tmp1);
3647 break;
3648 }
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003649 case ISD::BRCOND:
3650 // Expand brcond's setcc into its constituent parts and create a BR_CC
3651 // Node.
3652 Tmp1 = Node->getOperand(0);
3653 Tmp2 = Node->getOperand(1);
Bill Wendling775db972009-12-23 00:28:23 +00003654 if (Tmp2.getOpcode() == ISD::SETCC) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 Tmp1 = DAG.getNode(ISD::BR_CC, dl, MVT::Other,
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003656 Tmp1, Tmp2.getOperand(2),
3657 Tmp2.getOperand(0), Tmp2.getOperand(1),
3658 Node->getOperand(2));
Bill Wendling775db972009-12-23 00:28:23 +00003659 } else {
Stuart Hastings88882242011-05-13 00:51:54 +00003660 // We test only the i1 bit. Skip the AND if UNDEF.
3661 Tmp3 = (Tmp2.getOpcode() == ISD::UNDEF) ? Tmp2 :
3662 DAG.getNode(ISD::AND, dl, Tmp2.getValueType(), Tmp2,
3663 DAG.getConstant(1, Tmp2.getValueType()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 Tmp1 = DAG.getNode(ISD::BR_CC, dl, MVT::Other, Tmp1,
Stuart Hastings88882242011-05-13 00:51:54 +00003665 DAG.getCondCode(ISD::SETNE), Tmp3,
3666 DAG.getConstant(0, Tmp3.getValueType()),
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003667 Node->getOperand(2));
Bill Wendling775db972009-12-23 00:28:23 +00003668 }
Eli Friedmanf6f20a72009-05-27 07:32:27 +00003669 Results.push_back(Tmp1);
3670 break;
Eli Friedmanad754602009-05-28 03:56:57 +00003671 case ISD::SETCC: {
3672 Tmp1 = Node->getOperand(0);
3673 Tmp2 = Node->getOperand(1);
3674 Tmp3 = Node->getOperand(2);
Tom Stellard8a9879a2013-09-28 02:50:32 +00003675 bool Legalized = LegalizeSetCCCondCode(Node->getValueType(0), Tmp1, Tmp2,
3676 Tmp3, dl);
Eli Friedmanad754602009-05-28 03:56:57 +00003677
Tom Stellard8a9879a2013-09-28 02:50:32 +00003678 if (Legalized) {
3679 // If we exapanded the SETCC by swapping LHS and RHS, create a new SETCC
Tom Stellard20a3bc62013-10-01 02:09:00 +00003680 // node.
Tom Stellard8a9879a2013-09-28 02:50:32 +00003681 if (Tmp3.getNode())
3682 Tmp1 = DAG.getNode(ISD::SETCC, dl, Node->getValueType(0),
3683 Tmp1, Tmp2, Tmp3);
3684
Eli Friedmanad754602009-05-28 03:56:57 +00003685 Results.push_back(Tmp1);
3686 break;
3687 }
3688
3689 // Otherwise, SETCC for the given comparison type must be completely
3690 // illegal; expand it into a SELECT_CC.
Owen Andersone50ed302009-08-10 22:56:29 +00003691 EVT VT = Node->getValueType(0);
Tom Stellard03abf2f2013-03-08 15:37:02 +00003692 int TrueValue;
Benjamin Kramer7a580992013-03-08 17:03:19 +00003693 switch (TLI.getBooleanContents(VT.isVector())) {
Tom Stellard03abf2f2013-03-08 15:37:02 +00003694 case TargetLowering::ZeroOrOneBooleanContent:
3695 case TargetLowering::UndefinedBooleanContent:
3696 TrueValue = 1;
3697 break;
3698 case TargetLowering::ZeroOrNegativeOneBooleanContent:
3699 TrueValue = -1;
3700 break;
3701 }
Eli Friedmanad754602009-05-28 03:56:57 +00003702 Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, VT, Tmp1, Tmp2,
Tom Stellard03abf2f2013-03-08 15:37:02 +00003703 DAG.getConstant(TrueValue, VT), DAG.getConstant(0, VT),
3704 Tmp3);
Eli Friedmanad754602009-05-28 03:56:57 +00003705 Results.push_back(Tmp1);
3706 break;
3707 }
Eli Friedmanbbdd9032009-05-28 20:40:34 +00003708 case ISD::SELECT_CC: {
3709 Tmp1 = Node->getOperand(0); // LHS
3710 Tmp2 = Node->getOperand(1); // RHS
3711 Tmp3 = Node->getOperand(2); // True
3712 Tmp4 = Node->getOperand(3); // False
3713 SDValue CC = Node->getOperand(4);
3714
Tom Stellardbbafe422013-09-28 02:50:43 +00003715 bool Legalized = false;
3716 // Try to legalize by inverting the condition. This is for targets that
3717 // might support an ordered version of a condition, but not the unordered
3718 // version (or vice versa).
3719 ISD::CondCode InvCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
3720 Tmp1.getValueType().isInteger());
3721 if (TLI.isCondCodeLegal(InvCC, Tmp1.getSimpleValueType())) {
3722 // Use the new condition code and swap true and false
3723 Legalized = true;
3724 Tmp1 = DAG.getSelectCC(dl, Tmp1, Tmp2, Tmp4, Tmp3, InvCC);
Tom Stellard8a9879a2013-09-28 02:50:32 +00003725 } else {
Tom Stellardbbafe422013-09-28 02:50:43 +00003726 // If The inverse is not legal, then try to swap the arguments using
3727 // the inverse condition code.
3728 ISD::CondCode SwapInvCC = ISD::getSetCCSwappedOperands(InvCC);
3729 if (TLI.isCondCodeLegal(SwapInvCC, Tmp1.getSimpleValueType())) {
3730 // The swapped inverse condition is legal, so swap true and false,
3731 // lhs and rhs.
3732 Legalized = true;
3733 Tmp1 = DAG.getSelectCC(dl, Tmp2, Tmp1, Tmp4, Tmp3, SwapInvCC);
3734 }
3735 }
3736
3737 if (!Legalized) {
3738 Legalized = LegalizeSetCCCondCode(
3739 getSetCCResultType(Tmp1.getValueType()), Tmp1, Tmp2, CC, dl);
3740
3741 assert(Legalized && "Can't legalize SELECT_CC with legal condition!");
3742 // If we exapanded the SETCC by swapping LHS and RHS, create a new
3743 // SELECT_CC node.
3744 if (CC.getNode()) {
3745 Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, Node->getValueType(0),
3746 Tmp1, Tmp2, Tmp3, Tmp4, CC);
3747 } else {
3748 Tmp2 = DAG.getConstant(0, Tmp1.getValueType());
3749 CC = DAG.getCondCode(ISD::SETNE);
3750 Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, Node->getValueType(0), Tmp1, Tmp2,
3751 Tmp3, Tmp4, CC);
3752 }
Tom Stellard8a9879a2013-09-28 02:50:32 +00003753 }
Eli Friedmanbbdd9032009-05-28 20:40:34 +00003754 Results.push_back(Tmp1);
3755 break;
3756 }
3757 case ISD::BR_CC: {
3758 Tmp1 = Node->getOperand(0); // Chain
3759 Tmp2 = Node->getOperand(2); // LHS
3760 Tmp3 = Node->getOperand(3); // RHS
3761 Tmp4 = Node->getOperand(1); // CC
3762
Tom Stellard8a9879a2013-09-28 02:50:32 +00003763 bool Legalized = LegalizeSetCCCondCode(getSetCCResultType(
3764 Tmp2.getValueType()), Tmp2, Tmp3, Tmp4, dl);
Tom Stellard8034d712013-09-28 03:10:17 +00003765 (void)Legalized;
Tom Stellard8a9879a2013-09-28 02:50:32 +00003766 assert(Legalized && "Can't legalize BR_CC with legal condition!");
Eli Friedmanbbdd9032009-05-28 20:40:34 +00003767
Tom Stellard8a9879a2013-09-28 02:50:32 +00003768 // If we exapanded the SETCC by swapping LHS and RHS, create a new BR_CC
3769 // node.
3770 if (Tmp4.getNode()) {
3771 Tmp1 = DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0), Tmp1,
3772 Tmp4, Tmp2, Tmp3, Node->getOperand(4));
3773 } else {
3774 Tmp3 = DAG.getConstant(0, Tmp2.getValueType());
3775 Tmp4 = DAG.getCondCode(ISD::SETNE);
3776 Tmp1 = DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0), Tmp1, Tmp4, Tmp2,
3777 Tmp3, Node->getOperand(4));
3778 }
Eli Friedmanbbdd9032009-05-28 20:40:34 +00003779 Results.push_back(Tmp1);
3780 break;
3781 }
Dan Gohman65fd6562011-11-03 21:49:52 +00003782 case ISD::BUILD_VECTOR:
3783 Results.push_back(ExpandBUILD_VECTOR(Node));
3784 break;
3785 case ISD::SRA:
3786 case ISD::SRL:
3787 case ISD::SHL: {
3788 // Scalarize vector SRA/SRL/SHL.
3789 EVT VT = Node->getValueType(0);
3790 assert(VT.isVector() && "Unable to legalize non-vector shift");
3791 assert(TLI.isTypeLegal(VT.getScalarType())&& "Element type must be legal");
3792 unsigned NumElem = VT.getVectorNumElements();
3793
3794 SmallVector<SDValue, 8> Scalars;
3795 for (unsigned Idx = 0; Idx < NumElem; Idx++) {
3796 SDValue Ex = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
3797 VT.getScalarType(),
Tom Stellard425b76c2013-08-05 22:22:01 +00003798 Node->getOperand(0), DAG.getConstant(Idx,
3799 TLI.getVectorIdxTy()));
Dan Gohman65fd6562011-11-03 21:49:52 +00003800 SDValue Sh = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
3801 VT.getScalarType(),
Tom Stellard425b76c2013-08-05 22:22:01 +00003802 Node->getOperand(1), DAG.getConstant(Idx,
3803 TLI.getVectorIdxTy()));
Dan Gohman65fd6562011-11-03 21:49:52 +00003804 Scalars.push_back(DAG.getNode(Node->getOpcode(), dl,
3805 VT.getScalarType(), Ex, Sh));
3806 }
3807 SDValue Result =
3808 DAG.getNode(ISD::BUILD_VECTOR, dl, Node->getValueType(0),
3809 &Scalars[0], Scalars.size());
Eli Friedman0e3642a2011-11-11 23:58:27 +00003810 ReplaceNode(SDValue(Node, 0), Result);
Dan Gohman65fd6562011-11-03 21:49:52 +00003811 break;
3812 }
Eli Friedman3f727d62009-05-27 02:16:40 +00003813 case ISD::GLOBAL_OFFSET_TABLE:
3814 case ISD::GlobalAddress:
3815 case ISD::GlobalTLSAddress:
3816 case ISD::ExternalSymbol:
3817 case ISD::ConstantPool:
3818 case ISD::JumpTable:
3819 case ISD::INTRINSIC_W_CHAIN:
3820 case ISD::INTRINSIC_WO_CHAIN:
3821 case ISD::INTRINSIC_VOID:
3822 // FIXME: Custom lowering for these operations shouldn't return null!
Eli Friedman3f727d62009-05-27 02:16:40 +00003823 break;
Eli Friedman8c377c72009-05-27 01:25:56 +00003824 }
Dan Gohman65fd6562011-11-03 21:49:52 +00003825
3826 // Replace the original node with the legalized result.
Eli Friedman0e3642a2011-11-11 23:58:27 +00003827 if (!Results.empty())
3828 ReplaceNode(Node, Results.data());
Eli Friedman8c377c72009-05-27 01:25:56 +00003829}
Dan Gohman65fd6562011-11-03 21:49:52 +00003830
3831void SelectionDAGLegalize::PromoteNode(SDNode *Node) {
3832 SmallVector<SDValue, 8> Results;
Patrik Hagglund319bb392012-12-19 11:21:04 +00003833 MVT OVT = Node->getSimpleValueType(0);
Eli Friedman8c377c72009-05-27 01:25:56 +00003834 if (Node->getOpcode() == ISD::UINT_TO_FP ||
Eli Friedmana64eb922009-07-17 05:16:04 +00003835 Node->getOpcode() == ISD::SINT_TO_FP ||
Bill Wendling775db972009-12-23 00:28:23 +00003836 Node->getOpcode() == ISD::SETCC) {
Patrik Hagglund319bb392012-12-19 11:21:04 +00003837 OVT = Node->getOperand(0).getSimpleValueType();
Bill Wendling775db972009-12-23 00:28:23 +00003838 }
Patrik Hagglund319bb392012-12-19 11:21:04 +00003839 MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00003840 SDLoc dl(Node);
Eli Friedman509150f2009-05-27 07:58:35 +00003841 SDValue Tmp1, Tmp2, Tmp3;
Eli Friedman8c377c72009-05-27 01:25:56 +00003842 switch (Node->getOpcode()) {
3843 case ISD::CTTZ:
Chandler Carruth63974b22011-12-13 01:56:10 +00003844 case ISD::CTTZ_ZERO_UNDEF:
Eli Friedman8c377c72009-05-27 01:25:56 +00003845 case ISD::CTLZ:
Chandler Carruth63974b22011-12-13 01:56:10 +00003846 case ISD::CTLZ_ZERO_UNDEF:
Eli Friedman8c377c72009-05-27 01:25:56 +00003847 case ISD::CTPOP:
3848 // Zero extend the argument.
3849 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Node->getOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00003850 // Perform the larger operation. For CTPOP and CTTZ_ZERO_UNDEF, this is
3851 // already the correct result.
Jakob Stoklund Olesen9a4ba452009-07-12 17:43:20 +00003852 Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
Eli Friedman8c377c72009-05-27 01:25:56 +00003853 if (Node->getOpcode() == ISD::CTTZ) {
Chandler Carruth63974b22011-12-13 01:56:10 +00003854 // FIXME: This should set a bit in the zero extended value instead.
Matt Arsenault225ed702013-05-18 00:21:46 +00003855 Tmp2 = DAG.getSetCC(dl, getSetCCResultType(NVT),
Eli Friedman8c377c72009-05-27 01:25:56 +00003856 Tmp1, DAG.getConstant(NVT.getSizeInBits(), NVT),
3857 ISD::SETEQ);
Matt Arsenaultb05e4772013-06-14 22:04:37 +00003858 Tmp1 = DAG.getSelect(dl, NVT, Tmp2,
3859 DAG.getConstant(OVT.getSizeInBits(), NVT), Tmp1);
Chandler Carruth63974b22011-12-13 01:56:10 +00003860 } else if (Node->getOpcode() == ISD::CTLZ ||
3861 Node->getOpcode() == ISD::CTLZ_ZERO_UNDEF) {
Eli Friedman8c377c72009-05-27 01:25:56 +00003862 // Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT))
3863 Tmp1 = DAG.getNode(ISD::SUB, dl, NVT, Tmp1,
3864 DAG.getConstant(NVT.getSizeInBits() -
3865 OVT.getSizeInBits(), NVT));
3866 }
Bill Wendling775db972009-12-23 00:28:23 +00003867 Results.push_back(DAG.getNode(ISD::TRUNCATE, dl, OVT, Tmp1));
Eli Friedman8c377c72009-05-27 01:25:56 +00003868 break;
3869 case ISD::BSWAP: {
3870 unsigned DiffBits = NVT.getSizeInBits() - OVT.getSizeInBits();
Bill Wendling167bea72009-12-22 22:53:39 +00003871 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Node->getOperand(0));
Bill Wendling775db972009-12-23 00:28:23 +00003872 Tmp1 = DAG.getNode(ISD::BSWAP, dl, NVT, Tmp1);
3873 Tmp1 = DAG.getNode(ISD::SRL, dl, NVT, Tmp1,
Owen Anderson95771af2011-02-25 21:41:48 +00003874 DAG.getConstant(DiffBits, TLI.getShiftAmountTy(NVT)));
Bill Wendling775db972009-12-23 00:28:23 +00003875 Results.push_back(Tmp1);
Eli Friedman8c377c72009-05-27 01:25:56 +00003876 break;
3877 }
3878 case ISD::FP_TO_UINT:
3879 case ISD::FP_TO_SINT:
3880 Tmp1 = PromoteLegalFP_TO_INT(Node->getOperand(0), Node->getValueType(0),
3881 Node->getOpcode() == ISD::FP_TO_SINT, dl);
3882 Results.push_back(Tmp1);
3883 break;
3884 case ISD::UINT_TO_FP:
3885 case ISD::SINT_TO_FP:
3886 Tmp1 = PromoteLegalINT_TO_FP(Node->getOperand(0), Node->getValueType(0),
3887 Node->getOpcode() == ISD::SINT_TO_FP, dl);
3888 Results.push_back(Tmp1);
3889 break;
Hal Finkel5194d6d2012-03-24 03:53:52 +00003890 case ISD::VAARG: {
3891 SDValue Chain = Node->getOperand(0); // Get the chain.
3892 SDValue Ptr = Node->getOperand(1); // Get the pointer.
3893
3894 unsigned TruncOp;
3895 if (OVT.isVector()) {
3896 TruncOp = ISD::BITCAST;
3897 } else {
3898 assert(OVT.isInteger()
3899 && "VAARG promotion is supported only for vectors or integer types");
3900 TruncOp = ISD::TRUNCATE;
3901 }
3902
3903 // Perform the larger operation, then convert back
3904 Tmp1 = DAG.getVAArg(NVT, dl, Chain, Ptr, Node->getOperand(2),
3905 Node->getConstantOperandVal(3));
3906 Chain = Tmp1.getValue(1);
3907
3908 Tmp2 = DAG.getNode(TruncOp, dl, OVT, Tmp1);
3909
3910 // Modified the chain result - switch anything that used the old chain to
3911 // use the new one.
3912 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), Tmp2);
3913 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), Chain);
3914 ReplacedNode(Node);
3915 break;
3916 }
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003917 case ISD::AND:
3918 case ISD::OR:
Jakob Stoklund Olesenc8ca3ae2009-07-12 18:10:18 +00003919 case ISD::XOR: {
3920 unsigned ExtOp, TruncOp;
3921 if (OVT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003922 ExtOp = ISD::BITCAST;
3923 TruncOp = ISD::BITCAST;
Chris Lattner35a38932010-04-07 23:47:51 +00003924 } else {
3925 assert(OVT.isInteger() && "Cannot promote logic operation");
Jakob Stoklund Olesenc8ca3ae2009-07-12 18:10:18 +00003926 ExtOp = ISD::ANY_EXTEND;
3927 TruncOp = ISD::TRUNCATE;
Jakob Stoklund Olesenc8ca3ae2009-07-12 18:10:18 +00003928 }
3929 // Promote each of the values to the new type.
3930 Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(0));
3931 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
3932 // Perform the larger operation, then convert back
Bill Wendling775db972009-12-23 00:28:23 +00003933 Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
3934 Results.push_back(DAG.getNode(TruncOp, dl, OVT, Tmp1));
Eli Friedmanf6b23bf2009-05-27 03:33:44 +00003935 break;
Jakob Stoklund Olesenc8ca3ae2009-07-12 18:10:18 +00003936 }
3937 case ISD::SELECT: {
Eli Friedman509150f2009-05-27 07:58:35 +00003938 unsigned ExtOp, TruncOp;
Eli Friedman4bc8c712009-05-27 12:20:41 +00003939 if (Node->getValueType(0).isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003940 ExtOp = ISD::BITCAST;
3941 TruncOp = ISD::BITCAST;
Eli Friedman4bc8c712009-05-27 12:20:41 +00003942 } else if (Node->getValueType(0).isInteger()) {
Eli Friedman509150f2009-05-27 07:58:35 +00003943 ExtOp = ISD::ANY_EXTEND;
3944 TruncOp = ISD::TRUNCATE;
3945 } else {
3946 ExtOp = ISD::FP_EXTEND;
3947 TruncOp = ISD::FP_ROUND;
3948 }
3949 Tmp1 = Node->getOperand(0);
3950 // Promote each of the values to the new type.
3951 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
3952 Tmp3 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(2));
3953 // Perform the larger operation, then round down.
Matt Arsenaultb05e4772013-06-14 22:04:37 +00003954 Tmp1 = DAG.getSelect(dl, NVT, Tmp1, Tmp2, Tmp3);
Eli Friedman509150f2009-05-27 07:58:35 +00003955 if (TruncOp != ISD::FP_ROUND)
Bill Wendling775db972009-12-23 00:28:23 +00003956 Tmp1 = DAG.getNode(TruncOp, dl, Node->getValueType(0), Tmp1);
Eli Friedman509150f2009-05-27 07:58:35 +00003957 else
Bill Wendling775db972009-12-23 00:28:23 +00003958 Tmp1 = DAG.getNode(TruncOp, dl, Node->getValueType(0), Tmp1,
Eli Friedman509150f2009-05-27 07:58:35 +00003959 DAG.getIntPtrConstant(0));
Bill Wendling775db972009-12-23 00:28:23 +00003960 Results.push_back(Tmp1);
Eli Friedman509150f2009-05-27 07:58:35 +00003961 break;
Jakob Stoklund Olesenc8ca3ae2009-07-12 18:10:18 +00003962 }
Eli Friedman509150f2009-05-27 07:58:35 +00003963 case ISD::VECTOR_SHUFFLE: {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003964 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Node)->getMask();
Eli Friedman509150f2009-05-27 07:58:35 +00003965
3966 // Cast the two input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003967 Tmp1 = DAG.getNode(ISD::BITCAST, dl, NVT, Node->getOperand(0));
3968 Tmp2 = DAG.getNode(ISD::BITCAST, dl, NVT, Node->getOperand(1));
Eli Friedman509150f2009-05-27 07:58:35 +00003969
3970 // Convert the shuffle mask to the right # elements.
Bill Wendling775db972009-12-23 00:28:23 +00003971 Tmp1 = ShuffleWithNarrowerEltType(NVT, OVT, dl, Tmp1, Tmp2, Mask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003972 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OVT, Tmp1);
Eli Friedman509150f2009-05-27 07:58:35 +00003973 Results.push_back(Tmp1);
3974 break;
3975 }
Eli Friedmanad754602009-05-28 03:56:57 +00003976 case ISD::SETCC: {
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00003977 unsigned ExtOp = ISD::FP_EXTEND;
3978 if (NVT.isInteger()) {
3979 ISD::CondCode CCCode =
3980 cast<CondCodeSDNode>(Node->getOperand(2))->get();
3981 ExtOp = isSignedIntSetCC(CCCode) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Eli Friedmanad754602009-05-28 03:56:57 +00003982 }
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00003983 Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(0));
3984 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
Eli Friedmanad754602009-05-28 03:56:57 +00003985 Results.push_back(DAG.getNode(ISD::SETCC, dl, Node->getValueType(0),
3986 Tmp1, Tmp2, Node->getOperand(2)));
3987 break;
3988 }
Pete Coopercfe29982012-03-19 23:38:12 +00003989 case ISD::FDIV:
Pete Cooper9751b812012-04-04 19:36:31 +00003990 case ISD::FREM:
Pete Cooperd578b902012-01-12 21:46:18 +00003991 case ISD::FPOW: {
3992 Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
3993 Tmp2 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(1));
Pete Coopercfe29982012-03-19 23:38:12 +00003994 Tmp3 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
Pete Cooperd578b902012-01-12 21:46:18 +00003995 Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT,
3996 Tmp3, DAG.getIntPtrConstant(0)));
3997 break;
3998 }
3999 case ISD::FLOG2:
4000 case ISD::FEXP2:
4001 case ISD::FLOG:
4002 case ISD::FEXP: {
4003 Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4004 Tmp2 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
4005 Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT,
4006 Tmp2, DAG.getIntPtrConstant(0)));
4007 break;
4008 }
Eli Friedman8c377c72009-05-27 01:25:56 +00004009 }
Dan Gohman65fd6562011-11-03 21:49:52 +00004010
4011 // Replace the original node with the legalized result.
Eli Friedman0e3642a2011-11-11 23:58:27 +00004012 if (!Results.empty())
4013 ReplaceNode(Node, Results.data());
Eli Friedman8c377c72009-05-27 01:25:56 +00004014}
4015
Chris Lattner3e928bb2005-01-07 07:47:09 +00004016// SelectionDAG::Legalize - This is the entry point for the file.
4017//
Dan Gohman975716a2011-05-16 22:19:54 +00004018void SelectionDAG::Legalize() {
Chris Lattner3e928bb2005-01-07 07:47:09 +00004019 /// run - This is the main entry point to this class.
4020 ///
Dan Gohman975716a2011-05-16 22:19:54 +00004021 SelectionDAGLegalize(*this).LegalizeDAG();
Chris Lattner3e928bb2005-01-07 07:47:09 +00004022}