blob: 5846aad72e2caf3b68c80b64d810a601f192cd33 [file] [log] [blame]
Scott Michel66377522007-12-04 22:35:58 +00001//===- SPUInstrInfo.cpp - Cell SPU Instruction Information ------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by a team from the Computer Systems Research
Scott Michel2466c372007-12-05 01:40:25 +00006// Department at The Aerospace Corporation and is distributed under the
7// University of Illinois Open Source License. See LICENSE.TXT for details.
Scott Michel66377522007-12-04 22:35:58 +00008//
9//===----------------------------------------------------------------------===//
10//
11// This file contains the Cell SPU implementation of the TargetInstrInfo class.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SPURegisterNames.h"
16#include "SPUInstrInfo.h"
17#include "SPUTargetMachine.h"
18#include "SPUGenInstrInfo.inc"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include <iostream>
21
22using namespace llvm;
23
24SPUInstrInfo::SPUInstrInfo(SPUTargetMachine &tm)
25 : TargetInstrInfo(SPUInsts, sizeof(SPUInsts)/sizeof(SPUInsts[0])),
26 TM(tm),
27 RI(*TM.getSubtargetImpl(), *this)
28{
29 /* NOP */
30}
31
32/// getPointerRegClass - Return the register class to use to hold pointers.
33/// This is used for addressing modes.
34const TargetRegisterClass *
35SPUInstrInfo::getPointerRegClass() const
36{
37 return &SPU::R32CRegClass;
38}
39
40bool
41SPUInstrInfo::isMoveInstr(const MachineInstr& MI,
42 unsigned& sourceReg,
43 unsigned& destReg) const {
44 // Primarily, ORI and OR are generated by copyRegToReg. But, there are other
45 // cases where we can safely say that what's being done is really a move
46 // (see how PowerPC does this -- it's the model for this code too.)
47 switch (MI.getOpcode()) {
48 default:
49 break;
50 case SPU::ORIv4i32:
51 case SPU::ORIr32:
52 case SPU::ORIf64:
53 case SPU::ORIf32:
54 case SPU::ORIr64:
55 case SPU::ORHIv8i16:
56 case SPU::ORHIr16:
Scott Michel504c3692007-12-17 22:32:34 +000057 case SPU::ORHI1To2:
Scott Michel66377522007-12-04 22:35:58 +000058 case SPU::ORBIv16i8:
Scott Michel504c3692007-12-17 22:32:34 +000059 case SPU::ORBIr8:
Scott Michel66377522007-12-04 22:35:58 +000060 case SPU::ORI2To4:
Scott Michel504c3692007-12-17 22:32:34 +000061 case SPU::ORI1To4:
Scott Michel66377522007-12-04 22:35:58 +000062 case SPU::AHIvec:
63 case SPU::AHIr16:
64 case SPU::AIvec:
65 case SPU::AIr32:
66 assert(MI.getNumOperands() == 3 &&
67 MI.getOperand(0).isRegister() &&
68 MI.getOperand(1).isRegister() &&
69 MI.getOperand(2).isImmediate() &&
70 "invalid SPU ORI/ORHI/ORBI/AHI/AI/SFI/SFHI instruction!");
71 if (MI.getOperand(2).getImmedValue() == 0) {
72 sourceReg = MI.getOperand(1).getReg();
73 destReg = MI.getOperand(0).getReg();
74 return true;
75 }
76 break;
77#if 0
78 case SPU::ORIf64:
79 case SPU::ORIf32:
80 // Special case because there's no third immediate operand to the
81 // instruction (the constant is embedded in the instruction)
82 assert(MI.getOperand(0).isRegister() &&
83 MI.getOperand(1).isRegister() &&
84 "ORIf32/f64: operands not registers");
85 sourceReg = MI.getOperand(1).getReg();
86 destReg = MI.getOperand(0).getReg();
87 return true;
88#endif
89 // case SPU::ORv16i8_i8:
90 case SPU::ORv8i16_i16:
91 case SPU::ORv4i32_i32:
92 case SPU::ORv2i64_i64:
93 case SPU::ORv4f32_f32:
94 case SPU::ORv2f64_f64:
95 // case SPU::ORi8_v16i8:
96 case SPU::ORi16_v8i16:
97 case SPU::ORi32_v4i32:
98 case SPU::ORi64_v2i64:
99 case SPU::ORf32_v4f32:
100 case SPU::ORf64_v2f64:
101 case SPU::ORv16i8:
102 case SPU::ORv8i16:
103 case SPU::ORv4i32:
104 case SPU::ORr32:
105 case SPU::ORr64:
106 case SPU::ORgprc:
107 assert(MI.getNumOperands() == 3 &&
108 MI.getOperand(0).isRegister() &&
109 MI.getOperand(1).isRegister() &&
110 MI.getOperand(2).isRegister() &&
111 "invalid SPU OR(vec|r32|r64|gprc) instruction!");
112 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
113 sourceReg = MI.getOperand(1).getReg();
114 destReg = MI.getOperand(0).getReg();
115 return true;
116 }
117 break;
118 }
119
120 return false;
121}
122
123unsigned
124SPUInstrInfo::isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const {
125 switch (MI->getOpcode()) {
126 default: break;
127 case SPU::LQDv16i8:
128 case SPU::LQDv8i16:
129 case SPU::LQDv4i32:
130 case SPU::LQDv4f32:
131 case SPU::LQDv2f64:
132 case SPU::LQDr128:
133 case SPU::LQDr64:
134 case SPU::LQDr32:
135 case SPU::LQDr16:
136 case SPU::LQXv4i32:
137 case SPU::LQXr128:
138 case SPU::LQXr64:
139 case SPU::LQXr32:
140 case SPU::LQXr16:
141 if (MI->getOperand(1).isImmediate() && !MI->getOperand(1).getImmedValue() &&
142 MI->getOperand(2).isFrameIndex()) {
143 FrameIndex = MI->getOperand(2).getFrameIndex();
144 return MI->getOperand(0).getReg();
145 }
146 break;
147 }
148 return 0;
149}
150
151unsigned
152SPUInstrInfo::isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const {
153 switch (MI->getOpcode()) {
154 default: break;
155 case SPU::STQDv16i8:
156 case SPU::STQDv8i16:
157 case SPU::STQDv4i32:
158 case SPU::STQDv4f32:
159 case SPU::STQDv2f64:
160 case SPU::STQDr128:
161 case SPU::STQDr64:
162 case SPU::STQDr32:
163 case SPU::STQDr16:
164 // case SPU::STQDr8:
165 case SPU::STQXv16i8:
166 case SPU::STQXv8i16:
167 case SPU::STQXv4i32:
168 case SPU::STQXv4f32:
169 case SPU::STQXv2f64:
170 case SPU::STQXr128:
171 case SPU::STQXr64:
172 case SPU::STQXr32:
173 case SPU::STQXr16:
174 // case SPU::STQXr8:
175 if (MI->getOperand(1).isImmediate() && !MI->getOperand(1).getImmedValue() &&
176 MI->getOperand(2).isFrameIndex()) {
177 FrameIndex = MI->getOperand(2).getFrameIndex();
178 return MI->getOperand(0).getReg();
179 }
180 break;
181 }
182 return 0;
183}