blob: a5b161fbefa8a34121d136fb535c7b40bfa83d4a [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Jim Laskey44c3b9f2007-01-26 21:22:28 +000029#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
Nate Begeman37efe672006-04-22 18:53:45 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000034#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000035#include "llvm/CodeGen/SelectionDAG.h"
36#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerfa577022005-09-13 19:30:54 +000037#include "llvm/Target/MRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000038#include "llvm/Target/TargetData.h"
39#include "llvm/Target/TargetFrameInfo.h"
40#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetLowering.h"
42#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000043#include "llvm/Target/TargetOptions.h"
Chris Lattner7c0104b2005-11-09 04:45:33 +000044#include "llvm/Support/MathExtras.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000045#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000046#include "llvm/Support/Compiler.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000047#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000048using namespace llvm;
49
Chris Lattnerda8abb02005-09-01 18:44:10 +000050#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000051static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000052ViewISelDAGs("view-isel-dags", cl::Hidden,
53 cl::desc("Pop up a window to show isel dags as they are selected"));
54static cl::opt<bool>
55ViewSchedDAGs("view-sched-dags", cl::Hidden,
56 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000057static cl::opt<bool>
58ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
59 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000060#else
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000061static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0, ViewSUnitDAGs = 0;
Chris Lattner7944d9d2005-01-12 03:41:21 +000062#endif
63
Jim Laskeyeb577ba2006-08-02 12:30:23 +000064//===---------------------------------------------------------------------===//
65///
66/// RegisterScheduler class - Track the registration of instruction schedulers.
67///
68//===---------------------------------------------------------------------===//
69MachinePassRegistry RegisterScheduler::Registry;
70
71//===---------------------------------------------------------------------===//
72///
73/// ISHeuristic command line option for instruction schedulers.
74///
75//===---------------------------------------------------------------------===//
Evan Cheng4ef10862006-01-23 07:01:07 +000076namespace {
Jim Laskeyeb577ba2006-08-02 12:30:23 +000077 cl::opt<RegisterScheduler::FunctionPassCtor, false,
78 RegisterPassParser<RegisterScheduler> >
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000079 ISHeuristic("pre-RA-sched",
Chris Lattner3700f902006-08-03 00:18:59 +000080 cl::init(&createDefaultScheduler),
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000081 cl::desc("Instruction schedulers available (before register allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +000082
Jim Laskey9ff542f2006-08-01 18:29:48 +000083 static RegisterScheduler
Jim Laskey9373beb2006-08-01 19:14:14 +000084 defaultListDAGScheduler("default", " Best scheduler for the target",
85 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +000086} // namespace
87
Chris Lattnerbf996f12007-04-30 17:29:31 +000088namespace { struct AsmOperandInfo; }
89
Chris Lattner864635a2006-02-22 22:37:12 +000090namespace {
91 /// RegsForValue - This struct represents the physical registers that a
92 /// particular value is assigned and the type information about the value.
93 /// This is needed because values can be promoted into larger registers and
94 /// expanded into multiple smaller registers than the value.
Chris Lattner95255282006-06-28 23:17:24 +000095 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohmanb6f5b002007-06-28 23:29:44 +000096 /// Regs - This list holds the register (for legal and promoted values)
Chris Lattner864635a2006-02-22 22:37:12 +000097 /// or register set (for expanded values) that the value should be assigned
98 /// to.
99 std::vector<unsigned> Regs;
100
101 /// RegVT - The value type of each register.
102 ///
103 MVT::ValueType RegVT;
104
105 /// ValueVT - The value type of the LLVM value, which may be promoted from
106 /// RegVT or made from merging the two expanded parts.
107 MVT::ValueType ValueVT;
108
109 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
110
111 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
112 : RegVT(regvt), ValueVT(valuevt) {
113 Regs.push_back(Reg);
114 }
115 RegsForValue(const std::vector<unsigned> &regs,
116 MVT::ValueType regvt, MVT::ValueType valuevt)
117 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
118 }
119
120 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
121 /// this value and returns the result as a ValueVT value. This uses
122 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000123 /// If the Flag pointer is NULL, no flag is used.
Chris Lattner864635a2006-02-22 22:37:12 +0000124 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000125 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000126
127 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
128 /// specified value into the registers specified by this object. This uses
129 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000130 /// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000131 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000132 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000133
134 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
135 /// operand list. This adds the code marker and includes the number of
136 /// values added into it.
137 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000138 std::vector<SDOperand> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000139 };
140}
Evan Cheng4ef10862006-01-23 07:01:07 +0000141
Chris Lattner1c08c712005-01-07 07:47:53 +0000142namespace llvm {
143 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000144 /// createDefaultScheduler - This creates an instruction scheduler appropriate
145 /// for the target.
146 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
147 SelectionDAG *DAG,
148 MachineBasicBlock *BB) {
149 TargetLowering &TLI = IS->getTargetLowering();
150
151 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
152 return createTDListDAGScheduler(IS, DAG, BB);
153 } else {
154 assert(TLI.getSchedulingPreference() ==
155 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
156 return createBURRListDAGScheduler(IS, DAG, BB);
157 }
158 }
159
160
161 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000162 /// FunctionLoweringInfo - This contains information that is global to a
163 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000164 class FunctionLoweringInfo {
165 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000166 TargetLowering &TLI;
167 Function &Fn;
168 MachineFunction &MF;
169 SSARegMap *RegMap;
170
171 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
172
173 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
174 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
175
176 /// ValueMap - Since we emit code for the function a basic block at a time,
177 /// we must remember which virtual registers hold the values for
178 /// cross-basic-block values.
Chris Lattner9f24ad72007-02-04 01:35:11 +0000179 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000180
181 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
182 /// the entry block. This allows the allocas to be efficiently referenced
183 /// anywhere in the function.
184 std::map<const AllocaInst*, int> StaticAllocaMap;
185
Duncan Sandsf4070822007-06-15 19:04:19 +0000186#ifndef NDEBUG
187 SmallSet<Instruction*, 8> CatchInfoLost;
188 SmallSet<Instruction*, 8> CatchInfoFound;
189#endif
190
Chris Lattner1c08c712005-01-07 07:47:53 +0000191 unsigned MakeReg(MVT::ValueType VT) {
192 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
193 }
Chris Lattner571e4342006-10-27 21:36:01 +0000194
195 /// isExportedInst - Return true if the specified value is an instruction
196 /// exported from its block.
197 bool isExportedInst(const Value *V) {
198 return ValueMap.count(V);
199 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000200
Chris Lattner3c384492006-03-16 19:51:18 +0000201 unsigned CreateRegForValue(const Value *V);
202
Chris Lattner1c08c712005-01-07 07:47:53 +0000203 unsigned InitializeRegForValue(const Value *V) {
204 unsigned &R = ValueMap[V];
205 assert(R == 0 && "Already initialized this value register!");
206 return R = CreateRegForValue(V);
207 }
208 };
209}
210
Duncan Sandscf26d7c2007-07-04 20:52:51 +0000211/// isSelector - Return true if this instruction is a call to the
212/// eh.selector intrinsic.
213static bool isSelector(Instruction *I) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000214 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +0000215 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
216 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Duncan Sandsf4070822007-06-15 19:04:19 +0000217 return false;
218}
219
Chris Lattner1c08c712005-01-07 07:47:53 +0000220/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000221/// PHI nodes or outside of the basic block that defines it, or used by a
222/// switch instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000223static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
224 if (isa<PHINode>(I)) return true;
225 BasicBlock *BB = I->getParent();
226 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000227 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000228 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000229 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000230 return true;
231 return false;
232}
233
Chris Lattnerbf209482005-10-30 19:42:35 +0000234/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000235/// entry block, return true. This includes arguments used by switches, since
236/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000237static bool isOnlyUsedInEntryBlock(Argument *A) {
238 BasicBlock *Entry = A->getParent()->begin();
239 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000240 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000241 return false; // Use not in entry block.
242 return true;
243}
244
Chris Lattner1c08c712005-01-07 07:47:53 +0000245FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000246 Function &fn, MachineFunction &mf)
Chris Lattner1c08c712005-01-07 07:47:53 +0000247 : TLI(tli), Fn(fn), MF(mf), RegMap(MF.getSSARegMap()) {
248
Chris Lattnerbf209482005-10-30 19:42:35 +0000249 // Create a vreg for each argument register that is not dead and is used
250 // outside of the entry block for the function.
251 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
252 AI != E; ++AI)
253 if (!isOnlyUsedInEntryBlock(AI))
254 InitializeRegForValue(AI);
255
Chris Lattner1c08c712005-01-07 07:47:53 +0000256 // Initialize the mapping of values to registers. This is only set up for
257 // instruction values that are used outside of the block that defines
258 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000259 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000260 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
261 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000262 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000263 const Type *Ty = AI->getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +0000264 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000265 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +0000266 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000267 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000268
Reid Spencerb83eb642006-10-20 07:07:24 +0000269 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000270 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000271 StaticAllocaMap[AI] =
Chris Lattner6266c182007-04-25 04:08:28 +0000272 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000273 }
274
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000275 for (; BB != EB; ++BB)
276 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000277 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
278 if (!isa<AllocaInst>(I) ||
279 !StaticAllocaMap.count(cast<AllocaInst>(I)))
280 InitializeRegForValue(I);
281
282 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
283 // also creates the initial PHI MachineInstrs, though none of the input
284 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000285 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000286 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
287 MBBMap[BB] = MBB;
288 MF.getBasicBlockList().push_back(MBB);
289
290 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
291 // appropriate.
292 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000293 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
294 if (PN->use_empty()) continue;
295
296 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +0000297 unsigned NumRegisters = TLI.getNumRegisters(VT);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000298 unsigned PHIReg = ValueMap[PN];
299 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000300 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Dan Gohmanb9f10192007-06-21 14:42:22 +0000301 for (unsigned i = 0; i != NumRegisters; ++i)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000302 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000303 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000304 }
305}
306
Chris Lattner3c384492006-03-16 19:51:18 +0000307/// CreateRegForValue - Allocate the appropriate number of virtual registers of
308/// the correctly promoted or expanded types. Assign these registers
309/// consecutive vreg numbers and return the first assigned number.
310unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
311 MVT::ValueType VT = TLI.getValueType(V->getType());
312
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000313 unsigned NumRegisters = TLI.getNumRegisters(VT);
314 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
Bill Wendling95b39552007-04-24 21:13:23 +0000315
Dan Gohman8c8c5fc2007-06-27 14:34:07 +0000316 unsigned R = MakeReg(RegisterVT);
317 for (unsigned i = 1; i != NumRegisters; ++i)
318 MakeReg(RegisterVT);
319
Chris Lattner3c384492006-03-16 19:51:18 +0000320 return R;
321}
Chris Lattner1c08c712005-01-07 07:47:53 +0000322
323//===----------------------------------------------------------------------===//
324/// SelectionDAGLowering - This is the common target-independent lowering
325/// implementation that is parameterized by a TargetLowering object.
326/// Also, targets can overload any lowering method.
327///
328namespace llvm {
329class SelectionDAGLowering {
330 MachineBasicBlock *CurMBB;
331
Chris Lattner0da331f2007-02-04 01:31:47 +0000332 DenseMap<const Value*, SDOperand> NodeMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000333
Chris Lattnerd3948112005-01-17 22:19:26 +0000334 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
335 /// them up and then emit token factor nodes when possible. This allows us to
336 /// get simple disambiguation between loads without worrying about alias
337 /// analysis.
338 std::vector<SDOperand> PendingLoads;
339
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000340 /// Case - A struct to record the Value for a switch case, and the
341 /// case's target basic block.
342 struct Case {
343 Constant* Low;
344 Constant* High;
345 MachineBasicBlock* BB;
346
347 Case() : Low(0), High(0), BB(0) { }
348 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
349 Low(low), High(high), BB(bb) { }
350 uint64_t size() const {
351 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
352 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
353 return (rHigh - rLow + 1ULL);
354 }
355 };
356
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000357 struct CaseBits {
358 uint64_t Mask;
359 MachineBasicBlock* BB;
360 unsigned Bits;
361
362 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
363 Mask(mask), BB(bb), Bits(bits) { }
364 };
365
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000366 typedef std::vector<Case> CaseVector;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000367 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000368 typedef CaseVector::iterator CaseItr;
369 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemanf15485a2006-03-27 01:32:24 +0000370
371 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
372 /// of conditional branches.
373 struct CaseRec {
374 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
375 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
376
377 /// CaseBB - The MBB in which to emit the compare and branch
378 MachineBasicBlock *CaseBB;
379 /// LT, GE - If nonzero, we know the current case value must be less-than or
380 /// greater-than-or-equal-to these Constants.
381 Constant *LT;
382 Constant *GE;
383 /// Range - A pair of iterators representing the range of case values to be
384 /// processed at this point in the binary search tree.
385 CaseRange Range;
386 };
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000387
388 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000389
390 /// The comparison function for sorting the switch case values in the vector.
391 /// WARNING: Case ranges should be disjoint!
Nate Begemanf15485a2006-03-27 01:32:24 +0000392 struct CaseCmp {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000393 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000394 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
395 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
396 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
397 return CI1->getValue().slt(CI2->getValue());
Nate Begemanf15485a2006-03-27 01:32:24 +0000398 }
399 };
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000400
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000401 struct CaseBitsCmp {
402 bool operator () (const CaseBits& C1, const CaseBits& C2) {
403 return C1.Bits > C2.Bits;
404 }
405 };
406
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000407 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemanf15485a2006-03-27 01:32:24 +0000408
Chris Lattner1c08c712005-01-07 07:47:53 +0000409public:
410 // TLI - This is information that describes the available target features we
411 // need for lowering. This indicates when operations are unavailable,
412 // implemented with a libcall, etc.
413 TargetLowering &TLI;
414 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000415 const TargetData *TD;
Dan Gohman5f43f922007-08-27 16:26:13 +0000416 AliasAnalysis &AA;
Chris Lattner1c08c712005-01-07 07:47:53 +0000417
Nate Begemanf15485a2006-03-27 01:32:24 +0000418 /// SwitchCases - Vector of CaseBlock structures used to communicate
419 /// SwitchInst code generation information.
420 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000421 /// JTCases - Vector of JumpTable structures used to communicate
422 /// SwitchInst code generation information.
423 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000424 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemanf15485a2006-03-27 01:32:24 +0000425
Chris Lattner1c08c712005-01-07 07:47:53 +0000426 /// FuncInfo - Information about the function as a whole.
427 ///
428 FunctionLoweringInfo &FuncInfo;
429
430 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohman5f43f922007-08-27 16:26:13 +0000431 AliasAnalysis &aa,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000432 FunctionLoweringInfo &funcinfo)
Dan Gohman5f43f922007-08-27 16:26:13 +0000433 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000434 FuncInfo(funcinfo) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000435 }
436
Chris Lattnera651cf62005-01-17 19:43:36 +0000437 /// getRoot - Return the current virtual root of the Selection DAG.
438 ///
439 SDOperand getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000440 if (PendingLoads.empty())
441 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000442
Chris Lattnerd3948112005-01-17 22:19:26 +0000443 if (PendingLoads.size() == 1) {
444 SDOperand Root = PendingLoads[0];
445 DAG.setRoot(Root);
446 PendingLoads.clear();
447 return Root;
448 }
449
450 // Otherwise, we have to make a token factor node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000451 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
452 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000453 PendingLoads.clear();
454 DAG.setRoot(Root);
455 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000456 }
457
Chris Lattner571e4342006-10-27 21:36:01 +0000458 SDOperand CopyValueToVirtualRegister(Value *V, unsigned Reg);
459
Chris Lattner1c08c712005-01-07 07:47:53 +0000460 void visit(Instruction &I) { visit(I.getOpcode(), I); }
461
462 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000463 // Note: this doesn't use InstVisitor, because it has to work with
464 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000465 switch (Opcode) {
466 default: assert(0 && "Unknown instruction type encountered!");
467 abort();
468 // Build the switch statement using the Instruction.def file.
469#define HANDLE_INST(NUM, OPCODE, CLASS) \
470 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
471#include "llvm/Instruction.def"
472 }
473 }
474
475 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
476
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000477 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +0000478 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +0000479 bool isVolatile, unsigned Alignment);
Chris Lattner1c08c712005-01-07 07:47:53 +0000480
481 SDOperand getIntPtrConstant(uint64_t Val) {
482 return DAG.getConstant(Val, TLI.getPointerTy());
483 }
484
Chris Lattner199862b2006-03-16 19:57:50 +0000485 SDOperand getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000486
Chris Lattner0da331f2007-02-04 01:31:47 +0000487 void setValue(const Value *V, SDOperand NewN) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000488 SDOperand &N = NodeMap[V];
489 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner0da331f2007-02-04 01:31:47 +0000490 N = NewN;
Chris Lattner1c08c712005-01-07 07:47:53 +0000491 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000492
Chris Lattnere7cf56a2007-04-30 21:11:17 +0000493 void GetRegistersForValue(AsmOperandInfo &OpInfo, bool HasEarlyClobber,
494 std::set<unsigned> &OutputRegs,
495 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000496
Chris Lattner571e4342006-10-27 21:36:01 +0000497 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
498 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
499 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000500 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000501 void ExportFromCurrentBlock(Value *V);
Jim Laskey1da20a72007-02-23 21:45:01 +0000502 void LowerCallTo(Instruction &I,
503 const Type *CalledValueTy, unsigned CallingConv,
Anton Korobeynikov070280e2007-05-23 11:08:31 +0000504 bool IsTailCall, SDOperand Callee, unsigned OpIdx,
505 MachineBasicBlock *LandingPad = NULL);
506
Chris Lattner1c08c712005-01-07 07:47:53 +0000507 // Terminator instructions.
508 void visitRet(ReturnInst &I);
509 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000510 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000511 void visitUnreachable(UnreachableInst &I) { /* noop */ }
512
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000513 // Helpers for visitSwitch
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000514 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000515 CaseRecVector& WorkList,
516 Value* SV,
517 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000518 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000519 CaseRecVector& WorkList,
520 Value* SV,
521 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000522 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000523 CaseRecVector& WorkList,
524 Value* SV,
525 MachineBasicBlock* Default);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000526 bool handleBitTestsSwitchCase(CaseRec& CR,
527 CaseRecVector& WorkList,
528 Value* SV,
529 MachineBasicBlock* Default);
Nate Begemanf15485a2006-03-27 01:32:24 +0000530 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000531 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
532 void visitBitTestCase(MachineBasicBlock* NextMBB,
533 unsigned Reg,
534 SelectionDAGISel::BitTestCase &B);
Nate Begeman37efe672006-04-22 18:53:45 +0000535 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000536 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
537 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemanf15485a2006-03-27 01:32:24 +0000538
Chris Lattner1c08c712005-01-07 07:47:53 +0000539 // These all get lowered before this pass.
Jim Laskeyb180aa12007-02-21 22:53:45 +0000540 void visitInvoke(InvokeInst &I);
541 void visitUnwind(UnwindInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000542
Dan Gohman7f321562007-06-25 16:23:39 +0000543 void visitBinary(User &I, unsigned OpCode);
Nate Begemane21ea612005-11-18 07:42:56 +0000544 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000545 void visitAdd(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000546 if (I.getType()->isFPOrFPVector())
547 visitBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000548 else
Dan Gohman7f321562007-06-25 16:23:39 +0000549 visitBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000550 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000551 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000552 void visitMul(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000553 if (I.getType()->isFPOrFPVector())
554 visitBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000555 else
Dan Gohman7f321562007-06-25 16:23:39 +0000556 visitBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000557 }
Dan Gohman7f321562007-06-25 16:23:39 +0000558 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
559 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
560 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
561 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
562 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
563 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
564 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
565 void visitOr (User &I) { visitBinary(I, ISD::OR); }
566 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
Reid Spencer24d6da52007-01-21 00:29:26 +0000567 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000568 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
569 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000570 void visitICmp(User &I);
571 void visitFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000572 // Visit the conversion instructions
573 void visitTrunc(User &I);
574 void visitZExt(User &I);
575 void visitSExt(User &I);
576 void visitFPTrunc(User &I);
577 void visitFPExt(User &I);
578 void visitFPToUI(User &I);
579 void visitFPToSI(User &I);
580 void visitUIToFP(User &I);
581 void visitSIToFP(User &I);
582 void visitPtrToInt(User &I);
583 void visitIntToPtr(User &I);
584 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000585
Chris Lattner2bbd8102006-03-29 00:11:43 +0000586 void visitExtractElement(User &I);
587 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000588 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000589
Chris Lattner1c08c712005-01-07 07:47:53 +0000590 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000591 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000592
593 void visitMalloc(MallocInst &I);
594 void visitFree(FreeInst &I);
595 void visitAlloca(AllocaInst &I);
596 void visitLoad(LoadInst &I);
597 void visitStore(StoreInst &I);
598 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
599 void visitCall(CallInst &I);
Chris Lattnerce7518c2006-01-26 22:24:51 +0000600 void visitInlineAsm(CallInst &I);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000601 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000602 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000603
Chris Lattner1c08c712005-01-07 07:47:53 +0000604 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000605 void visitVAArg(VAArgInst &I);
606 void visitVAEnd(CallInst &I);
607 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000608
Chris Lattner7041ee32005-01-11 05:56:49 +0000609 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner1c08c712005-01-07 07:47:53 +0000610
611 void visitUserOp1(Instruction &I) {
612 assert(0 && "UserOp1 should not exist at instruction selection time!");
613 abort();
614 }
615 void visitUserOp2(Instruction &I) {
616 assert(0 && "UserOp2 should not exist at instruction selection time!");
617 abort();
618 }
619};
620} // end namespace llvm
621
Dan Gohman6183f782007-07-05 20:12:34 +0000622
623/// getCopyFromParts - Create a value that contains the
624/// specified legal parts combined into the value they represent.
625static SDOperand getCopyFromParts(SelectionDAG &DAG,
626 const SDOperand *Parts,
627 unsigned NumParts,
628 MVT::ValueType PartVT,
629 MVT::ValueType ValueVT,
Dan Gohman6183f782007-07-05 20:12:34 +0000630 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
631 if (!MVT::isVector(ValueVT) || NumParts == 1) {
632 SDOperand Val = Parts[0];
633
634 // If the value was expanded, copy from the top part.
635 if (NumParts > 1) {
636 assert(NumParts == 2 &&
637 "Cannot expand to more than 2 elts yet!");
638 SDOperand Hi = Parts[1];
Dan Gohman532dc2e2007-07-09 20:59:04 +0000639 if (!DAG.getTargetLoweringInfo().isLittleEndian())
Dan Gohman6183f782007-07-05 20:12:34 +0000640 std::swap(Val, Hi);
641 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Val, Hi);
642 }
643
644 // Otherwise, if the value was promoted or extended, truncate it to the
645 // appropriate type.
646 if (PartVT == ValueVT)
647 return Val;
648
649 if (MVT::isVector(PartVT)) {
650 assert(MVT::isVector(ValueVT) && "Unknown vector conversion!");
Dan Gohmana9b51112007-10-12 14:33:11 +0000651 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
652 }
653
654 if (MVT::isVector(ValueVT)) {
655 assert(NumParts == 1 &&
656 MVT::getVectorElementType(ValueVT) == PartVT &&
657 MVT::getVectorNumElements(ValueVT) == 1 &&
658 "Only trivial scalar-to-vector conversions should get here!");
659 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000660 }
661
662 if (MVT::isInteger(PartVT) &&
663 MVT::isInteger(ValueVT)) {
664 if (ValueVT < PartVT) {
665 // For a truncate, see if we have any information to
666 // indicate whether the truncated bits will always be
667 // zero or sign-extension.
668 if (AssertOp != ISD::DELETED_NODE)
669 Val = DAG.getNode(AssertOp, PartVT, Val,
670 DAG.getValueType(ValueVT));
671 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
672 } else {
673 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
674 }
675 }
676
677 if (MVT::isFloatingPoint(PartVT) &&
678 MVT::isFloatingPoint(ValueVT))
679 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val);
680
681 if (MVT::getSizeInBits(PartVT) ==
682 MVT::getSizeInBits(ValueVT))
683 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
684
685 assert(0 && "Unknown mismatch!");
686 }
687
688 // Handle a multi-element vector.
689 MVT::ValueType IntermediateVT, RegisterVT;
690 unsigned NumIntermediates;
691 unsigned NumRegs =
692 DAG.getTargetLoweringInfo()
693 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
694 RegisterVT);
695
696 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
697 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
698 assert(RegisterVT == Parts[0].getValueType() &&
699 "Part type doesn't match part!");
700
701 // Assemble the parts into intermediate operands.
702 SmallVector<SDOperand, 8> Ops(NumIntermediates);
703 if (NumIntermediates == NumParts) {
704 // If the register was not expanded, truncate or copy the value,
705 // as appropriate.
706 for (unsigned i = 0; i != NumParts; ++i)
707 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
Dan Gohman532dc2e2007-07-09 20:59:04 +0000708 PartVT, IntermediateVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000709 } else if (NumParts > 0) {
710 // If the intermediate type was expanded, build the intermediate operands
711 // from the parts.
Dan Gohmanbe444ed2007-07-30 19:09:17 +0000712 assert(NumParts % NumIntermediates == 0 &&
Dan Gohman6183f782007-07-05 20:12:34 +0000713 "Must expand into a divisible number of parts!");
Dan Gohmanbe444ed2007-07-30 19:09:17 +0000714 unsigned Factor = NumParts / NumIntermediates;
Dan Gohman6183f782007-07-05 20:12:34 +0000715 for (unsigned i = 0; i != NumIntermediates; ++i)
716 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
Dan Gohman532dc2e2007-07-09 20:59:04 +0000717 PartVT, IntermediateVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000718 }
719
720 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
721 // operands.
722 return DAG.getNode(MVT::isVector(IntermediateVT) ?
723 ISD::CONCAT_VECTORS :
724 ISD::BUILD_VECTOR,
Dan Gohmanbe444ed2007-07-30 19:09:17 +0000725 ValueVT, &Ops[0], NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +0000726}
727
728/// getCopyToParts - Create a series of nodes that contain the
729/// specified value split into legal parts.
730static void getCopyToParts(SelectionDAG &DAG,
731 SDOperand Val,
732 SDOperand *Parts,
733 unsigned NumParts,
Dan Gohman532dc2e2007-07-09 20:59:04 +0000734 MVT::ValueType PartVT) {
Dan Gohman25ac7e82007-08-10 14:59:38 +0000735 TargetLowering &TLI = DAG.getTargetLoweringInfo();
736 MVT::ValueType PtrVT = TLI.getPointerTy();
Dan Gohman6183f782007-07-05 20:12:34 +0000737 MVT::ValueType ValueVT = Val.getValueType();
738
739 if (!MVT::isVector(ValueVT) || NumParts == 1) {
740 // If the value was expanded, copy from the parts.
741 if (NumParts > 1) {
742 for (unsigned i = 0; i != NumParts; ++i)
743 Parts[i] = DAG.getNode(ISD::EXTRACT_ELEMENT, PartVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +0000744 DAG.getConstant(i, PtrVT));
Dan Gohman532dc2e2007-07-09 20:59:04 +0000745 if (!DAG.getTargetLoweringInfo().isLittleEndian())
Dan Gohman6183f782007-07-05 20:12:34 +0000746 std::reverse(Parts, Parts + NumParts);
747 return;
748 }
749
750 // If there is a single part and the types differ, this must be
751 // a promotion.
752 if (PartVT != ValueVT) {
753 if (MVT::isVector(PartVT)) {
754 assert(MVT::isVector(ValueVT) &&
755 "Not a vector-vector cast?");
756 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
Dan Gohmana9b51112007-10-12 14:33:11 +0000757 } else if (MVT::isVector(ValueVT)) {
758 assert(NumParts == 1 &&
759 MVT::getVectorElementType(ValueVT) == PartVT &&
760 MVT::getVectorNumElements(ValueVT) == 1 &&
761 "Only trivial vector-to-scalar conversions should get here!");
762 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
763 DAG.getConstant(0, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000764 } else if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
765 if (PartVT < ValueVT)
766 Val = DAG.getNode(ISD::TRUNCATE, PartVT, Val);
767 else
768 Val = DAG.getNode(ISD::ANY_EXTEND, PartVT, Val);
769 } else if (MVT::isFloatingPoint(PartVT) &&
770 MVT::isFloatingPoint(ValueVT)) {
771 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
772 } else if (MVT::getSizeInBits(PartVT) ==
773 MVT::getSizeInBits(ValueVT)) {
774 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
775 } else {
776 assert(0 && "Unknown mismatch!");
777 }
778 }
779 Parts[0] = Val;
780 return;
781 }
782
783 // Handle a multi-element vector.
784 MVT::ValueType IntermediateVT, RegisterVT;
785 unsigned NumIntermediates;
786 unsigned NumRegs =
787 DAG.getTargetLoweringInfo()
788 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
789 RegisterVT);
790 unsigned NumElements = MVT::getVectorNumElements(ValueVT);
791
792 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
793 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
794
795 // Split the vector into intermediate operands.
796 SmallVector<SDOperand, 8> Ops(NumIntermediates);
797 for (unsigned i = 0; i != NumIntermediates; ++i)
798 if (MVT::isVector(IntermediateVT))
799 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
800 IntermediateVT, Val,
801 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohman25ac7e82007-08-10 14:59:38 +0000802 PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000803 else
804 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
805 IntermediateVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +0000806 DAG.getConstant(i, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000807
808 // Split the intermediate operands into legal parts.
809 if (NumParts == NumIntermediates) {
810 // If the register was not expanded, promote or copy the value,
811 // as appropriate.
812 for (unsigned i = 0; i != NumParts; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000813 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000814 } else if (NumParts > 0) {
815 // If the intermediate type was expanded, split each the value into
816 // legal parts.
817 assert(NumParts % NumIntermediates == 0 &&
818 "Must expand into a divisible number of parts!");
819 unsigned Factor = NumParts / NumIntermediates;
820 for (unsigned i = 0; i != NumIntermediates; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000821 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000822 }
823}
824
825
Chris Lattner199862b2006-03-16 19:57:50 +0000826SDOperand SelectionDAGLowering::getValue(const Value *V) {
827 SDOperand &N = NodeMap[V];
828 if (N.Val) return N;
829
830 const Type *VTy = V->getType();
831 MVT::ValueType VT = TLI.getValueType(VTy);
832 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
833 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
834 visit(CE->getOpcode(), *CE);
Chris Lattner0da331f2007-02-04 01:31:47 +0000835 SDOperand N1 = NodeMap[V];
836 assert(N1.Val && "visit didn't populate the ValueMap!");
837 return N1;
Chris Lattner199862b2006-03-16 19:57:50 +0000838 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
839 return N = DAG.getGlobalAddress(GV, VT);
840 } else if (isa<ConstantPointerNull>(C)) {
841 return N = DAG.getConstant(0, TLI.getPointerTy());
842 } else if (isa<UndefValue>(C)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +0000843 if (!isa<VectorType>(VTy))
Chris Lattner23d564c2006-03-19 00:20:20 +0000844 return N = DAG.getNode(ISD::UNDEF, VT);
845
Dan Gohman7f321562007-06-25 16:23:39 +0000846 // Create a BUILD_VECTOR of undef nodes.
Reid Spencer9d6565a2007-02-15 02:26:10 +0000847 const VectorType *PTy = cast<VectorType>(VTy);
Chris Lattner23d564c2006-03-19 00:20:20 +0000848 unsigned NumElements = PTy->getNumElements();
849 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
850
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000851 SmallVector<SDOperand, 8> Ops;
Chris Lattner23d564c2006-03-19 00:20:20 +0000852 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
853
854 // Create a VConstant node with generic Vector type.
Dan Gohman7f321562007-06-25 16:23:39 +0000855 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
856 return N = DAG.getNode(ISD::BUILD_VECTOR, VT,
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000857 &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000858 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Dale Johannesen43421b32007-09-06 18:13:44 +0000859 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
Reid Spencer9d6565a2007-02-15 02:26:10 +0000860 } else if (const VectorType *PTy = dyn_cast<VectorType>(VTy)) {
Chris Lattner199862b2006-03-16 19:57:50 +0000861 unsigned NumElements = PTy->getNumElements();
862 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner199862b2006-03-16 19:57:50 +0000863
864 // Now that we know the number and type of the elements, push a
865 // Constant or ConstantFP node onto the ops list for each element of
Dan Gohman07a96762007-07-16 14:29:03 +0000866 // the vector constant.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000867 SmallVector<SDOperand, 8> Ops;
Reid Spencer9d6565a2007-02-15 02:26:10 +0000868 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Chris Lattner2bbd8102006-03-29 00:11:43 +0000869 for (unsigned i = 0; i != NumElements; ++i)
870 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner199862b2006-03-16 19:57:50 +0000871 } else {
Dan Gohman07a96762007-07-16 14:29:03 +0000872 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Chris Lattner199862b2006-03-16 19:57:50 +0000873 SDOperand Op;
874 if (MVT::isFloatingPoint(PVT))
875 Op = DAG.getConstantFP(0, PVT);
876 else
877 Op = DAG.getConstant(0, PVT);
878 Ops.assign(NumElements, Op);
879 }
880
Dan Gohman7f321562007-06-25 16:23:39 +0000881 // Create a BUILD_VECTOR node.
882 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
883 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0],
Chris Lattner0da331f2007-02-04 01:31:47 +0000884 Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000885 } else {
886 // Canonicalize all constant ints to be unsigned.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +0000887 return N = DAG.getConstant(cast<ConstantInt>(C)->getZExtValue(),VT);
Chris Lattner199862b2006-03-16 19:57:50 +0000888 }
889 }
890
891 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
892 std::map<const AllocaInst*, int>::iterator SI =
893 FuncInfo.StaticAllocaMap.find(AI);
894 if (SI != FuncInfo.StaticAllocaMap.end())
895 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
896 }
897
Chris Lattner251db182007-02-25 18:40:32 +0000898 unsigned InReg = FuncInfo.ValueMap[V];
899 assert(InReg && "Value not in map!");
Chris Lattner199862b2006-03-16 19:57:50 +0000900
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000901 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
902 unsigned NumRegs = TLI.getNumRegisters(VT);
Chris Lattner70c2a612006-03-31 02:06:56 +0000903
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000904 std::vector<unsigned> Regs(NumRegs);
905 for (unsigned i = 0; i != NumRegs; ++i)
906 Regs[i] = InReg + i;
907
908 RegsForValue RFV(Regs, RegisterVT, VT);
909 SDOperand Chain = DAG.getEntryNode();
910
911 return RFV.getCopyFromRegs(DAG, Chain, NULL);
Chris Lattner199862b2006-03-16 19:57:50 +0000912}
913
914
Chris Lattner1c08c712005-01-07 07:47:53 +0000915void SelectionDAGLowering::visitRet(ReturnInst &I) {
916 if (I.getNumOperands() == 0) {
Chris Lattnera651cf62005-01-17 19:43:36 +0000917 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +0000918 return;
919 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000920 SmallVector<SDOperand, 8> NewValues;
Nate Begemanee625572006-01-27 21:09:22 +0000921 NewValues.push_back(getRoot());
922 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
923 SDOperand RetOp = getValue(I.getOperand(i));
924
925 // If this is an integer return value, we need to promote it ourselves to
Dan Gohman6183f782007-07-05 20:12:34 +0000926 // the full width of a register, since getCopyToParts and Legalize will use
927 // ANY_EXTEND rather than sign/zero.
Evan Cheng8e7d0562006-05-26 23:09:09 +0000928 // FIXME: C calling convention requires the return type to be promoted to
929 // at least 32-bit. But this is not necessary for non-C calling conventions.
Nate Begemanee625572006-01-27 21:09:22 +0000930 if (MVT::isInteger(RetOp.getValueType()) &&
931 RetOp.getValueType() < MVT::i64) {
932 MVT::ValueType TmpVT;
933 if (TLI.getTypeAction(MVT::i32) == TargetLowering::Promote)
934 TmpVT = TLI.getTypeToTransformTo(MVT::i32);
935 else
936 TmpVT = MVT::i32;
Reid Spencer47857812006-12-31 05:55:36 +0000937 const FunctionType *FTy = I.getParent()->getParent()->getFunctionType();
Reid Spencer5694b6e2007-04-09 06:17:21 +0000938 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Reid Spencerbcca3402007-01-03 16:49:33 +0000939 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Reid Spencer18da0722007-04-11 02:44:20 +0000940 if (Attrs && Attrs->paramHasAttr(0, ParamAttr::SExt))
Reid Spencer8c57dfb2007-01-03 04:25:33 +0000941 ExtendKind = ISD::SIGN_EXTEND;
Reid Spencer18da0722007-04-11 02:44:20 +0000942 if (Attrs && Attrs->paramHasAttr(0, ParamAttr::ZExt))
Reid Spencer47857812006-12-31 05:55:36 +0000943 ExtendKind = ISD::ZERO_EXTEND;
Reid Spencer376dd212007-01-03 05:03:05 +0000944 RetOp = DAG.getNode(ExtendKind, TmpVT, RetOp);
Dan Gohman6183f782007-07-05 20:12:34 +0000945 NewValues.push_back(RetOp);
946 NewValues.push_back(DAG.getConstant(false, MVT::i32));
947 } else {
948 MVT::ValueType VT = RetOp.getValueType();
949 unsigned NumParts = TLI.getNumRegisters(VT);
950 MVT::ValueType PartVT = TLI.getRegisterType(VT);
951 SmallVector<SDOperand, 4> Parts(NumParts);
Dan Gohman532dc2e2007-07-09 20:59:04 +0000952 getCopyToParts(DAG, RetOp, &Parts[0], NumParts, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000953 for (unsigned i = 0; i < NumParts; ++i) {
954 NewValues.push_back(Parts[i]);
955 NewValues.push_back(DAG.getConstant(false, MVT::i32));
956 }
Nate Begemanee625572006-01-27 21:09:22 +0000957 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000958 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000959 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
960 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +0000961}
962
Chris Lattner571e4342006-10-27 21:36:01 +0000963/// ExportFromCurrentBlock - If this condition isn't known to be exported from
964/// the current basic block, add it to ValueMap now so that we'll get a
965/// CopyTo/FromReg.
966void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
967 // No need to export constants.
968 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
969
970 // Already exported?
971 if (FuncInfo.isExportedInst(V)) return;
972
973 unsigned Reg = FuncInfo.InitializeRegForValue(V);
974 PendingLoads.push_back(CopyValueToVirtualRegister(V, Reg));
975}
976
Chris Lattner8c494ab2006-10-27 23:50:33 +0000977bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
978 const BasicBlock *FromBB) {
979 // The operands of the setcc have to be in this block. We don't know
980 // how to export them from some other block.
981 if (Instruction *VI = dyn_cast<Instruction>(V)) {
982 // Can export from current BB.
983 if (VI->getParent() == FromBB)
984 return true;
985
986 // Is already exported, noop.
987 return FuncInfo.isExportedInst(V);
988 }
989
990 // If this is an argument, we can export it if the BB is the entry block or
991 // if it is already exported.
992 if (isa<Argument>(V)) {
993 if (FromBB == &FromBB->getParent()->getEntryBlock())
994 return true;
995
996 // Otherwise, can only export this if it is already exported.
997 return FuncInfo.isExportedInst(V);
998 }
999
1000 // Otherwise, constants can always be exported.
1001 return true;
1002}
1003
Chris Lattner6a586c82006-10-29 21:01:20 +00001004static bool InBlock(const Value *V, const BasicBlock *BB) {
1005 if (const Instruction *I = dyn_cast<Instruction>(V))
1006 return I->getParent() == BB;
1007 return true;
1008}
1009
Chris Lattner571e4342006-10-27 21:36:01 +00001010/// FindMergedConditions - If Cond is an expression like
1011void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1012 MachineBasicBlock *TBB,
1013 MachineBasicBlock *FBB,
1014 MachineBasicBlock *CurBB,
1015 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +00001016 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001017 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +00001018
Reid Spencere4d87aa2006-12-23 06:05:41 +00001019 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1020 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +00001021 BOp->getParent() != CurBB->getBasicBlock() ||
1022 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1023 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +00001024 const BasicBlock *BB = CurBB->getBasicBlock();
1025
Reid Spencere4d87aa2006-12-23 06:05:41 +00001026 // If the leaf of the tree is a comparison, merge the condition into
1027 // the caseblock.
1028 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1029 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +00001030 // how to export them from some other block. If this is the first block
1031 // of the sequence, no exporting is needed.
1032 (CurBB == CurMBB ||
1033 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1034 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001035 BOp = cast<Instruction>(Cond);
1036 ISD::CondCode Condition;
1037 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1038 switch (IC->getPredicate()) {
1039 default: assert(0 && "Unknown icmp predicate opcode!");
1040 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1041 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1042 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1043 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1044 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1045 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1046 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1047 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1048 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1049 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1050 }
1051 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1052 ISD::CondCode FPC, FOC;
1053 switch (FC->getPredicate()) {
1054 default: assert(0 && "Unknown fcmp predicate opcode!");
1055 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1056 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1057 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1058 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1059 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1060 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1061 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1062 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
1063 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
1064 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1065 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1066 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1067 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1068 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1069 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1070 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1071 }
1072 if (FiniteOnlyFPMath())
1073 Condition = FOC;
1074 else
1075 Condition = FPC;
1076 } else {
Chris Lattner0da331f2007-02-04 01:31:47 +00001077 Condition = ISD::SETEQ; // silence warning.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001078 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +00001079 }
1080
Chris Lattner571e4342006-10-27 21:36:01 +00001081 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001082 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001083 SwitchCases.push_back(CB);
1084 return;
1085 }
1086
1087 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001088 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001089 NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001090 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +00001091 return;
1092 }
1093
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001094
1095 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +00001096 MachineFunction::iterator BBI = CurBB;
1097 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
1098 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
1099
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001100 if (Opc == Instruction::Or) {
1101 // Codegen X | Y as:
1102 // jmp_if_X TBB
1103 // jmp TmpBB
1104 // TmpBB:
1105 // jmp_if_Y TBB
1106 // jmp FBB
1107 //
Chris Lattner571e4342006-10-27 21:36:01 +00001108
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001109 // Emit the LHS condition.
1110 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1111
1112 // Emit the RHS condition into TmpBB.
1113 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1114 } else {
1115 assert(Opc == Instruction::And && "Unknown merge op!");
1116 // Codegen X & Y as:
1117 // jmp_if_X TmpBB
1118 // jmp FBB
1119 // TmpBB:
1120 // jmp_if_Y TBB
1121 // jmp FBB
1122 //
1123 // This requires creation of TmpBB after CurBB.
1124
1125 // Emit the LHS condition.
1126 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1127
1128 // Emit the RHS condition into TmpBB.
1129 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1130 }
Chris Lattner571e4342006-10-27 21:36:01 +00001131}
1132
Chris Lattnerdf19f272006-10-31 22:37:42 +00001133/// If the set of cases should be emitted as a series of branches, return true.
1134/// If we should emit this as a bunch of and/or'd together conditions, return
1135/// false.
1136static bool
1137ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1138 if (Cases.size() != 2) return true;
1139
Chris Lattner0ccb5002006-10-31 23:06:00 +00001140 // If this is two comparisons of the same values or'd or and'd together, they
1141 // will get folded into a single comparison, so don't emit two blocks.
1142 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1143 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1144 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1145 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1146 return false;
1147 }
1148
Chris Lattnerdf19f272006-10-31 22:37:42 +00001149 return true;
1150}
1151
Chris Lattner1c08c712005-01-07 07:47:53 +00001152void SelectionDAGLowering::visitBr(BranchInst &I) {
1153 // Update machine-CFG edges.
1154 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +00001155
1156 // Figure out which block is immediately after the current one.
1157 MachineBasicBlock *NextBlock = 0;
1158 MachineFunction::iterator BBI = CurMBB;
1159 if (++BBI != CurMBB->getParent()->end())
1160 NextBlock = BBI;
1161
1162 if (I.isUnconditional()) {
1163 // If this is not a fall-through branch, emit the branch.
1164 if (Succ0MBB != NextBlock)
Chris Lattnera651cf62005-01-17 19:43:36 +00001165 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001166 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +00001167
Chris Lattner57ab6592006-10-24 17:57:59 +00001168 // Update machine-CFG edges.
1169 CurMBB->addSuccessor(Succ0MBB);
1170
1171 return;
1172 }
1173
1174 // If this condition is one of the special cases we handle, do special stuff
1175 // now.
1176 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +00001177 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +00001178
1179 // If this is a series of conditions that are or'd or and'd together, emit
1180 // this as a sequence of branches instead of setcc's with and/or operations.
1181 // For example, instead of something like:
1182 // cmp A, B
1183 // C = seteq
1184 // cmp D, E
1185 // F = setle
1186 // or C, F
1187 // jnz foo
1188 // Emit:
1189 // cmp A, B
1190 // je foo
1191 // cmp D, E
1192 // jle foo
1193 //
1194 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1195 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001196 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001197 BOp->getOpcode() == Instruction::Or)) {
1198 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001199 // If the compares in later blocks need to use values not currently
1200 // exported from this block, export them now. This block should always
1201 // be the first entry.
1202 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1203
Chris Lattnerdf19f272006-10-31 22:37:42 +00001204 // Allow some cases to be rejected.
1205 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001206 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1207 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1208 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1209 }
1210
1211 // Emit the branch for this block.
1212 visitSwitchCase(SwitchCases[0]);
1213 SwitchCases.erase(SwitchCases.begin());
1214 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001215 }
1216
Chris Lattner0ccb5002006-10-31 23:06:00 +00001217 // Okay, we decided not to do this, remove any inserted MBB's and clear
1218 // SwitchCases.
1219 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1220 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1221
Chris Lattnerdf19f272006-10-31 22:37:42 +00001222 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001223 }
1224 }
Chris Lattner24525952006-10-24 18:07:37 +00001225
1226 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001227 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001228 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner24525952006-10-24 18:07:37 +00001229 // Use visitSwitchCase to actually insert the fast branch sequence for this
1230 // cond branch.
1231 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001232}
1233
Nate Begemanf15485a2006-03-27 01:32:24 +00001234/// visitSwitchCase - Emits the necessary code to represent a single node in
1235/// the binary search tree resulting from lowering a switch instruction.
1236void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner57ab6592006-10-24 17:57:59 +00001237 SDOperand Cond;
1238 SDOperand CondLHS = getValue(CB.CmpLHS);
1239
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001240 // Build the setcc now.
1241 if (CB.CmpMHS == NULL) {
1242 // Fold "(X == true)" to X and "(X == false)" to !X to
1243 // handle common cases produced by branch lowering.
1244 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1245 Cond = CondLHS;
1246 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1247 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1248 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1249 } else
1250 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1251 } else {
1252 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001253
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001254 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1255 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1256
1257 SDOperand CmpOp = getValue(CB.CmpMHS);
1258 MVT::ValueType VT = CmpOp.getValueType();
1259
1260 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1261 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1262 } else {
1263 SDOperand SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1264 Cond = DAG.getSetCC(MVT::i1, SUB,
1265 DAG.getConstant(High-Low, VT), ISD::SETULE);
1266 }
1267
1268 }
1269
Nate Begemanf15485a2006-03-27 01:32:24 +00001270 // Set NextBlock to be the MBB immediately after the current one, if any.
1271 // This is used to avoid emitting unnecessary branches to the next block.
1272 MachineBasicBlock *NextBlock = 0;
1273 MachineFunction::iterator BBI = CurMBB;
1274 if (++BBI != CurMBB->getParent()->end())
1275 NextBlock = BBI;
1276
1277 // If the lhs block is the next block, invert the condition so that we can
1278 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001279 if (CB.TrueBB == NextBlock) {
1280 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001281 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1282 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1283 }
1284 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001285 DAG.getBasicBlock(CB.TrueBB));
1286 if (CB.FalseBB == NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001287 DAG.setRoot(BrCond);
1288 else
1289 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001290 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemanf15485a2006-03-27 01:32:24 +00001291 // Update successor info
Chris Lattner57ab6592006-10-24 17:57:59 +00001292 CurMBB->addSuccessor(CB.TrueBB);
1293 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001294}
1295
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001296/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman37efe672006-04-22 18:53:45 +00001297void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001298 // Emit the code for the jump table
Scott Michelf147a8d2007-04-24 01:24:20 +00001299 assert(JT.Reg != -1U && "Should lower JT Header first!");
Nate Begeman37efe672006-04-22 18:53:45 +00001300 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng3d4ce112006-10-30 08:00:44 +00001301 SDOperand Index = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
1302 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1303 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1304 Table, Index));
1305 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001306}
1307
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001308/// visitJumpTableHeader - This function emits necessary code to produce index
1309/// in the JumpTable from switch case.
1310void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1311 SelectionDAGISel::JumpTableHeader &JTH) {
1312 // Subtract the lowest switch case value from the value being switched on
1313 // and conditional branch to default mbb if the result is greater than the
1314 // difference between smallest and largest cases.
1315 SDOperand SwitchOp = getValue(JTH.SValue);
1316 MVT::ValueType VT = SwitchOp.getValueType();
1317 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1318 DAG.getConstant(JTH.First, VT));
1319
1320 // The SDNode we just created, which holds the value being switched on
1321 // minus the the smallest case value, needs to be copied to a virtual
1322 // register so it can be used as an index into the jump table in a
1323 // subsequent basic block. This value may be smaller or larger than the
1324 // target's pointer type, and therefore require extension or truncating.
Dan Gohman7f321562007-06-25 16:23:39 +00001325 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001326 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1327 else
1328 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1329
1330 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
1331 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
1332 JT.Reg = JumpTableReg;
1333
1334 // Emit the range check for the jump table, and branch to the default
1335 // block for the switch statement if the value being switched on exceeds
1336 // the largest case in the switch.
1337 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1338 DAG.getConstant(JTH.Last-JTH.First,VT),
1339 ISD::SETUGT);
1340
1341 // Set NextBlock to be the MBB immediately after the current one, if any.
1342 // This is used to avoid emitting unnecessary branches to the next block.
1343 MachineBasicBlock *NextBlock = 0;
1344 MachineFunction::iterator BBI = CurMBB;
1345 if (++BBI != CurMBB->getParent()->end())
1346 NextBlock = BBI;
1347
1348 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1349 DAG.getBasicBlock(JT.Default));
1350
1351 if (JT.MBB == NextBlock)
1352 DAG.setRoot(BrCond);
1353 else
1354 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001355 DAG.getBasicBlock(JT.MBB)));
1356
1357 return;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001358}
1359
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001360/// visitBitTestHeader - This function emits necessary code to produce value
1361/// suitable for "bit tests"
1362void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1363 // Subtract the minimum value
1364 SDOperand SwitchOp = getValue(B.SValue);
1365 MVT::ValueType VT = SwitchOp.getValueType();
1366 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1367 DAG.getConstant(B.First, VT));
1368
1369 // Check range
1370 SDOperand RangeCmp = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1371 DAG.getConstant(B.Range, VT),
1372 ISD::SETUGT);
1373
1374 SDOperand ShiftOp;
Dan Gohman7f321562007-06-25 16:23:39 +00001375 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getShiftAmountTy()))
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001376 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1377 else
1378 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1379
1380 // Make desired shift
1381 SDOperand SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1382 DAG.getConstant(1, TLI.getPointerTy()),
1383 ShiftOp);
1384
1385 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
1386 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), SwitchReg, SwitchVal);
1387 B.Reg = SwitchReg;
1388
1389 SDOperand BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1390 DAG.getBasicBlock(B.Default));
1391
1392 // Set NextBlock to be the MBB immediately after the current one, if any.
1393 // This is used to avoid emitting unnecessary branches to the next block.
1394 MachineBasicBlock *NextBlock = 0;
1395 MachineFunction::iterator BBI = CurMBB;
1396 if (++BBI != CurMBB->getParent()->end())
1397 NextBlock = BBI;
1398
1399 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1400 if (MBB == NextBlock)
1401 DAG.setRoot(BrRange);
1402 else
1403 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1404 DAG.getBasicBlock(MBB)));
1405
1406 CurMBB->addSuccessor(B.Default);
1407 CurMBB->addSuccessor(MBB);
1408
1409 return;
1410}
1411
1412/// visitBitTestCase - this function produces one "bit test"
1413void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1414 unsigned Reg,
1415 SelectionDAGISel::BitTestCase &B) {
1416 // Emit bit tests and jumps
1417 SDOperand SwitchVal = DAG.getCopyFromReg(getRoot(), Reg, TLI.getPointerTy());
1418
1419 SDOperand AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(),
1420 SwitchVal,
1421 DAG.getConstant(B.Mask,
1422 TLI.getPointerTy()));
1423 SDOperand AndCmp = DAG.getSetCC(TLI.getSetCCResultTy(), AndOp,
1424 DAG.getConstant(0, TLI.getPointerTy()),
1425 ISD::SETNE);
1426 SDOperand BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
1427 AndCmp, DAG.getBasicBlock(B.TargetBB));
1428
1429 // Set NextBlock to be the MBB immediately after the current one, if any.
1430 // This is used to avoid emitting unnecessary branches to the next block.
1431 MachineBasicBlock *NextBlock = 0;
1432 MachineFunction::iterator BBI = CurMBB;
1433 if (++BBI != CurMBB->getParent()->end())
1434 NextBlock = BBI;
1435
1436 if (NextMBB == NextBlock)
1437 DAG.setRoot(BrAnd);
1438 else
1439 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1440 DAG.getBasicBlock(NextMBB)));
1441
1442 CurMBB->addSuccessor(B.TargetBB);
1443 CurMBB->addSuccessor(NextMBB);
1444
1445 return;
1446}
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001447
Jim Laskeyb180aa12007-02-21 22:53:45 +00001448void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1449 // Retrieve successors.
1450 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001451 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
Duncan Sands9fac0b52007-06-06 10:05:18 +00001452
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001453 LowerCallTo(I, I.getCalledValue()->getType(),
1454 I.getCallingConv(),
1455 false,
1456 getValue(I.getOperand(0)),
1457 3, LandingPad);
Duncan Sands9fac0b52007-06-06 10:05:18 +00001458
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001459 // If the value of the invoke is used outside of its defining block, make it
1460 // available as a virtual register.
1461 if (!I.use_empty()) {
1462 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1463 if (VMI != FuncInfo.ValueMap.end())
1464 DAG.setRoot(CopyValueToVirtualRegister(&I, VMI->second));
Jim Laskey183f47f2007-02-25 21:43:59 +00001465 }
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001466
1467 // Drop into normal successor.
1468 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
1469 DAG.getBasicBlock(Return)));
1470
1471 // Update successor info
1472 CurMBB->addSuccessor(Return);
1473 CurMBB->addSuccessor(LandingPad);
Jim Laskeyb180aa12007-02-21 22:53:45 +00001474}
1475
1476void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1477}
1478
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001479/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001480/// small case ranges).
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001481bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001482 CaseRecVector& WorkList,
1483 Value* SV,
1484 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001485 Case& BackCase = *(CR.Range.second-1);
1486
1487 // Size is the number of Cases represented by this range.
1488 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001489 if (Size > 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001490 return false;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001491
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001492 // Get the MachineFunction which holds the current MBB. This is used when
1493 // inserting any additional MBBs necessary to represent the switch.
1494 MachineFunction *CurMF = CurMBB->getParent();
1495
1496 // Figure out which block is immediately after the current one.
1497 MachineBasicBlock *NextBlock = 0;
1498 MachineFunction::iterator BBI = CR.CaseBB;
1499
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001500 if (++BBI != CurMBB->getParent()->end())
1501 NextBlock = BBI;
1502
1503 // TODO: If any two of the cases has the same destination, and if one value
1504 // is the same as the other, but has one bit unset that the other has set,
1505 // use bit manipulation to do two compares at once. For example:
1506 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1507
1508 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001509 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001510 // The last case block won't fall through into 'NextBlock' if we emit the
1511 // branches in this order. See if rearranging a case value would help.
1512 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001513 if (I->BB == NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001514 std::swap(*I, BackCase);
1515 break;
1516 }
1517 }
1518 }
1519
1520 // Create a CaseBlock record representing a conditional branch to
1521 // the Case's target mbb if the value being switched on SV is equal
1522 // to C.
1523 MachineBasicBlock *CurBlock = CR.CaseBB;
1524 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1525 MachineBasicBlock *FallThrough;
1526 if (I != E-1) {
1527 FallThrough = new MachineBasicBlock(CurBlock->getBasicBlock());
1528 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1529 } else {
1530 // If the last case doesn't match, go to the default block.
1531 FallThrough = Default;
1532 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001533
1534 Value *RHS, *LHS, *MHS;
1535 ISD::CondCode CC;
1536 if (I->High == I->Low) {
1537 // This is just small small case range :) containing exactly 1 case
1538 CC = ISD::SETEQ;
1539 LHS = SV; RHS = I->High; MHS = NULL;
1540 } else {
1541 CC = ISD::SETLE;
1542 LHS = I->Low; MHS = SV; RHS = I->High;
1543 }
1544 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1545 I->BB, FallThrough, CurBlock);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001546
1547 // If emitting the first comparison, just call visitSwitchCase to emit the
1548 // code into the current block. Otherwise, push the CaseBlock onto the
1549 // vector to be later processed by SDISel, and insert the node's MBB
1550 // before the next MBB.
1551 if (CurBlock == CurMBB)
1552 visitSwitchCase(CB);
1553 else
1554 SwitchCases.push_back(CB);
1555
1556 CurBlock = FallThrough;
1557 }
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001558
1559 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001560}
1561
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001562static inline bool areJTsAllowed(const TargetLowering &TLI) {
1563 return (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1564 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
1565}
1566
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001567/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001568bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001569 CaseRecVector& WorkList,
1570 Value* SV,
1571 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001572 Case& FrontCase = *CR.Range.first;
1573 Case& BackCase = *(CR.Range.second-1);
1574
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001575 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1576 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1577
1578 uint64_t TSize = 0;
1579 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1580 I!=E; ++I)
1581 TSize += I->size();
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001582
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001583 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001584 return false;
1585
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001586 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1587 if (Density < 0.4)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001588 return false;
1589
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001590 DOUT << "Lowering jump table\n"
1591 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001592 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001593
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001594 // Get the MachineFunction which holds the current MBB. This is used when
1595 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001596 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001597
1598 // Figure out which block is immediately after the current one.
1599 MachineBasicBlock *NextBlock = 0;
1600 MachineFunction::iterator BBI = CR.CaseBB;
1601
1602 if (++BBI != CurMBB->getParent()->end())
1603 NextBlock = BBI;
1604
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001605 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1606
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001607 // Create a new basic block to hold the code for loading the address
1608 // of the jump table, and jumping to it. Update successor information;
1609 // we will either branch to the default case for the switch, or the jump
1610 // table.
1611 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1612 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1613 CR.CaseBB->addSuccessor(Default);
1614 CR.CaseBB->addSuccessor(JumpTableBB);
1615
1616 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001617 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001618 // a case statement, push the case's BB onto the vector, otherwise, push
1619 // the default BB.
1620 std::vector<MachineBasicBlock*> DestBBs;
1621 int64_t TEI = First;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001622 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1623 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1624 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1625
1626 if ((Low <= TEI) && (TEI <= High)) {
1627 DestBBs.push_back(I->BB);
1628 if (TEI==High)
1629 ++I;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001630 } else {
1631 DestBBs.push_back(Default);
1632 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001633 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001634
1635 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001636 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001637 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1638 E = DestBBs.end(); I != E; ++I) {
1639 if (!SuccsHandled[(*I)->getNumber()]) {
1640 SuccsHandled[(*I)->getNumber()] = true;
1641 JumpTableBB->addSuccessor(*I);
1642 }
1643 }
1644
1645 // Create a jump table index for this jump table, or return an existing
1646 // one.
1647 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1648
1649 // Set the jump table information so that we can codegen it as a second
1650 // MachineBasicBlock
Scott Michelf147a8d2007-04-24 01:24:20 +00001651 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001652 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1653 (CR.CaseBB == CurMBB));
1654 if (CR.CaseBB == CurMBB)
1655 visitJumpTableHeader(JT, JTH);
1656
1657 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001658
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001659 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001660}
1661
1662/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1663/// 2 subtrees.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001664bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001665 CaseRecVector& WorkList,
1666 Value* SV,
1667 MachineBasicBlock* Default) {
1668 // Get the MachineFunction which holds the current MBB. This is used when
1669 // inserting any additional MBBs necessary to represent the switch.
1670 MachineFunction *CurMF = CurMBB->getParent();
1671
1672 // Figure out which block is immediately after the current one.
1673 MachineBasicBlock *NextBlock = 0;
1674 MachineFunction::iterator BBI = CR.CaseBB;
1675
1676 if (++BBI != CurMBB->getParent()->end())
1677 NextBlock = BBI;
1678
1679 Case& FrontCase = *CR.Range.first;
1680 Case& BackCase = *(CR.Range.second-1);
1681 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1682
1683 // Size is the number of Cases represented by this range.
1684 unsigned Size = CR.Range.second - CR.Range.first;
1685
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001686 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1687 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001688 double FMetric = 0;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001689 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001690
1691 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1692 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001693 uint64_t TSize = 0;
1694 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1695 I!=E; ++I)
1696 TSize += I->size();
1697
1698 uint64_t LSize = FrontCase.size();
1699 uint64_t RSize = TSize-LSize;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001700 DOUT << "Selecting best pivot: \n"
1701 << "First: " << First << ", Last: " << Last <<"\n"
1702 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001703 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001704 J!=E; ++I, ++J) {
1705 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1706 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001707 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001708 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1709 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00001710 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001711 // Should always split in some non-trivial place
1712 DOUT <<"=>Step\n"
1713 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1714 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1715 << "Metric: " << Metric << "\n";
1716 if (FMetric < Metric) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001717 Pivot = J;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001718 FMetric = Metric;
1719 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001720 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001721
1722 LSize += J->size();
1723 RSize -= J->size();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001724 }
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001725 if (areJTsAllowed(TLI)) {
1726 // If our case is dense we *really* should handle it earlier!
1727 assert((FMetric > 0) && "Should handle dense range earlier!");
1728 } else {
1729 Pivot = CR.Range.first + Size/2;
1730 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001731
1732 CaseRange LHSR(CR.Range.first, Pivot);
1733 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001734 Constant *C = Pivot->Low;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001735 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1736
1737 // We know that we branch to the LHS if the Value being switched on is
1738 // less than the Pivot value, C. We use this to optimize our binary
1739 // tree a bit, by recognizing that if SV is greater than or equal to the
1740 // LHS's Case Value, and that Case Value is exactly one less than the
1741 // Pivot's Value, then we can branch directly to the LHS's Target,
1742 // rather than creating a leaf node for it.
1743 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001744 LHSR.first->High == CR.GE &&
1745 cast<ConstantInt>(C)->getSExtValue() ==
1746 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1747 TrueBB = LHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001748 } else {
1749 TrueBB = new MachineBasicBlock(LLVMBB);
1750 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1751 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1752 }
1753
1754 // Similar to the optimization above, if the Value being switched on is
1755 // known to be less than the Constant CR.LT, and the current Case Value
1756 // is CR.LT - 1, then we can branch directly to the target block for
1757 // the current Case Value, rather than emitting a RHS leaf node for it.
1758 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001759 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1760 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1761 FalseBB = RHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001762 } else {
1763 FalseBB = new MachineBasicBlock(LLVMBB);
1764 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1765 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1766 }
1767
1768 // Create a CaseBlock record representing a conditional branch to
1769 // the LHS node if the value being switched on SV is less than C.
1770 // Otherwise, branch to LHS.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001771 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
1772 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001773
1774 if (CR.CaseBB == CurMBB)
1775 visitSwitchCase(CB);
1776 else
1777 SwitchCases.push_back(CB);
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001778
1779 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001780}
1781
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001782/// handleBitTestsSwitchCase - if current case range has few destination and
1783/// range span less, than machine word bitwidth, encode case range into series
1784/// of masks and emit bit tests with these masks.
1785bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1786 CaseRecVector& WorkList,
1787 Value* SV,
Chris Lattner3ff98172007-04-14 02:26:56 +00001788 MachineBasicBlock* Default){
Dan Gohmanb55757e2007-05-18 17:52:13 +00001789 unsigned IntPtrBits = MVT::getSizeInBits(TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001790
1791 Case& FrontCase = *CR.Range.first;
1792 Case& BackCase = *(CR.Range.second-1);
1793
1794 // Get the MachineFunction which holds the current MBB. This is used when
1795 // inserting any additional MBBs necessary to represent the switch.
1796 MachineFunction *CurMF = CurMBB->getParent();
1797
1798 unsigned numCmps = 0;
1799 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1800 I!=E; ++I) {
1801 // Single case counts one, case range - two.
1802 if (I->Low == I->High)
1803 numCmps +=1;
1804 else
1805 numCmps +=2;
1806 }
1807
1808 // Count unique destinations
1809 SmallSet<MachineBasicBlock*, 4> Dests;
1810 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1811 Dests.insert(I->BB);
1812 if (Dests.size() > 3)
1813 // Don't bother the code below, if there are too much unique destinations
1814 return false;
1815 }
1816 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
1817 << "Total number of comparisons: " << numCmps << "\n";
1818
1819 // Compute span of values.
1820 Constant* minValue = FrontCase.Low;
1821 Constant* maxValue = BackCase.High;
1822 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
1823 cast<ConstantInt>(minValue)->getSExtValue();
1824 DOUT << "Compare range: " << range << "\n"
1825 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
1826 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
1827
Anton Korobeynikovab8fd402007-04-26 20:44:04 +00001828 if (range>=IntPtrBits ||
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001829 (!(Dests.size() == 1 && numCmps >= 3) &&
1830 !(Dests.size() == 2 && numCmps >= 5) &&
1831 !(Dests.size() >= 3 && numCmps >= 6)))
1832 return false;
1833
1834 DOUT << "Emitting bit tests\n";
1835 int64_t lowBound = 0;
1836
1837 // Optimize the case where all the case values fit in a
1838 // word without having to subtract minValue. In this case,
1839 // we can optimize away the subtraction.
1840 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001841 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001842 range = cast<ConstantInt>(maxValue)->getSExtValue();
1843 } else {
1844 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
1845 }
1846
1847 CaseBitsVector CasesBits;
1848 unsigned i, count = 0;
1849
1850 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1851 MachineBasicBlock* Dest = I->BB;
1852 for (i = 0; i < count; ++i)
1853 if (Dest == CasesBits[i].BB)
1854 break;
1855
1856 if (i == count) {
1857 assert((count < 3) && "Too much destinations to test!");
1858 CasesBits.push_back(CaseBits(0, Dest, 0));
1859 count++;
1860 }
1861
1862 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
1863 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
1864
1865 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001866 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001867 CasesBits[i].Bits++;
1868 }
1869
1870 }
1871 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
1872
1873 SelectionDAGISel::BitTestInfo BTC;
1874
1875 // Figure out which block is immediately after the current one.
1876 MachineFunction::iterator BBI = CR.CaseBB;
1877 ++BBI;
1878
1879 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1880
1881 DOUT << "Cases:\n";
1882 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
1883 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
1884 << ", BB: " << CasesBits[i].BB << "\n";
1885
1886 MachineBasicBlock *CaseBB = new MachineBasicBlock(LLVMBB);
1887 CurMF->getBasicBlockList().insert(BBI, CaseBB);
1888 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
1889 CaseBB,
1890 CasesBits[i].BB));
1891 }
1892
1893 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohenefc36622007-04-09 14:32:59 +00001894 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001895 CR.CaseBB, Default, BTC);
1896
1897 if (CR.CaseBB == CurMBB)
1898 visitBitTestHeader(BTB);
1899
1900 BitTestCases.push_back(BTB);
1901
1902 return true;
1903}
1904
1905
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001906// Clusterify - Transform simple list of Cases into list of CaseRange's
1907unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
1908 const SwitchInst& SI) {
1909 unsigned numCmps = 0;
1910
1911 // Start with "simple" cases
1912 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
1913 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
1914 Cases.push_back(Case(SI.getSuccessorValue(i),
1915 SI.getSuccessorValue(i),
1916 SMBB));
1917 }
1918 sort(Cases.begin(), Cases.end(), CaseCmp());
1919
1920 // Merge case into clusters
1921 if (Cases.size()>=2)
David Greenea2a48852007-06-29 03:42:23 +00001922 // Must recompute end() each iteration because it may be
1923 // invalidated by erase if we hold on to it
David Greenecfacc8f2007-06-29 02:49:11 +00001924 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001925 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
1926 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
1927 MachineBasicBlock* nextBB = J->BB;
1928 MachineBasicBlock* currentBB = I->BB;
1929
1930 // If the two neighboring cases go to the same destination, merge them
1931 // into a single case.
1932 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
1933 I->High = J->High;
1934 J = Cases.erase(J);
1935 } else {
1936 I = J++;
1937 }
1938 }
1939
1940 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
1941 if (I->Low != I->High)
1942 // A range counts double, since it requires two compares.
1943 ++numCmps;
1944 }
1945
1946 return numCmps;
1947}
1948
1949void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001950 // Figure out which block is immediately after the current one.
1951 MachineBasicBlock *NextBlock = 0;
1952 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001953
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001954 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001955
Nate Begemanf15485a2006-03-27 01:32:24 +00001956 // If there is only the default destination, branch to it if it is not the
1957 // next basic block. Otherwise, just fall through.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001958 if (SI.getNumOperands() == 2) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001959 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001960
Nate Begemanf15485a2006-03-27 01:32:24 +00001961 // If this is not a fall-through branch, emit the branch.
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001962 if (Default != NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001963 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001964 DAG.getBasicBlock(Default)));
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001965
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001966 CurMBB->addSuccessor(Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00001967 return;
1968 }
1969
1970 // If there are any non-default case statements, create a vector of Cases
1971 // representing each one, and sort the vector so that we can efficiently
1972 // create a binary search tree from them.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001973 CaseVector Cases;
1974 unsigned numCmps = Clusterify(Cases, SI);
1975 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
1976 << ". Total compares: " << numCmps << "\n";
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001977
Nate Begemanf15485a2006-03-27 01:32:24 +00001978 // Get the Value to be switched on and default basic blocks, which will be
1979 // inserted into CaseBlock records, representing basic blocks in the binary
1980 // search tree.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001981 Value *SV = SI.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00001982
Nate Begemanf15485a2006-03-27 01:32:24 +00001983 // Push the initial CaseRec onto the worklist
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001984 CaseRecVector WorkList;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001985 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
1986
1987 while (!WorkList.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001988 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001989 CaseRec CR = WorkList.back();
1990 WorkList.pop_back();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001991
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001992 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
1993 continue;
1994
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001995 // If the range has few cases (two or less) emit a series of specific
1996 // tests.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001997 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
1998 continue;
1999
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002000 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002001 // target supports indirect branches, then emit a jump table rather than
2002 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002003 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2004 continue;
2005
2006 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2007 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2008 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002009 }
2010}
2011
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002012
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002013void SelectionDAGLowering::visitSub(User &I) {
2014 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00002015 const Type *Ty = I.getType();
Reid Spencer9d6565a2007-02-15 02:26:10 +00002016 if (isa<VectorType>(Ty)) {
Dan Gohman7f321562007-06-25 16:23:39 +00002017 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2018 const VectorType *DestTy = cast<VectorType>(I.getType());
2019 const Type *ElTy = DestTy->getElementType();
Evan Chengc45453f2007-06-29 21:44:35 +00002020 if (ElTy->isFloatingPoint()) {
2021 unsigned VL = DestTy->getNumElements();
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002022 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Evan Chengc45453f2007-06-29 21:44:35 +00002023 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2024 if (CV == CNZ) {
2025 SDOperand Op2 = getValue(I.getOperand(1));
2026 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2027 return;
2028 }
Dan Gohman7f321562007-06-25 16:23:39 +00002029 }
2030 }
2031 }
2032 if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002033 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002034 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002035 SDOperand Op2 = getValue(I.getOperand(1));
2036 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2037 return;
2038 }
Dan Gohman7f321562007-06-25 16:23:39 +00002039 }
2040
2041 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002042}
2043
Dan Gohman7f321562007-06-25 16:23:39 +00002044void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Chris Lattner1c08c712005-01-07 07:47:53 +00002045 SDOperand Op1 = getValue(I.getOperand(0));
2046 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00002047
2048 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00002049}
2050
Nate Begemane21ea612005-11-18 07:42:56 +00002051void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2052 SDOperand Op1 = getValue(I.getOperand(0));
2053 SDOperand Op2 = getValue(I.getOperand(1));
2054
Dan Gohman7f321562007-06-25 16:23:39 +00002055 if (MVT::getSizeInBits(TLI.getShiftAmountTy()) <
2056 MVT::getSizeInBits(Op2.getValueType()))
Reid Spencer832254e2007-02-02 02:16:23 +00002057 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2058 else if (TLI.getShiftAmountTy() > Op2.getValueType())
2059 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begemane21ea612005-11-18 07:42:56 +00002060
Chris Lattner1c08c712005-01-07 07:47:53 +00002061 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2062}
2063
Reid Spencer45fb3f32006-11-20 01:22:35 +00002064void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002065 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2066 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2067 predicate = IC->getPredicate();
2068 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2069 predicate = ICmpInst::Predicate(IC->getPredicate());
2070 SDOperand Op1 = getValue(I.getOperand(0));
2071 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00002072 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002073 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00002074 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2075 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2076 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2077 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2078 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2079 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2080 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2081 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2082 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2083 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2084 default:
2085 assert(!"Invalid ICmp predicate value");
2086 Opcode = ISD::SETEQ;
2087 break;
2088 }
2089 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2090}
2091
2092void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002093 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2094 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2095 predicate = FC->getPredicate();
2096 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2097 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner1c08c712005-01-07 07:47:53 +00002098 SDOperand Op1 = getValue(I.getOperand(0));
2099 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00002100 ISD::CondCode Condition, FOC, FPC;
2101 switch (predicate) {
2102 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2103 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2104 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2105 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2106 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2107 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2108 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2109 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
2110 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
2111 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2112 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2113 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2114 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2115 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2116 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2117 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2118 default:
2119 assert(!"Invalid FCmp predicate value");
2120 FOC = FPC = ISD::SETFALSE;
2121 break;
2122 }
2123 if (FiniteOnlyFPMath())
2124 Condition = FOC;
2125 else
2126 Condition = FPC;
2127 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00002128}
2129
2130void SelectionDAGLowering::visitSelect(User &I) {
2131 SDOperand Cond = getValue(I.getOperand(0));
2132 SDOperand TrueVal = getValue(I.getOperand(1));
2133 SDOperand FalseVal = getValue(I.getOperand(2));
Dan Gohman7f321562007-06-25 16:23:39 +00002134 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2135 TrueVal, FalseVal));
Chris Lattner1c08c712005-01-07 07:47:53 +00002136}
2137
Reid Spencer3da59db2006-11-27 01:05:10 +00002138
2139void SelectionDAGLowering::visitTrunc(User &I) {
2140 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2141 SDOperand N = getValue(I.getOperand(0));
2142 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2143 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2144}
2145
2146void SelectionDAGLowering::visitZExt(User &I) {
2147 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2148 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2149 SDOperand N = getValue(I.getOperand(0));
2150 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2151 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2152}
2153
2154void SelectionDAGLowering::visitSExt(User &I) {
2155 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2156 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2157 SDOperand N = getValue(I.getOperand(0));
2158 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2159 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2160}
2161
2162void SelectionDAGLowering::visitFPTrunc(User &I) {
2163 // FPTrunc is never a no-op cast, no need to check
2164 SDOperand N = getValue(I.getOperand(0));
2165 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2166 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N));
2167}
2168
2169void SelectionDAGLowering::visitFPExt(User &I){
2170 // FPTrunc is never a no-op cast, no need to check
2171 SDOperand N = getValue(I.getOperand(0));
2172 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2173 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2174}
2175
2176void SelectionDAGLowering::visitFPToUI(User &I) {
2177 // FPToUI is never a no-op cast, no need to check
2178 SDOperand N = getValue(I.getOperand(0));
2179 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2180 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2181}
2182
2183void SelectionDAGLowering::visitFPToSI(User &I) {
2184 // FPToSI is never a no-op cast, no need to check
2185 SDOperand N = getValue(I.getOperand(0));
2186 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2187 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2188}
2189
2190void SelectionDAGLowering::visitUIToFP(User &I) {
2191 // UIToFP is never a no-op cast, no need to check
2192 SDOperand N = getValue(I.getOperand(0));
2193 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2194 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2195}
2196
2197void SelectionDAGLowering::visitSIToFP(User &I){
2198 // UIToFP is never a no-op cast, no need to check
2199 SDOperand N = getValue(I.getOperand(0));
2200 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2201 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2202}
2203
2204void SelectionDAGLowering::visitPtrToInt(User &I) {
2205 // What to do depends on the size of the integer and the size of the pointer.
2206 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner1c08c712005-01-07 07:47:53 +00002207 SDOperand N = getValue(I.getOperand(0));
Chris Lattnere25ca692006-03-22 20:09:35 +00002208 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002209 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002210 SDOperand Result;
2211 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2212 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2213 else
2214 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2215 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2216 setValue(&I, Result);
2217}
Chris Lattner1c08c712005-01-07 07:47:53 +00002218
Reid Spencer3da59db2006-11-27 01:05:10 +00002219void SelectionDAGLowering::visitIntToPtr(User &I) {
2220 // What to do depends on the size of the integer and the size of the pointer.
2221 // We can either truncate, zero extend, or no-op, accordingly.
2222 SDOperand N = getValue(I.getOperand(0));
2223 MVT::ValueType SrcVT = N.getValueType();
2224 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2225 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2226 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2227 else
2228 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2229 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2230}
2231
2232void SelectionDAGLowering::visitBitCast(User &I) {
2233 SDOperand N = getValue(I.getOperand(0));
2234 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002235
2236 // BitCast assures us that source and destination are the same size so this
2237 // is either a BIT_CONVERT or a no-op.
2238 if (DestVT != N.getValueType())
2239 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2240 else
2241 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00002242}
2243
Chris Lattner2bbd8102006-03-29 00:11:43 +00002244void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattnerc7029802006-03-18 01:44:44 +00002245 SDOperand InVec = getValue(I.getOperand(0));
2246 SDOperand InVal = getValue(I.getOperand(1));
2247 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2248 getValue(I.getOperand(2)));
2249
Dan Gohman7f321562007-06-25 16:23:39 +00002250 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2251 TLI.getValueType(I.getType()),
2252 InVec, InVal, InIdx));
Chris Lattnerc7029802006-03-18 01:44:44 +00002253}
2254
Chris Lattner2bbd8102006-03-29 00:11:43 +00002255void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner384504c2006-03-21 20:44:12 +00002256 SDOperand InVec = getValue(I.getOperand(0));
2257 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2258 getValue(I.getOperand(1)));
Dan Gohman7f321562007-06-25 16:23:39 +00002259 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
Chris Lattner384504c2006-03-21 20:44:12 +00002260 TLI.getValueType(I.getType()), InVec, InIdx));
2261}
Chris Lattnerc7029802006-03-18 01:44:44 +00002262
Chris Lattner3e104b12006-04-08 04:15:24 +00002263void SelectionDAGLowering::visitShuffleVector(User &I) {
2264 SDOperand V1 = getValue(I.getOperand(0));
2265 SDOperand V2 = getValue(I.getOperand(1));
2266 SDOperand Mask = getValue(I.getOperand(2));
2267
Dan Gohman7f321562007-06-25 16:23:39 +00002268 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2269 TLI.getValueType(I.getType()),
2270 V1, V2, Mask));
Chris Lattner3e104b12006-04-08 04:15:24 +00002271}
2272
2273
Chris Lattner1c08c712005-01-07 07:47:53 +00002274void SelectionDAGLowering::visitGetElementPtr(User &I) {
2275 SDOperand N = getValue(I.getOperand(0));
2276 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00002277
2278 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2279 OI != E; ++OI) {
2280 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002281 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002282 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00002283 if (Field) {
2284 // N = N + Offset
Chris Lattnerb1919e22007-02-10 19:55:17 +00002285 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner1c08c712005-01-07 07:47:53 +00002286 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Misha Brukmandedf2bd2005-04-22 04:01:18 +00002287 getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00002288 }
2289 Ty = StTy->getElementType(Field);
2290 } else {
2291 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00002292
Chris Lattner7c0104b2005-11-09 04:45:33 +00002293 // If this is a constant subscript, handle it quickly.
2294 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002295 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00002296 uint64_t Offs =
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002297 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner7c0104b2005-11-09 04:45:33 +00002298 N = DAG.getNode(ISD::ADD, N.getValueType(), N, getIntPtrConstant(Offs));
2299 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00002300 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00002301
2302 // N = N + Idx * ElementSize;
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002303 uint64_t ElementSize = TD->getABITypeSize(Ty);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002304 SDOperand IdxN = getValue(Idx);
2305
2306 // If the index is smaller or larger than intptr_t, truncate or extend
2307 // it.
2308 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencer47857812006-12-31 05:55:36 +00002309 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002310 } else if (IdxN.getValueType() > N.getValueType())
2311 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2312
2313 // If this is a multiply by a power of two, turn it into a shl
2314 // immediately. This is a very common case.
2315 if (isPowerOf2_64(ElementSize)) {
2316 unsigned Amt = Log2_64(ElementSize);
2317 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00002318 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002319 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2320 continue;
2321 }
2322
2323 SDOperand Scale = getIntPtrConstant(ElementSize);
2324 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2325 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00002326 }
2327 }
2328 setValue(&I, N);
2329}
2330
2331void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2332 // If this is a fixed sized alloca in the entry block of the function,
2333 // allocate it statically on the stack.
2334 if (FuncInfo.StaticAllocaMap.count(&I))
2335 return; // getValue will auto-populate this.
2336
2337 const Type *Ty = I.getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +00002338 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00002339 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00002340 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner58092e32007-01-20 22:35:55 +00002341 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00002342
2343 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattner68cd65e2005-01-22 23:04:37 +00002344 MVT::ValueType IntPtr = TLI.getPointerTy();
2345 if (IntPtr < AllocSize.getValueType())
2346 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2347 else if (IntPtr > AllocSize.getValueType())
2348 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00002349
Chris Lattner68cd65e2005-01-22 23:04:37 +00002350 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner1c08c712005-01-07 07:47:53 +00002351 getIntPtrConstant(TySize));
2352
Evan Cheng45157792007-08-16 23:46:29 +00002353 // Handle alignment. If the requested alignment is less than or equal to
2354 // the stack alignment, ignore it. If the size is greater than or equal to
2355 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Chris Lattner1c08c712005-01-07 07:47:53 +00002356 unsigned StackAlign =
2357 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Cheng45157792007-08-16 23:46:29 +00002358 if (Align <= StackAlign)
Chris Lattner1c08c712005-01-07 07:47:53 +00002359 Align = 0;
Evan Cheng45157792007-08-16 23:46:29 +00002360
2361 // Round the size of the allocation up to the stack alignment size
2362 // by add SA-1 to the size.
2363 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
2364 getIntPtrConstant(StackAlign-1));
2365 // Mask out the low bits for alignment purposes.
2366 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
2367 getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Chris Lattner1c08c712005-01-07 07:47:53 +00002368
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002369 SDOperand Ops[] = { getRoot(), AllocSize, getIntPtrConstant(Align) };
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002370 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2371 MVT::Other);
2372 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner0da331f2007-02-04 01:31:47 +00002373 setValue(&I, DSA);
2374 DAG.setRoot(DSA.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002375
2376 // Inform the Frame Information that we have just allocated a variable-sized
2377 // object.
2378 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2379}
2380
Chris Lattner1c08c712005-01-07 07:47:53 +00002381void SelectionDAGLowering::visitLoad(LoadInst &I) {
2382 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukmanedf128a2005-04-21 22:36:52 +00002383
Chris Lattnerd3948112005-01-17 22:19:26 +00002384 SDOperand Root;
2385 if (I.isVolatile())
2386 Root = getRoot();
2387 else {
2388 // Do not serialize non-volatile loads against each other.
2389 Root = DAG.getRoot();
2390 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002391
Evan Cheng466685d2006-10-09 20:57:25 +00002392 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002393 Root, I.isVolatile(), I.getAlignment()));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002394}
2395
2396SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +00002397 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002398 bool isVolatile,
2399 unsigned Alignment) {
Dan Gohman7f321562007-06-25 16:23:39 +00002400 SDOperand L =
2401 DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0,
2402 isVolatile, Alignment);
Chris Lattnerd3948112005-01-17 22:19:26 +00002403
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002404 if (isVolatile)
Chris Lattnerd3948112005-01-17 22:19:26 +00002405 DAG.setRoot(L.getValue(1));
2406 else
2407 PendingLoads.push_back(L.getValue(1));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002408
2409 return L;
Chris Lattner1c08c712005-01-07 07:47:53 +00002410}
2411
2412
2413void SelectionDAGLowering::visitStore(StoreInst &I) {
2414 Value *SrcV = I.getOperand(0);
2415 SDOperand Src = getValue(SrcV);
2416 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng0b4f80e2006-12-20 01:27:29 +00002417 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002418 I.isVolatile(), I.getAlignment()));
Chris Lattner1c08c712005-01-07 07:47:53 +00002419}
2420
Chris Lattner0eade312006-03-24 02:22:33 +00002421/// IntrinsicCannotAccessMemory - Return true if the specified intrinsic cannot
2422/// access memory and has no other side effects at all.
2423static bool IntrinsicCannotAccessMemory(unsigned IntrinsicID) {
2424#define GET_NO_MEMORY_INTRINSICS
2425#include "llvm/Intrinsics.gen"
2426#undef GET_NO_MEMORY_INTRINSICS
2427 return false;
2428}
2429
Chris Lattnere58a7802006-04-02 03:41:14 +00002430// IntrinsicOnlyReadsMemory - Return true if the specified intrinsic doesn't
2431// have any side-effects or if it only reads memory.
2432static bool IntrinsicOnlyReadsMemory(unsigned IntrinsicID) {
2433#define GET_SIDE_EFFECT_INFO
2434#include "llvm/Intrinsics.gen"
2435#undef GET_SIDE_EFFECT_INFO
2436 return false;
2437}
2438
Chris Lattner0eade312006-03-24 02:22:33 +00002439/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2440/// node.
2441void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2442 unsigned Intrinsic) {
Chris Lattner7255a542006-03-24 22:49:42 +00002443 bool HasChain = !IntrinsicCannotAccessMemory(Intrinsic);
Chris Lattnere58a7802006-04-02 03:41:14 +00002444 bool OnlyLoad = HasChain && IntrinsicOnlyReadsMemory(Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +00002445
2446 // Build the operand list.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002447 SmallVector<SDOperand, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00002448 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2449 if (OnlyLoad) {
2450 // We don't need to serialize loads against other loads.
2451 Ops.push_back(DAG.getRoot());
2452 } else {
2453 Ops.push_back(getRoot());
2454 }
2455 }
Chris Lattner0eade312006-03-24 02:22:33 +00002456
2457 // Add the intrinsic ID as an integer operand.
2458 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2459
2460 // Add all operands of the call to the operand list.
2461 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2462 SDOperand Op = getValue(I.getOperand(i));
Chris Lattner0eade312006-03-24 02:22:33 +00002463 assert(TLI.isTypeLegal(Op.getValueType()) &&
2464 "Intrinsic uses a non-legal type?");
2465 Ops.push_back(Op);
2466 }
2467
2468 std::vector<MVT::ValueType> VTs;
2469 if (I.getType() != Type::VoidTy) {
2470 MVT::ValueType VT = TLI.getValueType(I.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00002471 if (MVT::isVector(VT)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002472 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattner0eade312006-03-24 02:22:33 +00002473 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2474
2475 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
2476 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2477 }
2478
2479 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2480 VTs.push_back(VT);
2481 }
2482 if (HasChain)
2483 VTs.push_back(MVT::Other);
2484
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002485 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
2486
Chris Lattner0eade312006-03-24 02:22:33 +00002487 // Create the node.
Chris Lattner48b61a72006-03-28 00:40:33 +00002488 SDOperand Result;
2489 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002490 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2491 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002492 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002493 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2494 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002495 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002496 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2497 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002498
Chris Lattnere58a7802006-04-02 03:41:14 +00002499 if (HasChain) {
2500 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
2501 if (OnlyLoad)
2502 PendingLoads.push_back(Chain);
2503 else
2504 DAG.setRoot(Chain);
2505 }
Chris Lattner0eade312006-03-24 02:22:33 +00002506 if (I.getType() != Type::VoidTy) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002507 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Dan Gohman7f321562007-06-25 16:23:39 +00002508 MVT::ValueType VT = TLI.getValueType(PTy);
2509 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
Chris Lattner0eade312006-03-24 02:22:33 +00002510 }
2511 setValue(&I, Result);
2512 }
2513}
2514
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002515/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002516static GlobalVariable *ExtractTypeInfo (Value *V) {
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002517 V = IntrinsicInst::StripPointerCasts(V);
2518 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002519 assert (GV || isa<ConstantPointerNull>(V) &&
2520 "TypeInfo must be a global variable or NULL");
2521 return GV;
2522}
2523
Duncan Sandsf4070822007-06-15 19:04:19 +00002524/// addCatchInfo - Extract the personality and type infos from an eh.selector
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002525/// call, and add them to the specified machine basic block.
Duncan Sandsf4070822007-06-15 19:04:19 +00002526static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2527 MachineBasicBlock *MBB) {
2528 // Inform the MachineModuleInfo of the personality for this landing pad.
2529 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2530 assert(CE->getOpcode() == Instruction::BitCast &&
2531 isa<Function>(CE->getOperand(0)) &&
2532 "Personality should be a function");
2533 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2534
2535 // Gather all the type infos for this landing pad and pass them along to
2536 // MachineModuleInfo.
2537 std::vector<GlobalVariable *> TyInfo;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002538 unsigned N = I.getNumOperands();
2539
2540 for (unsigned i = N - 1; i > 2; --i) {
2541 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2542 unsigned FilterLength = CI->getZExtValue();
Duncan Sands6590b042007-08-27 15:47:50 +00002543 unsigned FirstCatch = i + FilterLength + !FilterLength;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002544 assert (FirstCatch <= N && "Invalid filter length");
2545
2546 if (FirstCatch < N) {
2547 TyInfo.reserve(N - FirstCatch);
2548 for (unsigned j = FirstCatch; j < N; ++j)
2549 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2550 MMI->addCatchTypeInfo(MBB, TyInfo);
2551 TyInfo.clear();
2552 }
2553
Duncan Sands6590b042007-08-27 15:47:50 +00002554 if (!FilterLength) {
2555 // Cleanup.
2556 MMI->addCleanup(MBB);
2557 } else {
2558 // Filter.
2559 TyInfo.reserve(FilterLength - 1);
2560 for (unsigned j = i + 1; j < FirstCatch; ++j)
2561 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2562 MMI->addFilterTypeInfo(MBB, TyInfo);
2563 TyInfo.clear();
2564 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002565
2566 N = i;
2567 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002568 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002569
2570 if (N > 3) {
2571 TyInfo.reserve(N - 3);
2572 for (unsigned j = 3; j < N; ++j)
2573 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
Duncan Sandsf4070822007-06-15 19:04:19 +00002574 MMI->addCatchTypeInfo(MBB, TyInfo);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002575 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002576}
2577
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002578/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
2579/// we want to emit this as a call to a named external function, return the name
2580/// otherwise lower it and return null.
2581const char *
2582SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
2583 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00002584 default:
2585 // By default, turn this into a target intrinsic node.
2586 visitTargetIntrinsic(I, Intrinsic);
2587 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002588 case Intrinsic::vastart: visitVAStart(I); return 0;
2589 case Intrinsic::vaend: visitVAEnd(I); return 0;
2590 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00002591 case Intrinsic::returnaddress:
2592 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
2593 getValue(I.getOperand(1))));
2594 return 0;
2595 case Intrinsic::frameaddress:
2596 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
2597 getValue(I.getOperand(1))));
2598 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002599 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002600 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002601 break;
2602 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002603 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002604 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00002605 case Intrinsic::memcpy_i32:
2606 case Intrinsic::memcpy_i64:
2607 visitMemIntrinsic(I, ISD::MEMCPY);
2608 return 0;
2609 case Intrinsic::memset_i32:
2610 case Intrinsic::memset_i64:
2611 visitMemIntrinsic(I, ISD::MEMSET);
2612 return 0;
2613 case Intrinsic::memmove_i32:
2614 case Intrinsic::memmove_i64:
2615 visitMemIntrinsic(I, ISD::MEMMOVE);
2616 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002617
Chris Lattner86cb6432005-12-13 17:40:33 +00002618 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002619 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002620 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002621 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002622 SDOperand Ops[5];
Chris Lattner36ce6912005-11-29 06:21:05 +00002623
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002624 Ops[0] = getRoot();
2625 Ops[1] = getValue(SPI.getLineValue());
2626 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner36ce6912005-11-29 06:21:05 +00002627
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002628 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00002629 assert(DD && "Not a debug information descriptor");
Jim Laskey43970fe2006-03-23 18:06:46 +00002630 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
2631
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002632 Ops[3] = DAG.getString(CompileUnit->getFileName());
2633 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskeyce72b172006-02-11 01:01:30 +00002634
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002635 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner86cb6432005-12-13 17:40:33 +00002636 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002637
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002638 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00002639 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002640 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002641 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002642 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002643 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
2644 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002645 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002646 DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002647 }
2648
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002649 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002650 }
2651 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002652 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002653 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002654 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2655 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002656 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002657 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002658 }
2659
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002660 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002661 }
2662 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002663 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002664 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002665 if (MMI && FSI.getSubprogram() &&
2666 MMI->Verify(FSI.getSubprogram())) {
2667 unsigned LabelID = MMI->RecordRegionStart(FSI.getSubprogram());
Jim Laskey1ee29252007-01-26 14:34:52 +00002668 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002669 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002670 }
2671
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002672 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002673 }
2674 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002675 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002676 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002677 if (MMI && DI.getVariable() && MMI->Verify(DI.getVariable())) {
Jim Laskey0892cee2006-03-24 09:50:27 +00002678 SDOperand AddressOp = getValue(DI.getAddress());
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002679 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(AddressOp))
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002680 MMI->RecordVariable(DI.getVariable(), FI->getIndex());
Jim Laskey43970fe2006-03-23 18:06:46 +00002681 }
2682
2683 return 0;
2684 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002685
Jim Laskeyb180aa12007-02-21 22:53:45 +00002686 case Intrinsic::eh_exception: {
Evan Chenge47c3332007-06-27 18:45:32 +00002687 if (ExceptionHandling) {
Duncan Sands90291952007-07-06 09:18:59 +00002688 if (!CurMBB->isLandingPad()) {
2689 // FIXME: Mark exception register as live in. Hack for PR1508.
2690 unsigned Reg = TLI.getExceptionAddressRegister();
2691 if (Reg) CurMBB->addLiveIn(Reg);
2692 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002693 // Insert the EXCEPTIONADDR instruction.
2694 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
2695 SDOperand Ops[1];
2696 Ops[0] = DAG.getRoot();
2697 SDOperand Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
2698 setValue(&I, Op);
2699 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002700 } else {
Jim Laskey64ce0ca2007-02-28 18:37:04 +00002701 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
Jim Laskey735b6f82007-02-22 15:38:06 +00002702 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002703 return 0;
2704 }
2705
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002706 case Intrinsic::eh_selector_i32:
2707 case Intrinsic::eh_selector_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002708 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002709 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
2710 MVT::i32 : MVT::i64);
2711
Duncan Sandsf4070822007-06-15 19:04:19 +00002712 if (ExceptionHandling && MMI) {
2713 if (CurMBB->isLandingPad())
2714 addCatchInfo(I, MMI, CurMBB);
Evan Chenge47c3332007-06-27 18:45:32 +00002715 else {
Duncan Sandsf4070822007-06-15 19:04:19 +00002716#ifndef NDEBUG
Duncan Sandsf4070822007-06-15 19:04:19 +00002717 FuncInfo.CatchInfoLost.insert(&I);
2718#endif
Duncan Sands90291952007-07-06 09:18:59 +00002719 // FIXME: Mark exception selector register as live in. Hack for PR1508.
2720 unsigned Reg = TLI.getExceptionSelectorRegister();
2721 if (Reg) CurMBB->addLiveIn(Reg);
Evan Chenge47c3332007-06-27 18:45:32 +00002722 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002723
2724 // Insert the EHSELECTION instruction.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002725 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Jim Laskey735b6f82007-02-22 15:38:06 +00002726 SDOperand Ops[2];
2727 Ops[0] = getValue(I.getOperand(1));
2728 Ops[1] = getRoot();
2729 SDOperand Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
2730 setValue(&I, Op);
2731 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002732 } else {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002733 setValue(&I, DAG.getConstant(0, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002734 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002735
2736 return 0;
2737 }
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002738
2739 case Intrinsic::eh_typeid_for_i32:
2740 case Intrinsic::eh_typeid_for_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002741 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002742 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
2743 MVT::i32 : MVT::i64);
Jim Laskeyb180aa12007-02-21 22:53:45 +00002744
Jim Laskey735b6f82007-02-22 15:38:06 +00002745 if (MMI) {
2746 // Find the type id for the given typeinfo.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002747 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Duncan Sands3b346362007-05-04 17:12:26 +00002748
Jim Laskey735b6f82007-02-22 15:38:06 +00002749 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002750 setValue(&I, DAG.getConstant(TypeID, VT));
Jim Laskey7a1de982007-02-24 09:45:44 +00002751 } else {
Duncan Sandsf664e412007-07-06 14:46:23 +00002752 // Return something different to eh_selector.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002753 setValue(&I, DAG.getConstant(1, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002754 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002755
2756 return 0;
2757 }
2758
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002759 case Intrinsic::eh_return: {
2760 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2761
2762 if (MMI && ExceptionHandling) {
2763 MMI->setCallsEHReturn(true);
2764 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
2765 MVT::Other,
2766 getRoot(),
2767 getValue(I.getOperand(1)),
2768 getValue(I.getOperand(2))));
2769 } else {
2770 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2771 }
2772
2773 return 0;
2774 }
2775
2776 case Intrinsic::eh_unwind_init: {
2777 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
2778 MMI->setCallsUnwindInit(true);
2779 }
2780
2781 return 0;
2782 }
2783
2784 case Intrinsic::eh_dwarf_cfa: {
2785 if (ExceptionHandling) {
2786 MVT::ValueType VT = getValue(I.getOperand(1)).getValueType();
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002787 SDOperand CfaArg;
2788 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
2789 CfaArg = DAG.getNode(ISD::TRUNCATE,
2790 TLI.getPointerTy(), getValue(I.getOperand(1)));
2791 else
2792 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
2793 TLI.getPointerTy(), getValue(I.getOperand(1)));
2794
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002795 SDOperand Offset = DAG.getNode(ISD::ADD,
2796 TLI.getPointerTy(),
2797 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002798 TLI.getPointerTy()),
2799 CfaArg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002800 setValue(&I, DAG.getNode(ISD::ADD,
2801 TLI.getPointerTy(),
2802 DAG.getNode(ISD::FRAMEADDR,
2803 TLI.getPointerTy(),
2804 DAG.getConstant(0,
2805 TLI.getPointerTy())),
2806 Offset));
2807 } else {
2808 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2809 }
2810
2811 return 0;
2812 }
2813
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002814 case Intrinsic::sqrt:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002815 setValue(&I, DAG.getNode(ISD::FSQRT,
2816 getValue(I.getOperand(1)).getValueType(),
2817 getValue(I.getOperand(1))));
2818 return 0;
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002819 case Intrinsic::powi:
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00002820 setValue(&I, DAG.getNode(ISD::FPOWI,
2821 getValue(I.getOperand(1)).getValueType(),
2822 getValue(I.getOperand(1)),
2823 getValue(I.getOperand(2))));
2824 return 0;
Dan Gohmanac9385a2007-10-12 00:01:22 +00002825 case Intrinsic::sin:
2826 setValue(&I, DAG.getNode(ISD::FSIN,
2827 getValue(I.getOperand(1)).getValueType(),
2828 getValue(I.getOperand(1))));
2829 return 0;
2830 case Intrinsic::cos:
2831 setValue(&I, DAG.getNode(ISD::FCOS,
2832 getValue(I.getOperand(1)).getValueType(),
2833 getValue(I.getOperand(1))));
2834 return 0;
2835 case Intrinsic::pow:
2836 setValue(&I, DAG.getNode(ISD::FPOW,
2837 getValue(I.getOperand(1)).getValueType(),
2838 getValue(I.getOperand(1)),
2839 getValue(I.getOperand(2))));
2840 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002841 case Intrinsic::pcmarker: {
2842 SDOperand Tmp = getValue(I.getOperand(1));
2843 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
2844 return 0;
2845 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002846 case Intrinsic::readcyclecounter: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002847 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002848 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
2849 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
2850 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002851 setValue(&I, Tmp);
2852 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00002853 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002854 }
Chris Lattnerc6eb6d72007-04-10 03:20:39 +00002855 case Intrinsic::part_select: {
Reid Spencer3f108cb2007-04-05 01:20:18 +00002856 // Currently not implemented: just abort
Reid Spencerf75b8742007-04-12 02:48:46 +00002857 assert(0 && "part_select intrinsic not implemented");
2858 abort();
2859 }
2860 case Intrinsic::part_set: {
2861 // Currently not implemented: just abort
2862 assert(0 && "part_set intrinsic not implemented");
Reid Spencer3f108cb2007-04-05 01:20:18 +00002863 abort();
Reid Spenceraddd11d2007-04-04 23:48:25 +00002864 }
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002865 case Intrinsic::bswap:
Nate Begemand88fc032006-01-14 03:14:10 +00002866 setValue(&I, DAG.getNode(ISD::BSWAP,
2867 getValue(I.getOperand(1)).getValueType(),
2868 getValue(I.getOperand(1))));
2869 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002870 case Intrinsic::cttz: {
2871 SDOperand Arg = getValue(I.getOperand(1));
2872 MVT::ValueType Ty = Arg.getValueType();
2873 SDOperand result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002874 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002875 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002876 }
2877 case Intrinsic::ctlz: {
2878 SDOperand Arg = getValue(I.getOperand(1));
2879 MVT::ValueType Ty = Arg.getValueType();
2880 SDOperand result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002881 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002882 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002883 }
2884 case Intrinsic::ctpop: {
2885 SDOperand Arg = getValue(I.getOperand(1));
2886 MVT::ValueType Ty = Arg.getValueType();
2887 SDOperand result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002888 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002889 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002890 }
Chris Lattner140d53c2006-01-13 02:50:02 +00002891 case Intrinsic::stacksave: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002892 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002893 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
2894 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00002895 setValue(&I, Tmp);
2896 DAG.setRoot(Tmp.getValue(1));
2897 return 0;
2898 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00002899 case Intrinsic::stackrestore: {
2900 SDOperand Tmp = getValue(I.getOperand(1));
2901 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00002902 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00002903 }
Chris Lattnerac22c832005-12-12 22:51:16 +00002904 case Intrinsic::prefetch:
2905 // FIXME: Currently discarding prefetches.
2906 return 0;
Tanya Lattner24e5aad2007-06-15 22:26:58 +00002907
2908 case Intrinsic::var_annotation:
2909 // Discard annotate attributes
2910 return 0;
Duncan Sands36397f52007-07-27 12:58:54 +00002911
Duncan Sands36397f52007-07-27 12:58:54 +00002912 case Intrinsic::init_trampoline: {
2913 const Function *F =
2914 cast<Function>(IntrinsicInst::StripPointerCasts(I.getOperand(2)));
2915
2916 SDOperand Ops[6];
2917 Ops[0] = getRoot();
2918 Ops[1] = getValue(I.getOperand(1));
2919 Ops[2] = getValue(I.getOperand(2));
2920 Ops[3] = getValue(I.getOperand(3));
2921 Ops[4] = DAG.getSrcValue(I.getOperand(1));
2922 Ops[5] = DAG.getSrcValue(F);
2923
Duncan Sandsf7331b32007-09-11 14:10:23 +00002924 SDOperand Tmp = DAG.getNode(ISD::TRAMPOLINE,
2925 DAG.getNodeValueTypes(TLI.getPointerTy(),
2926 MVT::Other), 2,
2927 Ops, 6);
2928
2929 setValue(&I, Tmp);
2930 DAG.setRoot(Tmp.getValue(1));
Duncan Sands36397f52007-07-27 12:58:54 +00002931 return 0;
2932 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002933 }
2934}
2935
2936
Jim Laskey1da20a72007-02-23 21:45:01 +00002937void SelectionDAGLowering::LowerCallTo(Instruction &I,
2938 const Type *CalledValueTy,
2939 unsigned CallingConv,
2940 bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +00002941 SDOperand Callee, unsigned OpIdx,
2942 MachineBasicBlock *LandingPad) {
Jim Laskey1da20a72007-02-23 21:45:01 +00002943 const PointerType *PT = cast<PointerType>(CalledValueTy);
Jim Laskey735b6f82007-02-22 15:38:06 +00002944 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Reid Spencer5694b6e2007-04-09 06:17:21 +00002945 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Anton Korobeynikov070280e2007-05-23 11:08:31 +00002946 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2947 unsigned BeginLabel = 0, EndLabel = 0;
2948
Jim Laskey735b6f82007-02-22 15:38:06 +00002949 TargetLowering::ArgListTy Args;
2950 TargetLowering::ArgListEntry Entry;
2951 Args.reserve(I.getNumOperands());
2952 for (unsigned i = OpIdx, e = I.getNumOperands(); i != e; ++i) {
2953 Value *Arg = I.getOperand(i);
2954 SDOperand ArgNode = getValue(Arg);
2955 Entry.Node = ArgNode; Entry.Ty = Arg->getType();
Duncan Sands4fee7032007-05-07 20:49:28 +00002956
2957 unsigned attrInd = i - OpIdx + 1;
2958 Entry.isSExt = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::SExt);
2959 Entry.isZExt = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::ZExt);
2960 Entry.isInReg = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::InReg);
2961 Entry.isSRet = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::StructRet);
Duncan Sands36397f52007-07-27 12:58:54 +00002962 Entry.isNest = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::Nest);
Rafael Espindola21485be2007-08-20 15:18:24 +00002963 Entry.isByVal = Attrs && Attrs->paramHasAttr(attrInd, ParamAttr::ByVal);
Jim Laskey735b6f82007-02-22 15:38:06 +00002964 Args.push_back(Entry);
2965 }
2966
Duncan Sands57810cd2007-09-05 11:27:52 +00002967 if (ExceptionHandling && MMI && LandingPad) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00002968 // Insert a label before the invoke call to mark the try range. This can be
2969 // used to detect deletion of the invoke via the MachineModuleInfo.
2970 BeginLabel = MMI->NextLabelID();
2971 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2972 DAG.getConstant(BeginLabel, MVT::i32)));
2973 }
2974
Jim Laskey735b6f82007-02-22 15:38:06 +00002975 std::pair<SDOperand,SDOperand> Result =
2976 TLI.LowerCallTo(getRoot(), I.getType(),
Reid Spencer18da0722007-04-11 02:44:20 +00002977 Attrs && Attrs->paramHasAttr(0, ParamAttr::SExt),
Jim Laskey1da20a72007-02-23 21:45:01 +00002978 FTy->isVarArg(), CallingConv, IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00002979 Callee, Args, DAG);
2980 if (I.getType() != Type::VoidTy)
2981 setValue(&I, Result.first);
2982 DAG.setRoot(Result.second);
Anton Korobeynikov070280e2007-05-23 11:08:31 +00002983
Duncan Sands57810cd2007-09-05 11:27:52 +00002984 if (ExceptionHandling && MMI && LandingPad) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00002985 // Insert a label at the end of the invoke call to mark the try range. This
2986 // can be used to detect deletion of the invoke via the MachineModuleInfo.
2987 EndLabel = MMI->NextLabelID();
2988 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2989 DAG.getConstant(EndLabel, MVT::i32)));
2990
2991 // Inform MachineModuleInfo of range.
2992 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
2993 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002994}
2995
2996
Chris Lattner1c08c712005-01-07 07:47:53 +00002997void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00002998 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002999 if (Function *F = I.getCalledFunction()) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003000 if (F->isDeclaration()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003001 if (unsigned IID = F->getIntrinsicID()) {
3002 RenameFn = visitIntrinsicCall(I, IID);
3003 if (!RenameFn)
3004 return;
Chris Lattner87b51bc2007-09-10 21:15:22 +00003005 }
3006 }
3007
3008 // Check for well-known libc/libm calls. If the function is internal, it
3009 // can't be a library call.
3010 unsigned NameLen = F->getNameLen();
3011 if (!F->hasInternalLinkage() && NameLen) {
3012 const char *NameStr = F->getNameStart();
3013 if (NameStr[0] == 'c' &&
3014 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
3015 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
3016 if (I.getNumOperands() == 3 && // Basic sanity checks.
3017 I.getOperand(1)->getType()->isFloatingPoint() &&
3018 I.getType() == I.getOperand(1)->getType() &&
3019 I.getType() == I.getOperand(2)->getType()) {
3020 SDOperand LHS = getValue(I.getOperand(1));
3021 SDOperand RHS = getValue(I.getOperand(2));
3022 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
3023 LHS, RHS));
3024 return;
3025 }
3026 } else if (NameStr[0] == 'f' &&
3027 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003028 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
3029 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003030 if (I.getNumOperands() == 2 && // Basic sanity checks.
3031 I.getOperand(1)->getType()->isFloatingPoint() &&
3032 I.getType() == I.getOperand(1)->getType()) {
3033 SDOperand Tmp = getValue(I.getOperand(1));
3034 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
3035 return;
3036 }
3037 } else if (NameStr[0] == 's' &&
3038 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003039 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
3040 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003041 if (I.getNumOperands() == 2 && // Basic sanity checks.
3042 I.getOperand(1)->getType()->isFloatingPoint() &&
3043 I.getType() == I.getOperand(1)->getType()) {
3044 SDOperand Tmp = getValue(I.getOperand(1));
3045 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3046 return;
3047 }
3048 } else if (NameStr[0] == 'c' &&
3049 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003050 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
3051 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003052 if (I.getNumOperands() == 2 && // Basic sanity checks.
3053 I.getOperand(1)->getType()->isFloatingPoint() &&
3054 I.getType() == I.getOperand(1)->getType()) {
3055 SDOperand Tmp = getValue(I.getOperand(1));
3056 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3057 return;
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00003058 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00003059 }
Chris Lattner87b51bc2007-09-10 21:15:22 +00003060 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003061 } else if (isa<InlineAsm>(I.getOperand(0))) {
3062 visitInlineAsm(I);
3063 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003064 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003065
Chris Lattner64e14b12005-01-08 22:48:57 +00003066 SDOperand Callee;
3067 if (!RenameFn)
3068 Callee = getValue(I.getOperand(0));
3069 else
3070 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003071
Jim Laskey1da20a72007-02-23 21:45:01 +00003072 LowerCallTo(I, I.getCalledValue()->getType(),
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003073 I.getCallingConv(),
3074 I.isTailCall(),
3075 Callee,
3076 1);
Chris Lattner1c08c712005-01-07 07:47:53 +00003077}
3078
Jim Laskey735b6f82007-02-22 15:38:06 +00003079
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003080/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3081/// this value and returns the result as a ValueVT value. This uses
3082/// Chain/Flag as the input and updates them for the output Chain/Flag.
3083/// If the Flag pointer is NULL, no flag is used.
3084SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3085 SDOperand &Chain, SDOperand *Flag)const{
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003086 // Copy the legal parts from the registers.
3087 unsigned NumParts = Regs.size();
3088 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman27a70be2007-07-02 16:18:06 +00003089 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003090 SDOperand Part = Flag ?
3091 DAG.getCopyFromReg(Chain, Regs[i], RegVT, *Flag) :
3092 DAG.getCopyFromReg(Chain, Regs[i], RegVT);
3093 Chain = Part.getValue(1);
3094 if (Flag)
3095 *Flag = Part.getValue(2);
3096 Parts[i] = Part;
Chris Lattnercf752aa2006-06-08 18:22:48 +00003097 }
Chris Lattner5df99b32007-03-25 05:00:54 +00003098
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003099 // Assemble the legal parts into the final value.
Dan Gohman532dc2e2007-07-09 20:59:04 +00003100 return getCopyFromParts(DAG, &Parts[0], NumParts, RegVT, ValueVT);
Chris Lattner864635a2006-02-22 22:37:12 +00003101}
3102
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003103/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3104/// specified value into the registers specified by this object. This uses
3105/// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003106/// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003107void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003108 SDOperand &Chain, SDOperand *Flag) const {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003109 // Get the list of the values's legal parts.
3110 unsigned NumParts = Regs.size();
3111 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman532dc2e2007-07-09 20:59:04 +00003112 getCopyToParts(DAG, Val, &Parts[0], NumParts, RegVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003113
3114 // Copy the parts into the registers.
Dan Gohman27a70be2007-07-02 16:18:06 +00003115 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003116 SDOperand Part = Flag ?
Dan Gohman532dc2e2007-07-09 20:59:04 +00003117 DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag) :
3118 DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003119 Chain = Part.getValue(0);
3120 if (Flag)
3121 *Flag = Part.getValue(1);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003122 }
3123}
Chris Lattner864635a2006-02-22 22:37:12 +00003124
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003125/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3126/// operand list. This adds the code marker and includes the number of
3127/// values added into it.
3128void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00003129 std::vector<SDOperand> &Ops) const {
Chris Lattner4b993b12007-04-09 00:33:58 +00003130 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
3131 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003132 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
3133 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
3134}
Chris Lattner864635a2006-02-22 22:37:12 +00003135
3136/// isAllocatableRegister - If the specified register is safe to allocate,
3137/// i.e. it isn't a stack pointer or some other special register, return the
3138/// register class for the register. Otherwise, return null.
3139static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003140isAllocatableRegister(unsigned Reg, MachineFunction &MF,
3141 const TargetLowering &TLI, const MRegisterInfo *MRI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003142 MVT::ValueType FoundVT = MVT::Other;
3143 const TargetRegisterClass *FoundRC = 0;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003144 for (MRegisterInfo::regclass_iterator RCI = MRI->regclass_begin(),
3145 E = MRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003146 MVT::ValueType ThisVT = MVT::Other;
3147
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003148 const TargetRegisterClass *RC = *RCI;
3149 // If none of the the value types for this register class are valid, we
3150 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003151 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3152 I != E; ++I) {
3153 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003154 // If we have already found this register in a different register class,
3155 // choose the one with the largest VT specified. For example, on
3156 // PowerPC, we favor f64 register classes over f32.
3157 if (FoundVT == MVT::Other ||
3158 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
3159 ThisVT = *I;
3160 break;
3161 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003162 }
3163 }
3164
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003165 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003166
Chris Lattner864635a2006-02-22 22:37:12 +00003167 // NOTE: This isn't ideal. In particular, this might allocate the
3168 // frame pointer in functions that need it (due to them not being taken
3169 // out of allocation, because a variable sized allocation hasn't been seen
3170 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003171 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3172 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003173 if (*I == Reg) {
3174 // We found a matching register class. Keep looking at others in case
3175 // we find one with larger registers that this physreg is also in.
3176 FoundRC = RC;
3177 FoundVT = ThisVT;
3178 break;
3179 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00003180 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003181 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00003182}
3183
Chris Lattner4e4b5762006-02-01 18:59:47 +00003184
Chris Lattner0c583402007-04-28 20:49:53 +00003185namespace {
3186/// AsmOperandInfo - This contains information for each constraint that we are
3187/// lowering.
3188struct AsmOperandInfo : public InlineAsm::ConstraintInfo {
3189 /// ConstraintCode - This contains the actual string for the code, like "m".
3190 std::string ConstraintCode;
Chris Lattner2a600be2007-04-28 21:01:43 +00003191
3192 /// ConstraintType - Information about the constraint code, e.g. Register,
3193 /// RegisterClass, Memory, Other, Unknown.
3194 TargetLowering::ConstraintType ConstraintType;
Chris Lattner0c583402007-04-28 20:49:53 +00003195
3196 /// CallOperand/CallOperandval - If this is the result output operand or a
3197 /// clobber, this is null, otherwise it is the incoming operand to the
3198 /// CallInst. This gets modified as the asm is processed.
3199 SDOperand CallOperand;
3200 Value *CallOperandVal;
3201
3202 /// ConstraintVT - The ValueType for the operand value.
3203 MVT::ValueType ConstraintVT;
3204
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003205 /// AssignedRegs - If this is a register or register class operand, this
3206 /// contains the set of register corresponding to the operand.
3207 RegsForValue AssignedRegs;
3208
Chris Lattner0c583402007-04-28 20:49:53 +00003209 AsmOperandInfo(const InlineAsm::ConstraintInfo &info)
Chris Lattner2a600be2007-04-28 21:01:43 +00003210 : InlineAsm::ConstraintInfo(info),
3211 ConstraintType(TargetLowering::C_Unknown),
Chris Lattner0c583402007-04-28 20:49:53 +00003212 CallOperand(0,0), CallOperandVal(0), ConstraintVT(MVT::Other) {
3213 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003214
3215 void ComputeConstraintToUse(const TargetLowering &TLI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003216
3217 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3218 /// busy in OutputRegs/InputRegs.
3219 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3220 std::set<unsigned> &OutputRegs,
3221 std::set<unsigned> &InputRegs) const {
3222 if (isOutReg)
3223 OutputRegs.insert(AssignedRegs.Regs.begin(), AssignedRegs.Regs.end());
3224 if (isInReg)
3225 InputRegs.insert(AssignedRegs.Regs.begin(), AssignedRegs.Regs.end());
3226 }
Chris Lattner0c583402007-04-28 20:49:53 +00003227};
3228} // end anon namespace.
Chris Lattner864635a2006-02-22 22:37:12 +00003229
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003230/// getConstraintGenerality - Return an integer indicating how general CT is.
3231static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
3232 switch (CT) {
3233 default: assert(0 && "Unknown constraint type!");
3234 case TargetLowering::C_Other:
3235 case TargetLowering::C_Unknown:
3236 return 0;
3237 case TargetLowering::C_Register:
3238 return 1;
3239 case TargetLowering::C_RegisterClass:
3240 return 2;
3241 case TargetLowering::C_Memory:
3242 return 3;
3243 }
3244}
3245
3246void AsmOperandInfo::ComputeConstraintToUse(const TargetLowering &TLI) {
3247 assert(!Codes.empty() && "Must have at least one constraint");
3248
3249 std::string *Current = &Codes[0];
3250 TargetLowering::ConstraintType CurType = TLI.getConstraintType(*Current);
3251 if (Codes.size() == 1) { // Single-letter constraints ('r') are very common.
3252 ConstraintCode = *Current;
3253 ConstraintType = CurType;
3254 return;
3255 }
3256
3257 unsigned CurGenerality = getConstraintGenerality(CurType);
3258
3259 // If we have multiple constraints, try to pick the most general one ahead
3260 // of time. This isn't a wonderful solution, but handles common cases.
3261 for (unsigned j = 1, e = Codes.size(); j != e; ++j) {
3262 TargetLowering::ConstraintType ThisType = TLI.getConstraintType(Codes[j]);
3263 unsigned ThisGenerality = getConstraintGenerality(ThisType);
3264 if (ThisGenerality > CurGenerality) {
3265 // This constraint letter is more general than the previous one,
3266 // use it.
3267 CurType = ThisType;
3268 Current = &Codes[j];
3269 CurGenerality = ThisGenerality;
3270 }
3271 }
3272
3273 ConstraintCode = *Current;
3274 ConstraintType = CurType;
3275}
3276
3277
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003278void SelectionDAGLowering::
3279GetRegistersForValue(AsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnerbf996f12007-04-30 17:29:31 +00003280 std::set<unsigned> &OutputRegs,
3281 std::set<unsigned> &InputRegs) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003282 // Compute whether this value requires an input register, an output register,
3283 // or both.
3284 bool isOutReg = false;
3285 bool isInReg = false;
3286 switch (OpInfo.Type) {
3287 case InlineAsm::isOutput:
3288 isOutReg = true;
3289
3290 // If this is an early-clobber output, or if there is an input
3291 // constraint that matches this, we need to reserve the input register
3292 // so no other inputs allocate to it.
3293 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3294 break;
3295 case InlineAsm::isInput:
3296 isInReg = true;
3297 isOutReg = false;
3298 break;
3299 case InlineAsm::isClobber:
3300 isOutReg = true;
3301 isInReg = true;
3302 break;
3303 }
3304
3305
3306 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003307 std::vector<unsigned> Regs;
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003308
3309 // If this is a constraint for a single physreg, or a constraint for a
3310 // register class, find it.
3311 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3312 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3313 OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003314
3315 unsigned NumRegs = 1;
3316 if (OpInfo.ConstraintVT != MVT::Other)
Dan Gohmanb9f10192007-06-21 14:42:22 +00003317 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003318 MVT::ValueType RegVT;
3319 MVT::ValueType ValueVT = OpInfo.ConstraintVT;
3320
Chris Lattnerbf996f12007-04-30 17:29:31 +00003321
3322 // If this is a constraint for a specific physical register, like {r17},
3323 // assign it now.
3324 if (PhysReg.first) {
3325 if (OpInfo.ConstraintVT == MVT::Other)
3326 ValueVT = *PhysReg.second->vt_begin();
3327
3328 // Get the actual register value type. This is important, because the user
3329 // may have asked for (e.g.) the AX register in i32 type. We need to
3330 // remember that AX is actually i16 to get the right extension.
3331 RegVT = *PhysReg.second->vt_begin();
3332
3333 // This is a explicit reference to a physical register.
3334 Regs.push_back(PhysReg.first);
3335
3336 // If this is an expanded reference, add the rest of the regs to Regs.
3337 if (NumRegs != 1) {
3338 TargetRegisterClass::iterator I = PhysReg.second->begin();
3339 TargetRegisterClass::iterator E = PhysReg.second->end();
3340 for (; *I != PhysReg.first; ++I)
3341 assert(I != E && "Didn't find reg!");
3342
3343 // Already added the first reg.
3344 --NumRegs; ++I;
3345 for (; NumRegs; --NumRegs, ++I) {
3346 assert(I != E && "Ran out of registers to allocate!");
3347 Regs.push_back(*I);
3348 }
3349 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003350 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
3351 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3352 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003353 }
3354
3355 // Otherwise, if this was a reference to an LLVM register class, create vregs
3356 // for this reference.
3357 std::vector<unsigned> RegClassRegs;
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003358 const TargetRegisterClass *RC = PhysReg.second;
3359 if (RC) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003360 // If this is an early clobber or tied register, our regalloc doesn't know
3361 // how to maintain the constraint. If it isn't, go ahead and create vreg
3362 // and let the regalloc do the right thing.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003363 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
3364 // If there is some other early clobber and this is an input register,
3365 // then we are forced to pre-allocate the input reg so it doesn't
3366 // conflict with the earlyclobber.
3367 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003368 RegVT = *PhysReg.second->vt_begin();
3369
3370 if (OpInfo.ConstraintVT == MVT::Other)
3371 ValueVT = RegVT;
3372
3373 // Create the appropriate number of virtual registers.
3374 SSARegMap *RegMap = MF.getSSARegMap();
3375 for (; NumRegs; --NumRegs)
3376 Regs.push_back(RegMap->createVirtualRegister(PhysReg.second));
3377
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003378 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
3379 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3380 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003381 }
3382
3383 // Otherwise, we can't allocate it. Let the code below figure out how to
3384 // maintain these constraints.
3385 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
3386
3387 } else {
3388 // This is a reference to a register class that doesn't directly correspond
3389 // to an LLVM register class. Allocate NumRegs consecutive, available,
3390 // registers from the class.
3391 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
3392 OpInfo.ConstraintVT);
3393 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003394
Chris Lattnerbf996f12007-04-30 17:29:31 +00003395 const MRegisterInfo *MRI = DAG.getTarget().getRegisterInfo();
3396 unsigned NumAllocated = 0;
3397 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
3398 unsigned Reg = RegClassRegs[i];
3399 // See if this register is available.
3400 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
3401 (isInReg && InputRegs.count(Reg))) { // Already used.
3402 // Make sure we find consecutive registers.
3403 NumAllocated = 0;
3404 continue;
3405 }
3406
3407 // Check to see if this register is allocatable (i.e. don't give out the
3408 // stack pointer).
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003409 if (RC == 0) {
3410 RC = isAllocatableRegister(Reg, MF, TLI, MRI);
3411 if (!RC) { // Couldn't allocate this register.
3412 // Reset NumAllocated to make sure we return consecutive registers.
3413 NumAllocated = 0;
3414 continue;
3415 }
Chris Lattnerbf996f12007-04-30 17:29:31 +00003416 }
3417
3418 // Okay, this register is good, we can use it.
3419 ++NumAllocated;
3420
3421 // If we allocated enough consecutive registers, succeed.
3422 if (NumAllocated == NumRegs) {
3423 unsigned RegStart = (i-NumAllocated)+1;
3424 unsigned RegEnd = i+1;
3425 // Mark all of the allocated registers used.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003426 for (unsigned i = RegStart; i != RegEnd; ++i)
3427 Regs.push_back(RegClassRegs[i]);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003428
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003429 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
3430 OpInfo.ConstraintVT);
3431 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3432 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003433 }
3434 }
3435
3436 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003437 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003438}
3439
3440
Chris Lattnerce7518c2006-01-26 22:24:51 +00003441/// visitInlineAsm - Handle a call to an InlineAsm object.
3442///
3443void SelectionDAGLowering::visitInlineAsm(CallInst &I) {
3444 InlineAsm *IA = cast<InlineAsm>(I.getOperand(0));
Chris Lattnerce7518c2006-01-26 22:24:51 +00003445
Chris Lattner0c583402007-04-28 20:49:53 +00003446 /// ConstraintOperands - Information about all of the constraints.
3447 std::vector<AsmOperandInfo> ConstraintOperands;
Chris Lattnerce7518c2006-01-26 22:24:51 +00003448
3449 SDOperand Chain = getRoot();
3450 SDOperand Flag;
3451
Chris Lattner4e4b5762006-02-01 18:59:47 +00003452 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003453
Chris Lattner0c583402007-04-28 20:49:53 +00003454 // Do a prepass over the constraints, canonicalizing them, and building up the
3455 // ConstraintOperands list.
3456 std::vector<InlineAsm::ConstraintInfo>
3457 ConstraintInfos = IA->ParseConstraints();
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003458
3459 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
3460 // constraint. If so, we can't let the register allocator allocate any input
3461 // registers, because it will not know to avoid the earlyclobbered output reg.
3462 bool SawEarlyClobber = false;
3463
3464 unsigned OpNo = 1; // OpNo - The operand of the CallInst.
Chris Lattner0c583402007-04-28 20:49:53 +00003465 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
3466 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
3467 AsmOperandInfo &OpInfo = ConstraintOperands.back();
3468
Chris Lattner0c583402007-04-28 20:49:53 +00003469 MVT::ValueType OpVT = MVT::Other;
3470
3471 // Compute the value type for each operand.
3472 switch (OpInfo.Type) {
Chris Lattner1efa40f2006-02-22 00:56:39 +00003473 case InlineAsm::isOutput:
Chris Lattner0c583402007-04-28 20:49:53 +00003474 if (!OpInfo.isIndirect) {
3475 // The return value of the call is this value. As such, there is no
3476 // corresponding argument.
Chris Lattner1efa40f2006-02-22 00:56:39 +00003477 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
3478 OpVT = TLI.getValueType(I.getType());
3479 } else {
Chris Lattner0c583402007-04-28 20:49:53 +00003480 OpInfo.CallOperandVal = I.getOperand(OpNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003481 }
3482 break;
3483 case InlineAsm::isInput:
Chris Lattner0c583402007-04-28 20:49:53 +00003484 OpInfo.CallOperandVal = I.getOperand(OpNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003485 break;
3486 case InlineAsm::isClobber:
Chris Lattner0c583402007-04-28 20:49:53 +00003487 // Nothing to do.
Chris Lattner1efa40f2006-02-22 00:56:39 +00003488 break;
3489 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003490
Chris Lattner0c583402007-04-28 20:49:53 +00003491 // If this is an input or an indirect output, process the call argument.
3492 if (OpInfo.CallOperandVal) {
3493 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
3494 const Type *OpTy = OpInfo.CallOperandVal->getType();
Chris Lattner6995cf62007-04-29 18:58:03 +00003495 // If this is an indirect operand, the operand is a pointer to the
3496 // accessed type.
3497 if (OpInfo.isIndirect)
3498 OpTy = cast<PointerType>(OpTy)->getElementType();
3499
3500 // If OpTy is not a first-class value, it may be a struct/union that we
3501 // can tile with integers.
3502 if (!OpTy->isFirstClassType() && OpTy->isSized()) {
3503 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
3504 switch (BitSize) {
3505 default: break;
3506 case 1:
3507 case 8:
3508 case 16:
3509 case 32:
3510 case 64:
3511 OpTy = IntegerType::get(BitSize);
3512 break;
3513 }
Chris Lattner0c583402007-04-28 20:49:53 +00003514 }
Chris Lattner6995cf62007-04-29 18:58:03 +00003515
3516 OpVT = TLI.getValueType(OpTy, true);
Chris Lattner0c583402007-04-28 20:49:53 +00003517 }
3518
3519 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a600be2007-04-28 21:01:43 +00003520
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003521 // Compute the constraint code and ConstraintType to use.
3522 OpInfo.ComputeConstraintToUse(TLI);
Chris Lattner0c583402007-04-28 20:49:53 +00003523
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003524 // Keep track of whether we see an earlyclobber.
3525 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003526
3527 // If this is a memory input, and if the operand is not indirect, do what we
3528 // need to to provide an address for the memory input.
3529 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
3530 !OpInfo.isIndirect) {
3531 assert(OpInfo.Type == InlineAsm::isInput &&
3532 "Can only indirectify direct input operands!");
3533
3534 // Memory operands really want the address of the value. If we don't have
3535 // an indirect input, put it in the constpool if we can, otherwise spill
3536 // it to a stack slot.
3537
3538 // If the operand is a float, integer, or vector constant, spill to a
3539 // constant pool entry to get its address.
3540 Value *OpVal = OpInfo.CallOperandVal;
3541 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
3542 isa<ConstantVector>(OpVal)) {
3543 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
3544 TLI.getPointerTy());
3545 } else {
3546 // Otherwise, create a stack slot and emit a store to it before the
3547 // asm.
3548 const Type *Ty = OpVal->getType();
Duncan Sands514ab342007-11-01 20:53:16 +00003549 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003550 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
3551 MachineFunction &MF = DAG.getMachineFunction();
3552 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
3553 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
3554 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
3555 OpInfo.CallOperand = StackSlot;
3556 }
3557
3558 // There is no longer a Value* corresponding to this operand.
3559 OpInfo.CallOperandVal = 0;
3560 // It is now an indirect operand.
3561 OpInfo.isIndirect = true;
3562 }
3563
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003564 // If this constraint is for a specific register, allocate it before
3565 // anything else.
3566 if (OpInfo.ConstraintType == TargetLowering::C_Register)
3567 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattner0c583402007-04-28 20:49:53 +00003568 }
Chris Lattner0c583402007-04-28 20:49:53 +00003569 ConstraintInfos.clear();
3570
3571
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003572 // Second pass - Loop over all of the operands, assigning virtual or physregs
3573 // to registerclass operands.
3574 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
3575 AsmOperandInfo &OpInfo = ConstraintOperands[i];
3576
3577 // C_Register operands have already been allocated, Other/Memory don't need
3578 // to be.
3579 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
3580 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
3581 }
3582
Chris Lattner0c583402007-04-28 20:49:53 +00003583 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
3584 std::vector<SDOperand> AsmNodeOperands;
3585 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
3586 AsmNodeOperands.push_back(
3587 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
3588
Chris Lattner2cc2f662006-02-01 01:28:23 +00003589
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003590 // Loop over all of the inputs, copying the operand values into the
3591 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00003592 RegsForValue RetValRegs;
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003593
Chris Lattner0c583402007-04-28 20:49:53 +00003594 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
3595 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
3596
3597 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
3598 AsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner1efa40f2006-02-22 00:56:39 +00003599
Chris Lattner0c583402007-04-28 20:49:53 +00003600 switch (OpInfo.Type) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00003601 case InlineAsm::isOutput: {
Chris Lattnerc83994e2007-04-28 21:03:16 +00003602 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
3603 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerf2f3cd52007-04-28 06:08:13 +00003604 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003605 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner22873462006-02-27 23:45:39 +00003606
Chris Lattner22873462006-02-27 23:45:39 +00003607 // Add information to the INLINEASM node to know about this output.
3608 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003609 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3610 TLI.getPointerTy()));
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003611 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner22873462006-02-27 23:45:39 +00003612 break;
3613 }
3614
Chris Lattner2a600be2007-04-28 21:01:43 +00003615 // Otherwise, this is a register or register class output.
Chris Lattner22873462006-02-27 23:45:39 +00003616
Chris Lattner864635a2006-02-22 22:37:12 +00003617 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00003618 // we can use.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003619 if (OpInfo.AssignedRegs.Regs.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003620 cerr << "Couldn't allocate output reg for contraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003621 << OpInfo.ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00003622 exit(1);
3623 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003624
Chris Lattner0c583402007-04-28 20:49:53 +00003625 if (!OpInfo.isIndirect) {
3626 // This is the result value of the call.
Chris Lattner864635a2006-02-22 22:37:12 +00003627 assert(RetValRegs.Regs.empty() &&
Chris Lattner2cc2f662006-02-01 01:28:23 +00003628 "Cannot have multiple output constraints yet!");
Chris Lattner2cc2f662006-02-01 01:28:23 +00003629 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003630 RetValRegs = OpInfo.AssignedRegs;
Chris Lattner2cc2f662006-02-01 01:28:23 +00003631 } else {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003632 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattner0c583402007-04-28 20:49:53 +00003633 OpInfo.CallOperandVal));
Chris Lattner2cc2f662006-02-01 01:28:23 +00003634 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003635
3636 // Add information to the INLINEASM node to know that this register is
3637 // set.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003638 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
3639 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003640 break;
3641 }
3642 case InlineAsm::isInput: {
Chris Lattner0c583402007-04-28 20:49:53 +00003643 SDOperand InOperandVal = OpInfo.CallOperand;
Chris Lattner3d81fee2006-02-04 02:16:44 +00003644
Chris Lattner0c583402007-04-28 20:49:53 +00003645 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner2223aea2006-02-02 00:25:23 +00003646 // If this is required to match an output register we have already set,
3647 // just use its register.
Chris Lattner0c583402007-04-28 20:49:53 +00003648 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00003649
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003650 // Scan until we find the definition we already emitted of this operand.
3651 // When we find it, create a RegsForValue operand.
3652 unsigned CurOp = 2; // The first operand.
3653 for (; OperandNo; --OperandNo) {
3654 // Advance to the next operand.
3655 unsigned NumOps =
3656 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00003657 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
3658 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003659 "Skipped past definitions?");
3660 CurOp += (NumOps>>3)+1;
3661 }
3662
3663 unsigned NumOps =
3664 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00003665 if ((NumOps & 7) == 2 /*REGDEF*/) {
3666 // Add NumOps>>3 registers to MatchedRegs.
3667 RegsForValue MatchedRegs;
3668 MatchedRegs.ValueVT = InOperandVal.getValueType();
3669 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
3670 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
3671 unsigned Reg =
3672 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
3673 MatchedRegs.Regs.push_back(Reg);
3674 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003675
Chris Lattner527fae12007-02-01 01:21:12 +00003676 // Use the produced MatchedRegs object to
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003677 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner527fae12007-02-01 01:21:12 +00003678 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
3679 break;
3680 } else {
3681 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
3682 assert(0 && "matching constraints for memory operands unimp");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003683 }
Chris Lattner2223aea2006-02-02 00:25:23 +00003684 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003685
Chris Lattner2a600be2007-04-28 21:01:43 +00003686 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattner0c583402007-04-28 20:49:53 +00003687 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003688 "Don't know how to handle indirect other inputs yet!");
3689
Chris Lattner48884cd2007-08-25 00:47:38 +00003690 std::vector<SDOperand> Ops;
3691 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
3692 Ops, DAG);
3693 if (Ops.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003694 cerr << "Invalid operand for inline asm constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003695 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00003696 exit(1);
3697 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003698
3699 // Add information to the INLINEASM node to know about this input.
Chris Lattner48884cd2007-08-25 00:47:38 +00003700 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003701 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3702 TLI.getPointerTy()));
Chris Lattner48884cd2007-08-25 00:47:38 +00003703 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003704 break;
Chris Lattner2a600be2007-04-28 21:01:43 +00003705 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003706 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner44b2c502007-04-28 06:42:38 +00003707 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
3708 "Memory operands expect pointer values");
3709
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003710 // Add information to the INLINEASM node to know about this input.
3711 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003712 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3713 TLI.getPointerTy()));
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003714 AsmNodeOperands.push_back(InOperandVal);
3715 break;
3716 }
3717
Chris Lattner2a600be2007-04-28 21:01:43 +00003718 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
3719 OpInfo.ConstraintType == TargetLowering::C_Register) &&
3720 "Unknown constraint type!");
Chris Lattner0c583402007-04-28 20:49:53 +00003721 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003722 "Don't know how to handle indirect register inputs yet!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003723
3724 // Copy the input into the appropriate registers.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003725 assert(!OpInfo.AssignedRegs.Regs.empty() &&
3726 "Couldn't allocate input reg!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003727
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003728 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003729
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003730 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
3731 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003732 break;
3733 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003734 case InlineAsm::isClobber: {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003735 // Add the clobbered value to the operand list, so that the register
3736 // allocator is aware that the physreg got clobbered.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003737 if (!OpInfo.AssignedRegs.Regs.empty())
3738 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
3739 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003740 break;
3741 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003742 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003743 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003744
3745 // Finish up input operands.
3746 AsmNodeOperands[0] = Chain;
3747 if (Flag.Val) AsmNodeOperands.push_back(Flag);
3748
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003749 Chain = DAG.getNode(ISD::INLINEASM,
3750 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003751 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003752 Flag = Chain.getValue(1);
3753
Chris Lattner6656dd12006-01-31 02:03:41 +00003754 // If this asm returns a register value, copy the result from that register
3755 // and set it as the value of the call.
Chris Lattner3a508c92007-04-12 06:00:20 +00003756 if (!RetValRegs.Regs.empty()) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003757 SDOperand Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner3a508c92007-04-12 06:00:20 +00003758
3759 // If the result of the inline asm is a vector, it may have the wrong
3760 // width/num elts. Make sure to convert it to the right type with
Dan Gohman7f321562007-06-25 16:23:39 +00003761 // bit_convert.
3762 if (MVT::isVector(Val.getValueType())) {
Chris Lattner3a508c92007-04-12 06:00:20 +00003763 const VectorType *VTy = cast<VectorType>(I.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00003764 MVT::ValueType DesiredVT = TLI.getValueType(VTy);
Chris Lattner3a508c92007-04-12 06:00:20 +00003765
Dan Gohman7f321562007-06-25 16:23:39 +00003766 Val = DAG.getNode(ISD::BIT_CONVERT, DesiredVT, Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003767 }
3768
3769 setValue(&I, Val);
3770 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003771
Chris Lattner6656dd12006-01-31 02:03:41 +00003772 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
3773
3774 // Process indirect outputs, first output all of the flagged copies out of
3775 // physregs.
3776 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00003777 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00003778 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003779 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner864635a2006-02-22 22:37:12 +00003780 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00003781 }
3782
3783 // Emit the non-flagged stores from the physregs.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003784 SmallVector<SDOperand, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00003785 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattner0c583402007-04-28 20:49:53 +00003786 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00003787 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003788 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00003789 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003790 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
3791 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003792 DAG.setRoot(Chain);
3793}
3794
3795
Chris Lattner1c08c712005-01-07 07:47:53 +00003796void SelectionDAGLowering::visitMalloc(MallocInst &I) {
3797 SDOperand Src = getValue(I.getOperand(0));
3798
3799 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00003800
3801 if (IntPtr < Src.getValueType())
3802 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
3803 else if (IntPtr > Src.getValueType())
3804 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00003805
3806 // Scale the source by the type size.
Duncan Sands514ab342007-11-01 20:53:16 +00003807 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00003808 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
3809 Src, getIntPtrConstant(ElementSize));
3810
Reid Spencer47857812006-12-31 05:55:36 +00003811 TargetLowering::ArgListTy Args;
3812 TargetLowering::ArgListEntry Entry;
3813 Entry.Node = Src;
3814 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003815 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00003816
3817 std::pair<SDOperand,SDOperand> Result =
Reid Spencer47857812006-12-31 05:55:36 +00003818 TLI.LowerCallTo(getRoot(), I.getType(), false, false, CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00003819 DAG.getExternalSymbol("malloc", IntPtr),
3820 Args, DAG);
3821 setValue(&I, Result.first); // Pointers always fit in registers
3822 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00003823}
3824
3825void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00003826 TargetLowering::ArgListTy Args;
3827 TargetLowering::ArgListEntry Entry;
3828 Entry.Node = getValue(I.getOperand(0));
3829 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003830 Args.push_back(Entry);
Chris Lattner1c08c712005-01-07 07:47:53 +00003831 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnercf5734d2005-01-08 19:26:18 +00003832 std::pair<SDOperand,SDOperand> Result =
Reid Spencer47857812006-12-31 05:55:36 +00003833 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00003834 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
3835 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00003836}
3837
Chris Lattner025c39b2005-08-26 20:54:47 +00003838// InsertAtEndOfBasicBlock - This method should be implemented by targets that
3839// mark instructions with the 'usesCustomDAGSchedInserter' flag. These
3840// instructions are special in various ways, which require special support to
3841// insert. The specified MachineInstr is created but not inserted into any
3842// basic blocks, and the scheduler passes ownership of it to this method.
3843MachineBasicBlock *TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
3844 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00003845 cerr << "If a target marks an instruction with "
3846 << "'usesCustomDAGSchedInserter', it must implement "
3847 << "TargetLowering::InsertAtEndOfBasicBlock!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00003848 abort();
3849 return 0;
3850}
3851
Chris Lattner39ae3622005-01-09 00:00:49 +00003852void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00003853 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
3854 getValue(I.getOperand(1)),
3855 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00003856}
3857
3858void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00003859 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
3860 getValue(I.getOperand(0)),
3861 DAG.getSrcValue(I.getOperand(0)));
3862 setValue(&I, V);
3863 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00003864}
3865
3866void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00003867 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
3868 getValue(I.getOperand(1)),
3869 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00003870}
3871
3872void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00003873 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
3874 getValue(I.getOperand(1)),
3875 getValue(I.getOperand(2)),
3876 DAG.getSrcValue(I.getOperand(1)),
3877 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00003878}
3879
Chris Lattnerfdfded52006-04-12 16:20:43 +00003880/// TargetLowering::LowerArguments - This is the default LowerArguments
3881/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003882/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
3883/// integrated into SDISel.
Chris Lattnerfdfded52006-04-12 16:20:43 +00003884std::vector<SDOperand>
3885TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003886 const FunctionType *FTy = F.getFunctionType();
Reid Spencer5694b6e2007-04-09 06:17:21 +00003887 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Chris Lattnerfdfded52006-04-12 16:20:43 +00003888 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
3889 std::vector<SDOperand> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003890 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00003891 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
3892 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
3893
3894 // Add one result value for each formal argument.
3895 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00003896 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00003897 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
3898 I != E; ++I, ++j) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00003899 MVT::ValueType VT = getValueType(I->getType());
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003900 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00003901 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00003902 getTargetData()->getABITypeAlignment(I->getType());
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00003903
Chris Lattnerddf53e42007-02-26 02:56:58 +00003904 // FIXME: Distinguish between a formal with no [sz]ext attribute from one
3905 // that is zero extended!
Reid Spencer18da0722007-04-11 02:44:20 +00003906 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::ZExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003907 Flags &= ~(ISD::ParamFlags::SExt);
Reid Spencer18da0722007-04-11 02:44:20 +00003908 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::SExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003909 Flags |= ISD::ParamFlags::SExt;
Reid Spencer18da0722007-04-11 02:44:20 +00003910 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::InReg))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003911 Flags |= ISD::ParamFlags::InReg;
Reid Spencer18da0722007-04-11 02:44:20 +00003912 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::StructRet))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003913 Flags |= ISD::ParamFlags::StructReturn;
Rafael Espindola594d37e2007-08-10 14:44:42 +00003914 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::ByVal)) {
Rafael Espindola1aa7efb2007-07-06 10:57:03 +00003915 Flags |= ISD::ParamFlags::ByVal;
Rafael Espindola594d37e2007-08-10 14:44:42 +00003916 const PointerType *Ty = cast<PointerType>(I->getType());
3917 const StructType *STy = cast<StructType>(Ty->getElementType());
Rafael Espindola588af2f2007-09-07 14:52:14 +00003918 unsigned StructAlign =
3919 Log2_32(getTargetData()->getCallFrameTypeAlignment(STy));
Duncan Sands514ab342007-11-01 20:53:16 +00003920 unsigned StructSize = getTargetData()->getABITypeSize(STy);
Rafael Espindola594d37e2007-08-10 14:44:42 +00003921 Flags |= (StructAlign << ISD::ParamFlags::ByValAlignOffs);
3922 Flags |= (StructSize << ISD::ParamFlags::ByValSizeOffs);
3923 }
Duncan Sands36397f52007-07-27 12:58:54 +00003924 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::Nest))
3925 Flags |= ISD::ParamFlags::Nest;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003926 Flags |= (OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs);
Chris Lattnerddf53e42007-02-26 02:56:58 +00003927
Chris Lattnerfdfded52006-04-12 16:20:43 +00003928 switch (getTypeAction(VT)) {
3929 default: assert(0 && "Unknown type action!");
3930 case Legal:
3931 RetVals.push_back(VT);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003932 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003933 break;
3934 case Promote:
3935 RetVals.push_back(getTypeToTransformTo(VT));
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003936 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003937 break;
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003938 case Expand: {
3939 // If this is an illegal type, it needs to be broken up to fit into
3940 // registers.
3941 MVT::ValueType RegisterVT = getRegisterType(VT);
3942 unsigned NumRegs = getNumRegisters(VT);
3943 for (unsigned i = 0; i != NumRegs; ++i) {
3944 RetVals.push_back(RegisterVT);
3945 // if it isn't first piece, alignment must be 1
3946 if (i > 0)
3947 Flags = (Flags & (~ISD::ParamFlags::OrigAlignment)) |
3948 (1 << ISD::ParamFlags::OrigAlignmentOffs);
3949 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003950 }
3951 break;
3952 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003953 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00003954 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00003955
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003956 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00003957
3958 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003959 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
3960 DAG.getNodeValueTypes(RetVals), RetVals.size(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003961 &Ops[0], Ops.size()).Val;
Dan Gohman27a70be2007-07-02 16:18:06 +00003962 unsigned NumArgRegs = Result->getNumValues() - 1;
3963 DAG.setRoot(SDOperand(Result, NumArgRegs));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003964
3965 // Set up the return result vector.
3966 Ops.clear();
3967 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00003968 unsigned Idx = 1;
3969 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
3970 ++I, ++Idx) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00003971 MVT::ValueType VT = getValueType(I->getType());
3972
3973 switch (getTypeAction(VT)) {
3974 default: assert(0 && "Unknown type action!");
3975 case Legal:
3976 Ops.push_back(SDOperand(Result, i++));
3977 break;
3978 case Promote: {
3979 SDOperand Op(Result, i++);
3980 if (MVT::isInteger(VT)) {
Reid Spencer18da0722007-04-11 02:44:20 +00003981 if (Attrs && Attrs->paramHasAttr(Idx, ParamAttr::SExt))
Chris Lattnerf8e7a212007-01-04 22:22:37 +00003982 Op = DAG.getNode(ISD::AssertSext, Op.getValueType(), Op,
3983 DAG.getValueType(VT));
Reid Spencer18da0722007-04-11 02:44:20 +00003984 else if (Attrs && Attrs->paramHasAttr(Idx, ParamAttr::ZExt))
Chris Lattnerf8e7a212007-01-04 22:22:37 +00003985 Op = DAG.getNode(ISD::AssertZext, Op.getValueType(), Op,
3986 DAG.getValueType(VT));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003987 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
3988 } else {
3989 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
3990 Op = DAG.getNode(ISD::FP_ROUND, VT, Op);
3991 }
3992 Ops.push_back(Op);
3993 break;
3994 }
Dan Gohman27a70be2007-07-02 16:18:06 +00003995 case Expand: {
3996 MVT::ValueType PartVT = getRegisterType(VT);
3997 unsigned NumParts = getNumRegisters(VT);
3998 SmallVector<SDOperand, 4> Parts(NumParts);
3999 for (unsigned j = 0; j != NumParts; ++j)
4000 Parts[j] = SDOperand(Result, i++);
Dan Gohman532dc2e2007-07-09 20:59:04 +00004001 Ops.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004002 break;
4003 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004004 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004005 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004006 assert(i == NumArgRegs && "Argument register count mismatch!");
Chris Lattnerfdfded52006-04-12 16:20:43 +00004007 return Ops;
4008}
4009
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004010
4011/// TargetLowering::LowerCallTo - This is the default LowerCallTo
4012/// implementation, which just inserts an ISD::CALL node, which is later custom
4013/// lowered by the target to something concrete. FIXME: When all targets are
4014/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
4015std::pair<SDOperand, SDOperand>
Reid Spencer47857812006-12-31 05:55:36 +00004016TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
4017 bool RetTyIsSigned, bool isVarArg,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004018 unsigned CallingConv, bool isTailCall,
4019 SDOperand Callee,
4020 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattnerbe384162006-08-16 22:57:46 +00004021 SmallVector<SDOperand, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004022 Ops.push_back(Chain); // Op#0 - Chain
4023 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
4024 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
4025 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
4026 Ops.push_back(Callee);
4027
4028 // Handle all of the outgoing arguments.
4029 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +00004030 MVT::ValueType VT = getValueType(Args[i].Ty);
4031 SDOperand Op = Args[i].Node;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004032 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004033 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004034 getTargetData()->getABITypeAlignment(Args[i].Ty);
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004035
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004036 if (Args[i].isSExt)
4037 Flags |= ISD::ParamFlags::SExt;
4038 if (Args[i].isZExt)
4039 Flags |= ISD::ParamFlags::ZExt;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004040 if (Args[i].isInReg)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004041 Flags |= ISD::ParamFlags::InReg;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004042 if (Args[i].isSRet)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004043 Flags |= ISD::ParamFlags::StructReturn;
Rafael Espindola21485be2007-08-20 15:18:24 +00004044 if (Args[i].isByVal) {
4045 Flags |= ISD::ParamFlags::ByVal;
4046 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
4047 const StructType *STy = cast<StructType>(Ty->getElementType());
Rafael Espindola588af2f2007-09-07 14:52:14 +00004048 unsigned StructAlign =
4049 Log2_32(getTargetData()->getCallFrameTypeAlignment(STy));
Duncan Sands514ab342007-11-01 20:53:16 +00004050 unsigned StructSize = getTargetData()->getABITypeSize(STy);
Rafael Espindola21485be2007-08-20 15:18:24 +00004051 Flags |= (StructAlign << ISD::ParamFlags::ByValAlignOffs);
4052 Flags |= (StructSize << ISD::ParamFlags::ByValSizeOffs);
4053 }
Duncan Sands36397f52007-07-27 12:58:54 +00004054 if (Args[i].isNest)
4055 Flags |= ISD::ParamFlags::Nest;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004056 Flags |= OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004057
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004058 switch (getTypeAction(VT)) {
4059 default: assert(0 && "Unknown type action!");
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004060 case Legal:
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004061 Ops.push_back(Op);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00004062 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004063 break;
4064 case Promote:
4065 if (MVT::isInteger(VT)) {
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004066 unsigned ExtOp;
4067 if (Args[i].isSExt)
4068 ExtOp = ISD::SIGN_EXTEND;
4069 else if (Args[i].isZExt)
4070 ExtOp = ISD::ZERO_EXTEND;
4071 else
4072 ExtOp = ISD::ANY_EXTEND;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004073 Op = DAG.getNode(ExtOp, getTypeToTransformTo(VT), Op);
4074 } else {
4075 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
Dale Johannesen849f2142007-07-03 00:53:03 +00004076 Op = DAG.getNode(ISD::FP_EXTEND, getTypeToTransformTo(VT), Op);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004077 }
4078 Ops.push_back(Op);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00004079 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004080 break;
Dan Gohman27a70be2007-07-02 16:18:06 +00004081 case Expand: {
4082 MVT::ValueType PartVT = getRegisterType(VT);
4083 unsigned NumParts = getNumRegisters(VT);
4084 SmallVector<SDOperand, 4> Parts(NumParts);
Dan Gohman532dc2e2007-07-09 20:59:04 +00004085 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT);
Dan Gohman27a70be2007-07-02 16:18:06 +00004086 for (unsigned i = 0; i != NumParts; ++i) {
4087 // if it isn't first piece, alignment must be 1
4088 unsigned MyFlags = Flags;
4089 if (i != 0)
4090 MyFlags = (MyFlags & (~ISD::ParamFlags::OrigAlignment)) |
4091 (1 << ISD::ParamFlags::OrigAlignmentOffs);
4092
4093 Ops.push_back(Parts[i]);
4094 Ops.push_back(DAG.getConstant(MyFlags, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004095 }
4096 break;
4097 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004098 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004099 }
4100
4101 // Figure out the result value types.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004102 MVT::ValueType VT = getValueType(RetTy);
4103 MVT::ValueType RegisterVT = getRegisterType(VT);
4104 unsigned NumRegs = getNumRegisters(VT);
4105 SmallVector<MVT::ValueType, 4> RetTys(NumRegs);
4106 for (unsigned i = 0; i != NumRegs; ++i)
4107 RetTys[i] = RegisterVT;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004108
4109 RetTys.push_back(MVT::Other); // Always has a chain.
4110
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004111 // Create the CALL node.
Chris Lattnerbe384162006-08-16 22:57:46 +00004112 SDOperand Res = DAG.getNode(ISD::CALL,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004113 DAG.getVTList(&RetTys[0], NumRegs + 1),
Chris Lattnerbe384162006-08-16 22:57:46 +00004114 &Ops[0], Ops.size());
Chris Lattnerb15e4952007-08-02 18:08:16 +00004115 Chain = Res.getValue(NumRegs);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004116
4117 // Gather up the call result into a single value.
4118 if (RetTy != Type::VoidTy) {
4119 ISD::NodeType AssertOp = ISD::AssertSext;
4120 if (!RetTyIsSigned)
4121 AssertOp = ISD::AssertZext;
4122 SmallVector<SDOperand, 4> Results(NumRegs);
4123 for (unsigned i = 0; i != NumRegs; ++i)
4124 Results[i] = Res.getValue(i);
Dan Gohman532dc2e2007-07-09 20:59:04 +00004125 Res = getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT, AssertOp);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004126 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004127
4128 return std::make_pair(Res, Chain);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004129}
4130
Chris Lattner50381b62005-05-14 05:50:48 +00004131SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00004132 assert(0 && "LowerOperation not implemented for this target!");
4133 abort();
Misha Brukmand3f03e42005-02-17 21:39:27 +00004134 return SDOperand();
Chris Lattner171453a2005-01-16 07:28:41 +00004135}
4136
Chris Lattnerf58dac32007-10-19 03:31:45 +00004137std::pair<SDOperand,SDOperand>
Chris Lattner1c4d4922007-10-19 15:28:47 +00004138TargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf58dac32007-10-19 03:31:45 +00004139 assert(0 && "ExpandOperation not implemented for this target!");
4140 abort();
4141 return std::pair<SDOperand,SDOperand>();
4142}
4143
4144
Nate Begeman0aed7842006-01-28 03:14:31 +00004145SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
4146 SelectionDAG &DAG) {
4147 assert(0 && "CustomPromoteOperation not implemented for this target!");
4148 abort();
4149 return SDOperand();
4150}
4151
Evan Cheng74d0aa92006-02-15 21:59:04 +00004152/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng1db92f92006-02-14 08:22:34 +00004153/// operand.
4154static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Chenga47876d2006-02-15 22:12:35 +00004155 SelectionDAG &DAG) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004156 MVT::ValueType CurVT = VT;
4157 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
4158 uint64_t Val = C->getValue() & 255;
4159 unsigned Shift = 8;
4160 while (CurVT != MVT::i8) {
4161 Val = (Val << Shift) | Val;
4162 Shift <<= 1;
4163 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004164 }
4165 return DAG.getConstant(Val, VT);
4166 } else {
4167 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
4168 unsigned Shift = 8;
4169 while (CurVT != MVT::i8) {
4170 Value =
4171 DAG.getNode(ISD::OR, VT,
4172 DAG.getNode(ISD::SHL, VT, Value,
4173 DAG.getConstant(Shift, MVT::i8)), Value);
4174 Shift <<= 1;
4175 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004176 }
4177
4178 return Value;
4179 }
4180}
4181
Evan Cheng74d0aa92006-02-15 21:59:04 +00004182/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
4183/// used when a memcpy is turned into a memset when the source is a constant
4184/// string ptr.
4185static SDOperand getMemsetStringVal(MVT::ValueType VT,
4186 SelectionDAG &DAG, TargetLowering &TLI,
4187 std::string &Str, unsigned Offset) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004188 uint64_t Val = 0;
Dan Gohmanb55757e2007-05-18 17:52:13 +00004189 unsigned MSB = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004190 if (TLI.isLittleEndian())
4191 Offset = Offset + MSB - 1;
4192 for (unsigned i = 0; i != MSB; ++i) {
Evan Chenga5a57d62006-11-29 01:38:07 +00004193 Val = (Val << 8) | (unsigned char)Str[Offset];
Evan Cheng74d0aa92006-02-15 21:59:04 +00004194 Offset += TLI.isLittleEndian() ? -1 : 1;
4195 }
4196 return DAG.getConstant(Val, VT);
4197}
4198
Evan Cheng1db92f92006-02-14 08:22:34 +00004199/// getMemBasePlusOffset - Returns base and offset node for the
4200static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
4201 SelectionDAG &DAG, TargetLowering &TLI) {
4202 MVT::ValueType VT = Base.getValueType();
4203 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
4204}
4205
Evan Chengc4f8eee2006-02-14 20:12:38 +00004206/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Cheng80e89d72006-02-14 09:11:59 +00004207/// to replace the memset / memcpy is below the threshold. It also returns the
4208/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengc4f8eee2006-02-14 20:12:38 +00004209static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
4210 unsigned Limit, uint64_t Size,
4211 unsigned Align, TargetLowering &TLI) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004212 MVT::ValueType VT;
4213
4214 if (TLI.allowsUnalignedMemoryAccesses()) {
4215 VT = MVT::i64;
4216 } else {
4217 switch (Align & 7) {
4218 case 0:
4219 VT = MVT::i64;
4220 break;
4221 case 4:
4222 VT = MVT::i32;
4223 break;
4224 case 2:
4225 VT = MVT::i16;
4226 break;
4227 default:
4228 VT = MVT::i8;
4229 break;
4230 }
4231 }
4232
Evan Cheng80e89d72006-02-14 09:11:59 +00004233 MVT::ValueType LVT = MVT::i64;
4234 while (!TLI.isTypeLegal(LVT))
4235 LVT = (MVT::ValueType)((unsigned)LVT - 1);
4236 assert(MVT::isInteger(LVT));
Evan Cheng1db92f92006-02-14 08:22:34 +00004237
Evan Cheng80e89d72006-02-14 09:11:59 +00004238 if (VT > LVT)
4239 VT = LVT;
4240
Evan Chengdea72452006-02-14 23:05:54 +00004241 unsigned NumMemOps = 0;
Evan Cheng1db92f92006-02-14 08:22:34 +00004242 while (Size != 0) {
Dan Gohmanb55757e2007-05-18 17:52:13 +00004243 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng1db92f92006-02-14 08:22:34 +00004244 while (VTSize > Size) {
4245 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004246 VTSize >>= 1;
4247 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004248 assert(MVT::isInteger(VT));
4249
4250 if (++NumMemOps > Limit)
4251 return false;
Evan Cheng1db92f92006-02-14 08:22:34 +00004252 MemOps.push_back(VT);
4253 Size -= VTSize;
4254 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004255
4256 return true;
Evan Cheng1db92f92006-02-14 08:22:34 +00004257}
4258
Chris Lattner7041ee32005-01-11 05:56:49 +00004259void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004260 SDOperand Op1 = getValue(I.getOperand(1));
4261 SDOperand Op2 = getValue(I.getOperand(2));
4262 SDOperand Op3 = getValue(I.getOperand(3));
4263 SDOperand Op4 = getValue(I.getOperand(4));
4264 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
4265 if (Align == 0) Align = 1;
4266
Dan Gohman5f43f922007-08-27 16:26:13 +00004267 // If the source and destination are known to not be aliases, we can
4268 // lower memmove as memcpy.
4269 if (Op == ISD::MEMMOVE) {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00004270 uint64_t Size = -1ULL;
Dan Gohman5f43f922007-08-27 16:26:13 +00004271 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
4272 Size = C->getValue();
4273 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
4274 AliasAnalysis::NoAlias)
4275 Op = ISD::MEMCPY;
4276 }
4277
Evan Cheng1db92f92006-02-14 08:22:34 +00004278 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
4279 std::vector<MVT::ValueType> MemOps;
Evan Cheng1db92f92006-02-14 08:22:34 +00004280
4281 // Expand memset / memcpy to a series of load / store ops
4282 // if the size operand falls below a certain threshold.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004283 SmallVector<SDOperand, 8> OutChains;
Evan Cheng1db92f92006-02-14 08:22:34 +00004284 switch (Op) {
Evan Chengac940ab2006-02-14 19:45:56 +00004285 default: break; // Do nothing for now.
Evan Cheng1db92f92006-02-14 08:22:34 +00004286 case ISD::MEMSET: {
Evan Chengc4f8eee2006-02-14 20:12:38 +00004287 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
4288 Size->getValue(), Align, TLI)) {
Evan Cheng80e89d72006-02-14 09:11:59 +00004289 unsigned NumMemOps = MemOps.size();
Evan Cheng1db92f92006-02-14 08:22:34 +00004290 unsigned Offset = 0;
4291 for (unsigned i = 0; i < NumMemOps; i++) {
4292 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004293 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Chenga47876d2006-02-15 22:12:35 +00004294 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Cheng786225a2006-10-05 23:01:46 +00004295 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner864635a2006-02-22 22:37:12 +00004296 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004297 I.getOperand(1), Offset);
Evan Chengc080d6f2006-02-15 01:54:51 +00004298 OutChains.push_back(Store);
Evan Cheng1db92f92006-02-14 08:22:34 +00004299 Offset += VTSize;
4300 }
Evan Cheng1db92f92006-02-14 08:22:34 +00004301 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004302 break;
Evan Cheng1db92f92006-02-14 08:22:34 +00004303 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004304 case ISD::MEMCPY: {
4305 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
4306 Size->getValue(), Align, TLI)) {
4307 unsigned NumMemOps = MemOps.size();
Evan Chengcffbb512006-02-16 23:11:42 +00004308 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004309 GlobalAddressSDNode *G = NULL;
4310 std::string Str;
Evan Chengcffbb512006-02-16 23:11:42 +00004311 bool CopyFromStr = false;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004312
4313 if (Op2.getOpcode() == ISD::GlobalAddress)
4314 G = cast<GlobalAddressSDNode>(Op2);
4315 else if (Op2.getOpcode() == ISD::ADD &&
4316 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
4317 Op2.getOperand(1).getOpcode() == ISD::Constant) {
4318 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengcffbb512006-02-16 23:11:42 +00004319 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng74d0aa92006-02-15 21:59:04 +00004320 }
4321 if (G) {
4322 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengf3e486e2006-11-29 01:58:12 +00004323 if (GV && GV->isConstant()) {
Evan Cheng09371032006-03-10 23:52:03 +00004324 Str = GV->getStringValue(false);
Evan Chengcffbb512006-02-16 23:11:42 +00004325 if (!Str.empty()) {
4326 CopyFromStr = true;
4327 SrcOff += SrcDelta;
4328 }
4329 }
Evan Cheng74d0aa92006-02-15 21:59:04 +00004330 }
4331
Evan Chengc080d6f2006-02-15 01:54:51 +00004332 for (unsigned i = 0; i < NumMemOps; i++) {
4333 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004334 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004335 SDOperand Value, Chain, Store;
4336
Evan Chengcffbb512006-02-16 23:11:42 +00004337 if (CopyFromStr) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004338 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
4339 Chain = getRoot();
4340 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004341 DAG.getStore(Chain, Value,
4342 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004343 I.getOperand(1), DstOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004344 } else {
4345 Value = DAG.getLoad(VT, getRoot(),
Bill Wendling984e9862007-10-26 20:24:42 +00004346 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
4347 I.getOperand(2), SrcOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004348 Chain = Value.getValue(1);
4349 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004350 DAG.getStore(Chain, Value,
4351 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Bill Wendling984e9862007-10-26 20:24:42 +00004352 I.getOperand(1), DstOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004353 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004354 OutChains.push_back(Store);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004355 SrcOff += VTSize;
4356 DstOff += VTSize;
Evan Chengc080d6f2006-02-15 01:54:51 +00004357 }
4358 }
4359 break;
4360 }
4361 }
4362
4363 if (!OutChains.empty()) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004364 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4365 &OutChains[0], OutChains.size()));
Evan Chengc080d6f2006-02-15 01:54:51 +00004366 return;
Evan Cheng1db92f92006-02-14 08:22:34 +00004367 }
4368 }
4369
Rafael Espindola5c0d6ed2007-10-19 10:41:11 +00004370 SDOperand AlwaysInline = DAG.getConstant(0, MVT::i1);
4371 SDOperand Node;
4372 switch(Op) {
4373 default:
4374 assert(0 && "Unknown Op");
4375 case ISD::MEMCPY:
4376 Node = DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4377 break;
4378 case ISD::MEMMOVE:
4379 Node = DAG.getMemmove(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4380 break;
4381 case ISD::MEMSET:
4382 Node = DAG.getMemset(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4383 break;
4384 }
4385 DAG.setRoot(Node);
Chris Lattner1c08c712005-01-07 07:47:53 +00004386}
4387
Chris Lattner7041ee32005-01-11 05:56:49 +00004388//===----------------------------------------------------------------------===//
4389// SelectionDAGISel code
4390//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00004391
4392unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
4393 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
4394}
4395
Chris Lattner495a0b52005-08-17 06:37:43 +00004396void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004397 AU.addRequired<AliasAnalysis>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +00004398 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +00004399}
Chris Lattner1c08c712005-01-07 07:47:53 +00004400
Chris Lattnerc88d8e92005-12-05 07:10:48 +00004401
Chris Lattnerbad7f482006-10-28 19:22:10 +00004402
Chris Lattner1c08c712005-01-07 07:47:53 +00004403bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +00004404 // Get alias analysis for load/store combining.
4405 AA = &getAnalysis<AliasAnalysis>();
4406
Chris Lattner1c08c712005-01-07 07:47:53 +00004407 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
4408 RegMap = MF.getSSARegMap();
Bill Wendling832171c2006-12-07 20:04:42 +00004409 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004410
4411 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4412
Duncan Sandsea632432007-06-13 16:53:21 +00004413 if (ExceptionHandling)
4414 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4415 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4416 // Mark landing pad.
4417 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004418
4419 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +00004420 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00004421
Evan Chengad2070c2007-02-10 02:43:39 +00004422 // Add function live-ins to entry block live-in set.
4423 BasicBlock *EntryBB = &Fn.getEntryBlock();
4424 BB = FuncInfo.MBBMap[EntryBB];
4425 if (!MF.livein_empty())
4426 for (MachineFunction::livein_iterator I = MF.livein_begin(),
4427 E = MF.livein_end(); I != E; ++I)
4428 BB->addLiveIn(I->first);
4429
Duncan Sandsf4070822007-06-15 19:04:19 +00004430#ifndef NDEBUG
4431 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4432 "Not all catch info was assigned to a landing pad!");
4433#endif
4434
Chris Lattner1c08c712005-01-07 07:47:53 +00004435 return true;
4436}
4437
Chris Lattner571e4342006-10-27 21:36:01 +00004438SDOperand SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
4439 unsigned Reg) {
4440 SDOperand Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00004441 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004442 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00004443 "Copy from a reg to the same reg!");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004444
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004445 MVT::ValueType SrcVT = Op.getValueType();
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004446 MVT::ValueType RegisterVT = TLI.getRegisterType(SrcVT);
4447 unsigned NumRegs = TLI.getNumRegisters(SrcVT);
4448 SmallVector<SDOperand, 8> Regs(NumRegs);
4449 SmallVector<SDOperand, 8> Chains(NumRegs);
4450
4451 // Copy the value by legal parts into sequential virtual registers.
Dan Gohman532dc2e2007-07-09 20:59:04 +00004452 getCopyToParts(DAG, Op, &Regs[0], NumRegs, RegisterVT);
Dan Gohman27a70be2007-07-02 16:18:06 +00004453 for (unsigned i = 0; i != NumRegs; ++i)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004454 Chains[i] = DAG.getCopyToReg(getRoot(), Reg + i, Regs[i]);
4455 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
Chris Lattner1c08c712005-01-07 07:47:53 +00004456}
4457
Chris Lattner068a81e2005-01-17 17:15:02 +00004458void SelectionDAGISel::
Evan Cheng15699fc2007-02-10 01:08:18 +00004459LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL,
Chris Lattner068a81e2005-01-17 17:15:02 +00004460 std::vector<SDOperand> &UnorderedChains) {
4461 // If this is the entry block, emit arguments.
Evan Cheng15699fc2007-02-10 01:08:18 +00004462 Function &F = *LLVMBB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00004463 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattnerbf209482005-10-30 19:42:35 +00004464 SDOperand OldRoot = SDL.DAG.getRoot();
4465 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner068a81e2005-01-17 17:15:02 +00004466
Chris Lattnerbf209482005-10-30 19:42:35 +00004467 unsigned a = 0;
4468 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
4469 AI != E; ++AI, ++a)
4470 if (!AI->use_empty()) {
4471 SDL.setValue(AI, Args[a]);
Evan Chengf7179bb2006-04-27 08:29:42 +00004472
Chris Lattnerbf209482005-10-30 19:42:35 +00004473 // If this argument is live outside of the entry block, insert a copy from
4474 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner251db182007-02-25 18:40:32 +00004475 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4476 if (VMI != FuncInfo.ValueMap.end()) {
4477 SDOperand Copy = SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattnerbf209482005-10-30 19:42:35 +00004478 UnorderedChains.push_back(Copy);
4479 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00004480 }
Chris Lattnerbf209482005-10-30 19:42:35 +00004481
Chris Lattnerbf209482005-10-30 19:42:35 +00004482 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00004483 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00004484 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004485}
4486
Duncan Sandsf4070822007-06-15 19:04:19 +00004487static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4488 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
4489 assert(!FLI.MBBMap[SrcBB]->isLandingPad() &&
4490 "Copying catch info out of a landing pad!");
4491 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004492 if (isSelector(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004493 // Apply the catch info to DestBB.
4494 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4495#ifndef NDEBUG
4496 FLI.CatchInfoFound.insert(I);
4497#endif
4498 }
4499}
4500
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004501/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004502/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004503static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
4504 TargetLowering& TLI) {
4505 SDNode * Ret = NULL;
4506 SDOperand Terminator = DAG.getRoot();
4507
4508 // Find RET node.
4509 if (Terminator.getOpcode() == ISD::RET) {
4510 Ret = Terminator.Val;
4511 }
4512
4513 // Fix tail call attribute of CALL nodes.
4514 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
4515 BI = prior(DAG.allnodes_end()); BI != BE; --BI) {
4516 if (BI->getOpcode() == ISD::CALL) {
4517 SDOperand OpRet(Ret, 0);
4518 SDOperand OpCall(static_cast<SDNode*>(BI), 0);
4519 bool isMarkedTailCall =
4520 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
4521 // If CALL node has tail call attribute set to true and the call is not
4522 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004523 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004524 // must correctly identify tail call optimizable calls.
4525 if (isMarkedTailCall &&
4526 (Ret==NULL ||
4527 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG))) {
4528 SmallVector<SDOperand, 32> Ops;
4529 unsigned idx=0;
4530 for(SDNode::op_iterator I =OpCall.Val->op_begin(),
4531 E=OpCall.Val->op_end(); I!=E; I++, idx++) {
4532 if (idx!=3)
4533 Ops.push_back(*I);
4534 else
4535 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
4536 }
4537 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
4538 }
4539 }
4540 }
4541}
4542
Chris Lattner1c08c712005-01-07 07:47:53 +00004543void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4544 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00004545 FunctionLoweringInfo &FuncInfo) {
Dan Gohman5f43f922007-08-27 16:26:13 +00004546 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo);
Chris Lattnerddb870b2005-01-13 17:59:43 +00004547
4548 std::vector<SDOperand> UnorderedChains;
Misha Brukmanedf128a2005-04-21 22:36:52 +00004549
Chris Lattnerbf209482005-10-30 19:42:35 +00004550 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmanecb7a772007-03-22 16:38:57 +00004551 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Chris Lattnerbf209482005-10-30 19:42:35 +00004552 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner1c08c712005-01-07 07:47:53 +00004553
4554 BB = FuncInfo.MBBMap[LLVMBB];
4555 SDL.setCurrentBasicBlock(BB);
4556
Duncan Sandsf4070822007-06-15 19:04:19 +00004557 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004558
Duncan Sandsf4070822007-06-15 19:04:19 +00004559 if (ExceptionHandling && MMI && BB->isLandingPad()) {
4560 // Add a label to mark the beginning of the landing pad. Deletion of the
4561 // landing pad can thus be detected via the MachineModuleInfo.
4562 unsigned LabelID = MMI->addLandingPad(BB);
4563 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, DAG.getEntryNode(),
4564 DAG.getConstant(LabelID, MVT::i32)));
4565
Evan Chenge47c3332007-06-27 18:45:32 +00004566 // Mark exception register as live in.
4567 unsigned Reg = TLI.getExceptionAddressRegister();
4568 if (Reg) BB->addLiveIn(Reg);
4569
4570 // Mark exception selector register as live in.
4571 Reg = TLI.getExceptionSelectorRegister();
4572 if (Reg) BB->addLiveIn(Reg);
4573
Duncan Sandsf4070822007-06-15 19:04:19 +00004574 // FIXME: Hack around an exception handling flaw (PR1508): the personality
4575 // function and list of typeids logically belong to the invoke (or, if you
4576 // like, the basic block containing the invoke), and need to be associated
4577 // with it in the dwarf exception handling tables. Currently however the
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004578 // information is provided by an intrinsic (eh.selector) that can be moved
4579 // to unexpected places by the optimizers: if the unwind edge is critical,
4580 // then breaking it can result in the intrinsics being in the successor of
4581 // the landing pad, not the landing pad itself. This results in exceptions
4582 // not being caught because no typeids are associated with the invoke.
4583 // This may not be the only way things can go wrong, but it is the only way
4584 // we try to work around for the moment.
Duncan Sandsf4070822007-06-15 19:04:19 +00004585 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
4586
4587 if (Br && Br->isUnconditional()) { // Critical edge?
4588 BasicBlock::iterator I, E;
4589 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004590 if (isSelector(I))
Duncan Sandsf4070822007-06-15 19:04:19 +00004591 break;
4592
4593 if (I == E)
4594 // No catch info found - try to extract some from the successor.
4595 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
Duncan Sands9fac0b52007-06-06 10:05:18 +00004596 }
4597 }
4598
Chris Lattner1c08c712005-01-07 07:47:53 +00004599 // Lower all of the non-terminator instructions.
4600 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4601 I != E; ++I)
4602 SDL.visit(*I);
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004603
Chris Lattner1c08c712005-01-07 07:47:53 +00004604 // Ensure that all instructions which are used outside of their defining
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004605 // blocks are available as virtual registers. Invoke is handled elsewhere.
Chris Lattner1c08c712005-01-07 07:47:53 +00004606 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004607 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Chris Lattner9f24ad72007-02-04 01:35:11 +00004608 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00004609 if (VMI != FuncInfo.ValueMap.end())
Chris Lattnerddb870b2005-01-13 17:59:43 +00004610 UnorderedChains.push_back(
Chris Lattner571e4342006-10-27 21:36:01 +00004611 SDL.CopyValueToVirtualRegister(I, VMI->second));
Chris Lattner1c08c712005-01-07 07:47:53 +00004612 }
4613
4614 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4615 // ensure constants are generated when needed. Remember the virtual registers
4616 // that need to be added to the Machine PHI nodes as input. We cannot just
4617 // directly add them, because expansion might result in multiple MBB's for one
4618 // BB. As such, the start of the BB might correspond to a different MBB than
4619 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00004620 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00004621 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00004622
4623 // Emit constants only once even if used by multiple PHI nodes.
4624 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004625
Chris Lattner8c494ab2006-10-27 23:50:33 +00004626 // Vector bool would be better, but vector<bool> is really slow.
4627 std::vector<unsigned char> SuccsHandled;
4628 if (TI->getNumSuccessors())
4629 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4630
Dan Gohman532dc2e2007-07-09 20:59:04 +00004631 // Check successor nodes' PHI nodes that expect a constant to be available
4632 // from this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00004633 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4634 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004635 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00004636 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004637
Chris Lattner8c494ab2006-10-27 23:50:33 +00004638 // If this terminator has multiple identical successors (common for
4639 // switches), only handle each succ once.
4640 unsigned SuccMBBNo = SuccMBB->getNumber();
4641 if (SuccsHandled[SuccMBBNo]) continue;
4642 SuccsHandled[SuccMBBNo] = true;
4643
4644 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00004645 PHINode *PN;
4646
4647 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4648 // nodes and Machine PHI nodes, but the incoming operands have not been
4649 // emitted yet.
4650 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00004651 (PN = dyn_cast<PHINode>(I)); ++I) {
4652 // Ignore dead phi's.
4653 if (PN->use_empty()) continue;
4654
4655 unsigned Reg;
4656 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00004657
Chris Lattner8c494ab2006-10-27 23:50:33 +00004658 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4659 unsigned &RegOut = ConstantsOut[C];
4660 if (RegOut == 0) {
4661 RegOut = FuncInfo.CreateRegForValue(C);
4662 UnorderedChains.push_back(
4663 SDL.CopyValueToVirtualRegister(C, RegOut));
Chris Lattner1c08c712005-01-07 07:47:53 +00004664 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004665 Reg = RegOut;
4666 } else {
4667 Reg = FuncInfo.ValueMap[PHIOp];
4668 if (Reg == 0) {
4669 assert(isa<AllocaInst>(PHIOp) &&
4670 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4671 "Didn't codegen value into a register!??");
4672 Reg = FuncInfo.CreateRegForValue(PHIOp);
4673 UnorderedChains.push_back(
4674 SDL.CopyValueToVirtualRegister(PHIOp, Reg));
Chris Lattner7e021512006-03-31 02:12:18 +00004675 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004676 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004677
4678 // Remember that this register needs to added to the machine PHI node as
4679 // the input for this MBB.
4680 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +00004681 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohmanb9f10192007-06-21 14:42:22 +00004682 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Chris Lattner8c494ab2006-10-27 23:50:33 +00004683 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4684 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004685 }
4686 ConstantsOut.clear();
4687
Chris Lattnerddb870b2005-01-13 17:59:43 +00004688 // Turn all of the unordered chains into one factored node.
Chris Lattner5a6c6d92005-01-13 19:53:14 +00004689 if (!UnorderedChains.empty()) {
Chris Lattner7436b572005-11-09 05:03:03 +00004690 SDOperand Root = SDL.getRoot();
4691 if (Root.getOpcode() != ISD::EntryToken) {
4692 unsigned i = 0, e = UnorderedChains.size();
4693 for (; i != e; ++i) {
4694 assert(UnorderedChains[i].Val->getNumOperands() > 1);
4695 if (UnorderedChains[i].Val->getOperand(0) == Root)
4696 break; // Don't add the root if we already indirectly depend on it.
4697 }
4698
4699 if (i == e)
4700 UnorderedChains.push_back(Root);
4701 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004702 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4703 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattnerddb870b2005-01-13 17:59:43 +00004704 }
4705
Chris Lattner1c08c712005-01-07 07:47:53 +00004706 // Lower the terminator after the copies are emitted.
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004707 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00004708
Nate Begemanf15485a2006-03-27 01:32:24 +00004709 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00004710 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00004711 SwitchCases.clear();
4712 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004713 JTCases.clear();
4714 JTCases = SDL.JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004715 BitTestCases.clear();
4716 BitTestCases = SDL.BitTestCases;
4717
Chris Lattnera651cf62005-01-17 19:43:36 +00004718 // Make sure the root of the DAG is up-to-date.
4719 DAG.setRoot(SDL.getRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004720
4721 // Check whether calls in this block are real tail calls. Fix up CALL nodes
4722 // with correct tailcall attribute so that the target can rely on the tailcall
4723 // attribute indicating whether the call is really eligible for tail call
4724 // optimization.
4725 CheckDAGForTailCallsAndFixThem(DAG, TLI);
Chris Lattner1c08c712005-01-07 07:47:53 +00004726}
4727
Nate Begemanf15485a2006-03-27 01:32:24 +00004728void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Dan Gohman417e11b2007-10-08 15:12:17 +00004729 DOUT << "Lowered selection DAG:\n";
4730 DEBUG(DAG.dump());
4731
Chris Lattneraf21d552005-10-10 16:47:10 +00004732 // Run the DAG combiner in pre-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004733 DAG.Combine(false, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004734
Dan Gohman417e11b2007-10-08 15:12:17 +00004735 DOUT << "Optimized lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004736 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004737
Chris Lattner1c08c712005-01-07 07:47:53 +00004738 // Second step, hack on the DAG until it only uses operations and types that
4739 // the target supports.
Chris Lattner01d029b2007-10-15 06:10:22 +00004740#if 0 // Enable this some day.
4741 DAG.LegalizeTypes();
4742 // Someday even later, enable a dag combine pass here.
4743#endif
Chris Lattnerac9dc082005-01-23 04:36:26 +00004744 DAG.Legalize();
Nate Begemanf15485a2006-03-27 01:32:24 +00004745
Bill Wendling832171c2006-12-07 20:04:42 +00004746 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004747 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004748
Chris Lattneraf21d552005-10-10 16:47:10 +00004749 // Run the DAG combiner in post-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004750 DAG.Combine(true, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004751
Dan Gohman417e11b2007-10-08 15:12:17 +00004752 DOUT << "Optimized legalized selection DAG:\n";
4753 DEBUG(DAG.dump());
4754
Evan Chenga9c20912006-01-21 02:32:06 +00004755 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng552c4a82006-04-28 02:09:19 +00004756
Chris Lattnera33ef482005-03-30 01:10:47 +00004757 // Third, instruction select all of the operations to machine code, adding the
4758 // code to the MachineBasicBlock.
Chris Lattner1c08c712005-01-07 07:47:53 +00004759 InstructionSelectBasicBlock(DAG);
Nate Begemanf15485a2006-03-27 01:32:24 +00004760
Bill Wendling832171c2006-12-07 20:04:42 +00004761 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004762 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004763}
Chris Lattner1c08c712005-01-07 07:47:53 +00004764
Nate Begemanf15485a2006-03-27 01:32:24 +00004765void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4766 FunctionLoweringInfo &FuncInfo) {
4767 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4768 {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004769 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004770 CurDAG = &DAG;
4771
4772 // First step, lower LLVM code to some DAG. This DAG may use operations and
4773 // types that are not supported by the target.
4774 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4775
4776 // Second step, emit the lowered DAG as machine code.
4777 CodeGenAndEmitDAG(DAG);
4778 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004779
4780 DOUT << "Total amount of phi nodes to update: "
4781 << PHINodesToUpdate.size() << "\n";
4782 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
4783 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
4784 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +00004785
Chris Lattnera33ef482005-03-30 01:10:47 +00004786 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00004787 // PHI nodes in successors.
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004788 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00004789 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4790 MachineInstr *PHI = PHINodesToUpdate[i].first;
4791 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4792 "This is not a machine PHI node that we are updating!");
Chris Lattner09e46062006-09-05 02:31:13 +00004793 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
Nate Begemanf15485a2006-03-27 01:32:24 +00004794 PHI->addMachineBasicBlockOperand(BB);
4795 }
4796 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00004797 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004798
4799 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
4800 // Lower header first, if it wasn't already lowered
4801 if (!BitTestCases[i].Emitted) {
4802 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4803 CurDAG = &HSDAG;
Dan Gohman5f43f922007-08-27 16:26:13 +00004804 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004805 // Set the current basic block to the mbb we wish to insert the code into
4806 BB = BitTestCases[i].Parent;
4807 HSDL.setCurrentBasicBlock(BB);
4808 // Emit the code
4809 HSDL.visitBitTestHeader(BitTestCases[i]);
4810 HSDAG.setRoot(HSDL.getRoot());
4811 CodeGenAndEmitDAG(HSDAG);
4812 }
4813
4814 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4815 SelectionDAG BSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4816 CurDAG = &BSDAG;
Dan Gohman5f43f922007-08-27 16:26:13 +00004817 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004818 // Set the current basic block to the mbb we wish to insert the code into
4819 BB = BitTestCases[i].Cases[j].ThisBB;
4820 BSDL.setCurrentBasicBlock(BB);
4821 // Emit the code
4822 if (j+1 != ej)
4823 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
4824 BitTestCases[i].Reg,
4825 BitTestCases[i].Cases[j]);
4826 else
4827 BSDL.visitBitTestCase(BitTestCases[i].Default,
4828 BitTestCases[i].Reg,
4829 BitTestCases[i].Cases[j]);
4830
4831
4832 BSDAG.setRoot(BSDL.getRoot());
4833 CodeGenAndEmitDAG(BSDAG);
4834 }
4835
4836 // Update PHI Nodes
4837 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4838 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4839 MachineBasicBlock *PHIBB = PHI->getParent();
4840 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4841 "This is not a machine PHI node that we are updating!");
4842 // This is "default" BB. We have two jumps to it. From "header" BB and
4843 // from last "case" BB.
4844 if (PHIBB == BitTestCases[i].Default) {
4845 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
4846 PHI->addMachineBasicBlockOperand(BitTestCases[i].Parent);
Anton Korobeynikov8085bcf2007-04-13 06:53:51 +00004847 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004848 PHI->addMachineBasicBlockOperand(BitTestCases[i].Cases.back().ThisBB);
4849 }
4850 // One of "cases" BB.
4851 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4852 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
4853 if (cBB->succ_end() !=
4854 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
4855 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
4856 PHI->addMachineBasicBlockOperand(cBB);
4857 }
4858 }
4859 }
4860 }
4861
Nate Begeman9453eea2006-04-23 06:26:20 +00004862 // If the JumpTable record is filled in, then we need to emit a jump table.
4863 // Updating the PHI nodes is tricky in this case, since we need to determine
4864 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004865 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
4866 // Lower header first, if it wasn't already lowered
4867 if (!JTCases[i].first.Emitted) {
4868 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4869 CurDAG = &HSDAG;
Dan Gohman5f43f922007-08-27 16:26:13 +00004870 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004871 // Set the current basic block to the mbb we wish to insert the code into
4872 BB = JTCases[i].first.HeaderBB;
4873 HSDL.setCurrentBasicBlock(BB);
4874 // Emit the code
4875 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
4876 HSDAG.setRoot(HSDL.getRoot());
4877 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004878 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004879
4880 SelectionDAG JSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4881 CurDAG = &JSDAG;
Dan Gohman5f43f922007-08-27 16:26:13 +00004882 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo);
Nate Begeman37efe672006-04-22 18:53:45 +00004883 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004884 BB = JTCases[i].second.MBB;
4885 JSDL.setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00004886 // Emit the code
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004887 JSDL.visitJumpTable(JTCases[i].second);
4888 JSDAG.setRoot(JSDL.getRoot());
4889 CodeGenAndEmitDAG(JSDAG);
4890
Nate Begeman37efe672006-04-22 18:53:45 +00004891 // Update PHI Nodes
4892 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4893 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4894 MachineBasicBlock *PHIBB = PHI->getParent();
4895 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4896 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004897 // "default" BB. We can go there only from header BB.
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004898 if (PHIBB == JTCases[i].second.Default) {
Chris Lattner09e46062006-09-05 02:31:13 +00004899 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004900 PHI->addMachineBasicBlockOperand(JTCases[i].first.HeaderBB);
Nate Begemanf4360a42006-05-03 03:48:02 +00004901 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004902 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00004903 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner09e46062006-09-05 02:31:13 +00004904 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Nate Begemanf4360a42006-05-03 03:48:02 +00004905 PHI->addMachineBasicBlockOperand(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00004906 }
4907 }
Nate Begeman37efe672006-04-22 18:53:45 +00004908 }
4909
Chris Lattnerb2e806e2006-10-22 23:00:53 +00004910 // If the switch block involved a branch to one of the actual successors, we
4911 // need to update PHI nodes in that block.
4912 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4913 MachineInstr *PHI = PHINodesToUpdate[i].first;
4914 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4915 "This is not a machine PHI node that we are updating!");
4916 if (BB->isSuccessor(PHI->getParent())) {
4917 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
4918 PHI->addMachineBasicBlockOperand(BB);
4919 }
4920 }
4921
Nate Begemanf15485a2006-03-27 01:32:24 +00004922 // If we generated any switch lowering information, build and codegen any
4923 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004924 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004925 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004926 CurDAG = &SDAG;
Dan Gohman5f43f922007-08-27 16:26:13 +00004927 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004928
Nate Begemanf15485a2006-03-27 01:32:24 +00004929 // Set the current basic block to the mbb we wish to insert the code into
4930 BB = SwitchCases[i].ThisBB;
4931 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004932
Nate Begemanf15485a2006-03-27 01:32:24 +00004933 // Emit the code
4934 SDL.visitSwitchCase(SwitchCases[i]);
4935 SDAG.setRoot(SDL.getRoot());
4936 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004937
4938 // Handle any PHI nodes in successors of this chunk, as if we were coming
4939 // from the original BB before switch expansion. Note that PHI nodes can
4940 // occur multiple times in PHINodesToUpdate. We have to be very careful to
4941 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00004942 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004943 for (MachineBasicBlock::iterator Phi = BB->begin();
4944 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
4945 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
4946 for (unsigned pn = 0; ; ++pn) {
4947 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
4948 if (PHINodesToUpdate[pn].first == Phi) {
4949 Phi->addRegOperand(PHINodesToUpdate[pn].second, false);
4950 Phi->addMachineBasicBlockOperand(SwitchCases[i].ThisBB);
4951 break;
4952 }
4953 }
Nate Begemanf15485a2006-03-27 01:32:24 +00004954 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004955
4956 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00004957 if (BB == SwitchCases[i].FalseBB)
4958 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004959
4960 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00004961 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00004962 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00004963 }
Chris Lattner57ab6592006-10-24 17:57:59 +00004964 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00004965 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004966}
Evan Chenga9c20912006-01-21 02:32:06 +00004967
Jim Laskey13ec7022006-08-01 14:21:23 +00004968
Evan Chenga9c20912006-01-21 02:32:06 +00004969//===----------------------------------------------------------------------===//
4970/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
4971/// target node in the graph.
4972void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
4973 if (ViewSchedDAGs) DAG.viewGraph();
Evan Cheng4ef10862006-01-23 07:01:07 +00004974
Jim Laskeyeb577ba2006-08-02 12:30:23 +00004975 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00004976
4977 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00004978 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00004979 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00004980 }
Jim Laskey13ec7022006-08-01 14:21:23 +00004981
Jim Laskey9ff542f2006-08-01 18:29:48 +00004982 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnera3818e62006-01-21 19:12:11 +00004983 BB = SL->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00004984
4985 if (ViewSUnitDAGs) SL->viewGraph();
4986
Evan Chengcccf1232006-02-04 06:49:00 +00004987 delete SL;
Evan Chenga9c20912006-01-21 02:32:06 +00004988}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00004989
Chris Lattner03fc53c2006-03-06 00:22:00 +00004990
Jim Laskey9ff542f2006-08-01 18:29:48 +00004991HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
4992 return new HazardRecognizer();
4993}
4994
Chris Lattner75548062006-10-11 03:58:02 +00004995//===----------------------------------------------------------------------===//
4996// Helper functions used by the generated instruction selector.
4997//===----------------------------------------------------------------------===//
4998// Calls to these methods are generated by tblgen.
4999
5000/// CheckAndMask - The isel is trying to match something like (and X, 255). If
5001/// the dag combiner simplified the 255, we still want to match. RHS is the
5002/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
5003/// specified in the .td file (e.g. 255).
5004bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005005 int64_t DesiredMaskS) const {
Chris Lattner75548062006-10-11 03:58:02 +00005006 uint64_t ActualMask = RHS->getValue();
5007 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
5008
5009 // If the actual mask exactly matches, success!
5010 if (ActualMask == DesiredMask)
5011 return true;
5012
5013 // If the actual AND mask is allowing unallowed bits, this doesn't match.
5014 if (ActualMask & ~DesiredMask)
5015 return false;
5016
5017 // Otherwise, the DAG Combiner may have proven that the value coming in is
5018 // either already zero or is not demanded. Check for known zero input bits.
5019 uint64_t NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00005020 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00005021 return true;
5022
5023 // TODO: check to see if missing bits are just not demanded.
5024
5025 // Otherwise, this pattern doesn't match.
5026 return false;
5027}
5028
5029/// CheckOrMask - The isel is trying to match something like (or X, 255). If
5030/// the dag combiner simplified the 255, we still want to match. RHS is the
5031/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
5032/// specified in the .td file (e.g. 255).
5033bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005034 int64_t DesiredMaskS) const {
Chris Lattner75548062006-10-11 03:58:02 +00005035 uint64_t ActualMask = RHS->getValue();
5036 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
5037
5038 // If the actual mask exactly matches, success!
5039 if (ActualMask == DesiredMask)
5040 return true;
5041
5042 // If the actual AND mask is allowing unallowed bits, this doesn't match.
5043 if (ActualMask & ~DesiredMask)
5044 return false;
5045
5046 // Otherwise, the DAG Combiner may have proven that the value coming in is
5047 // either already zero or is not demanded. Check for known zero input bits.
5048 uint64_t NeededMask = DesiredMask & ~ActualMask;
5049
5050 uint64_t KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00005051 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00005052
5053 // If all the missing bits in the or are already known to be set, match!
5054 if ((NeededMask & KnownOne) == NeededMask)
5055 return true;
5056
5057 // TODO: check to see if missing bits are just not demanded.
5058
5059 // Otherwise, this pattern doesn't match.
5060 return false;
5061}
5062
Jim Laskey9ff542f2006-08-01 18:29:48 +00005063
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005064/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5065/// by tblgen. Others should not call it.
5066void SelectionDAGISel::
5067SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
5068 std::vector<SDOperand> InOps;
5069 std::swap(InOps, Ops);
5070
5071 Ops.push_back(InOps[0]); // input chain.
5072 Ops.push_back(InOps[1]); // input asm string.
5073
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005074 unsigned i = 2, e = InOps.size();
5075 if (InOps[e-1].getValueType() == MVT::Flag)
5076 --e; // Don't process a flag operand if it is here.
5077
5078 while (i != e) {
5079 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5080 if ((Flags & 7) != 4 /*MEM*/) {
5081 // Just skip over this operand, copying the operands verbatim.
5082 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5083 i += (Flags >> 3) + 1;
5084 } else {
5085 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5086 // Otherwise, this is a memory operand. Ask the target to select it.
5087 std::vector<SDOperand> SelOps;
5088 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00005089 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005090 exit(1);
5091 }
5092
5093 // Add this to the output node.
Chris Lattner4b993b12007-04-09 00:33:58 +00005094 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner36d43962006-12-16 21:14:48 +00005095 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattner4b993b12007-04-09 00:33:58 +00005096 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005097 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5098 i += 2;
5099 }
5100 }
5101
5102 // Add the flag input back if present.
5103 if (e != InOps.size())
5104 Ops.push_back(InOps.back());
5105}
Devang Patel794fd752007-05-01 21:15:47 +00005106
Devang Patel19974732007-05-03 01:11:54 +00005107char SelectionDAGISel::ID = 0;