blob: 871ed0e82b56bb6be59924144c85b9ef35e7945b [file] [log] [blame]
Chris Lattner7a125372005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattnerc961eea2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng2ef88a02006-08-07 22:28:20 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerc961eea2005-11-16 01:54:32 +000016#include "X86.h"
Evan Cheng8700e142006-01-11 06:09:51 +000017#include "X86InstrBuilder.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "X86ISelLowering.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000019#include "X86RegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000020#include "X86Subtarget.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "X86TargetMachine.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000022#include "llvm/GlobalValue.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000023#include "llvm/Instructions.h"
Chris Lattner420736d2006-03-25 06:47:10 +000024#include "llvm/Intrinsics.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000025#include "llvm/Support/CFG.h"
Reid Spencer7aa8a452007-01-12 23:22:14 +000026#include "llvm/Type.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000027#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000028#include "llvm/CodeGen/MachineFunction.h"
Evan Chengaaca22c2006-01-10 20:26:56 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000030#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
33#include "llvm/Target/TargetMachine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000034#include "llvm/Support/Compiler.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000035#include "llvm/Support/Debug.h"
36#include "llvm/Support/MathExtras.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000037#include "llvm/ADT/Statistic.h"
Evan Cheng2ef88a02006-08-07 22:28:20 +000038#include <queue>
Evan Chengba2f0a92006-02-05 06:46:41 +000039#include <set>
Chris Lattnerc961eea2005-11-16 01:54:32 +000040using namespace llvm;
41
Chris Lattner95b2c7d2006-12-19 22:59:26 +000042STATISTIC(NumFPKill , "Number of FP_REG_KILL instructions added");
43STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
44
45
Chris Lattnerc961eea2005-11-16 01:54:32 +000046//===----------------------------------------------------------------------===//
47// Pattern Matcher Implementation
48//===----------------------------------------------------------------------===//
49
50namespace {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000051 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
52 /// SDOperand's instead of register numbers for the leaves of the matched
53 /// tree.
54 struct X86ISelAddressMode {
55 enum {
56 RegBase,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000057 FrameIndexBase
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000058 } BaseType;
59
60 struct { // This is really a union, discriminated by BaseType!
61 SDOperand Reg;
62 int FrameIndex;
63 } Base;
64
Evan Cheng25ab6902006-09-08 06:48:29 +000065 bool isRIPRel; // RIP relative?
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000066 unsigned Scale;
67 SDOperand IndexReg;
68 unsigned Disp;
69 GlobalValue *GV;
Evan Cheng51a9ed92006-02-25 10:09:08 +000070 Constant *CP;
Evan Cheng25ab6902006-09-08 06:48:29 +000071 const char *ES;
72 int JT;
Evan Cheng51a9ed92006-02-25 10:09:08 +000073 unsigned Align; // CP alignment.
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000074
75 X86ISelAddressMode()
Evan Cheng25ab6902006-09-08 06:48:29 +000076 : BaseType(RegBase), isRIPRel(false), Scale(1), IndexReg(), Disp(0),
77 GV(0), CP(0), ES(0), JT(-1), Align(0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000078 }
79 };
80}
81
82namespace {
Chris Lattnerc961eea2005-11-16 01:54:32 +000083 //===--------------------------------------------------------------------===//
84 /// ISel - X86 specific code to select X86 machine instructions for
85 /// SelectionDAG operations.
86 ///
Chris Lattner2c79de82006-06-28 23:27:49 +000087 class VISIBILITY_HIDDEN X86DAGToDAGISel : public SelectionDAGISel {
Chris Lattnerc961eea2005-11-16 01:54:32 +000088 /// ContainsFPCode - Every instruction we select that uses or defines a FP
89 /// register should set this to true.
90 bool ContainsFPCode;
91
Evan Chenge50794a2006-08-29 18:28:33 +000092 /// FastISel - Enable fast(er) instruction selection.
93 ///
94 bool FastISel;
95
Evan Cheng25ab6902006-09-08 06:48:29 +000096 /// TM - Keep a reference to X86TargetMachine.
97 ///
98 X86TargetMachine &TM;
99
Chris Lattnerc961eea2005-11-16 01:54:32 +0000100 /// X86Lowering - This object fully describes how to lower LLVM code to an
101 /// X86-specific SelectionDAG.
102 X86TargetLowering X86Lowering;
103
104 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
105 /// make the right decision when generating code for different targets.
106 const X86Subtarget *Subtarget;
Evan Cheng7ccced62006-02-18 00:15:05 +0000107
Evan Cheng25ab6902006-09-08 06:48:29 +0000108 /// GlobalBaseReg - keeps track of the virtual register mapped onto global
109 /// base register.
Evan Cheng7ccced62006-02-18 00:15:05 +0000110 unsigned GlobalBaseReg;
Evan Chenga8df1b42006-07-27 16:44:36 +0000111
Chris Lattnerc961eea2005-11-16 01:54:32 +0000112 public:
Evan Cheng25ab6902006-09-08 06:48:29 +0000113 X86DAGToDAGISel(X86TargetMachine &tm, bool fast)
Evan Chengc4c62572006-03-13 23:20:37 +0000114 : SelectionDAGISel(X86Lowering),
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 ContainsFPCode(false), FastISel(fast), TM(tm),
Evan Chenga8df1b42006-07-27 16:44:36 +0000116 X86Lowering(*TM.getTargetLowering()),
Evan Chengf4b4c412006-08-08 00:31:00 +0000117 Subtarget(&TM.getSubtarget<X86Subtarget>()) {}
Chris Lattnerc961eea2005-11-16 01:54:32 +0000118
Evan Cheng7ccced62006-02-18 00:15:05 +0000119 virtual bool runOnFunction(Function &Fn) {
120 // Make sure we re-emit a set of the global base reg if necessary
121 GlobalBaseReg = 0;
122 return SelectionDAGISel::runOnFunction(Fn);
123 }
124
Chris Lattnerc961eea2005-11-16 01:54:32 +0000125 virtual const char *getPassName() const {
126 return "X86 DAG->DAG Instruction Selection";
127 }
128
129 /// InstructionSelectBasicBlock - This callback is invoked by
130 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
131 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
132
Evan Cheng8700e142006-01-11 06:09:51 +0000133 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
134
Dan Gohmandc9b3d02007-07-24 23:00:27 +0000135 virtual bool CanBeFoldedBy(SDNode *N, SDNode *U, SDNode *Root) const;
Evan Chenga8df1b42006-07-27 16:44:36 +0000136
Chris Lattnerc961eea2005-11-16 01:54:32 +0000137// Include the pieces autogenerated from the target description.
138#include "X86GenDAGISel.inc"
139
140 private:
Evan Cheng9ade2182006-08-26 05:34:46 +0000141 SDNode *Select(SDOperand N);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000142
Anton Korobeynikov33bf8c42007-03-28 18:36:33 +0000143 bool MatchAddress(SDOperand N, X86ISelAddressMode &AM,
Anton Korobeynikovf6e93532007-03-28 18:38:33 +0000144 bool isRoot = true, unsigned Depth = 0);
Evan Cheng0d538262006-11-08 20:34:28 +0000145 bool SelectAddr(SDOperand Op, SDOperand N, SDOperand &Base,
146 SDOperand &Scale, SDOperand &Index, SDOperand &Disp);
147 bool SelectLEAAddr(SDOperand Op, SDOperand N, SDOperand &Base,
148 SDOperand &Scale, SDOperand &Index, SDOperand &Disp);
149 bool SelectScalarSSELoad(SDOperand Op, SDOperand Pred,
Evan Cheng07e4b002006-10-16 06:34:55 +0000150 SDOperand N, SDOperand &Base, SDOperand &Scale,
Evan Cheng82a91642006-10-11 21:06:01 +0000151 SDOperand &Index, SDOperand &Disp,
152 SDOperand &InChain, SDOperand &OutChain);
Evan Cheng5e351682006-02-06 06:02:33 +0000153 bool TryFoldLoad(SDOperand P, SDOperand N,
154 SDOperand &Base, SDOperand &Scale,
Evan Cheng0114e942006-01-06 20:36:21 +0000155 SDOperand &Index, SDOperand &Disp);
Evan Cheng70e674e2006-08-28 20:10:17 +0000156 void InstructionSelectPreprocess(SelectionDAG &DAG);
Evan Cheng2ef88a02006-08-07 22:28:20 +0000157
Chris Lattnerc0bad572006-06-08 18:03:49 +0000158 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
159 /// inline asm expressions.
160 virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op,
161 char ConstraintCode,
162 std::vector<SDOperand> &OutOps,
163 SelectionDAG &DAG);
164
Evan Cheng3649b0e2006-06-02 22:38:37 +0000165 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
166
Evan Chenge5280532005-12-12 21:49:40 +0000167 inline void getAddressOperands(X86ISelAddressMode &AM, SDOperand &Base,
168 SDOperand &Scale, SDOperand &Index,
169 SDOperand &Disp) {
170 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
Evan Cheng25ab6902006-09-08 06:48:29 +0000171 CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, TLI.getPointerTy()) :
172 AM.Base.Reg;
Evan Chengbdce7b42005-12-17 09:13:43 +0000173 Scale = getI8Imm(AM.Scale);
Evan Chenge5280532005-12-12 21:49:40 +0000174 Index = AM.IndexReg;
Evan Cheng25ab6902006-09-08 06:48:29 +0000175 // These are 32-bit even in 64-bit mode since RIP relative offset
176 // is 32-bit.
177 if (AM.GV)
178 Disp = CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp);
179 else if (AM.CP)
180 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32, AM.Align, AM.Disp);
181 else if (AM.ES)
182 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32);
183 else if (AM.JT != -1)
184 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32);
185 else
186 Disp = getI32Imm(AM.Disp);
Evan Chenge5280532005-12-12 21:49:40 +0000187 }
188
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000189 /// getI8Imm - Return a target constant with the specified value, of type
190 /// i8.
191 inline SDOperand getI8Imm(unsigned Imm) {
192 return CurDAG->getTargetConstant(Imm, MVT::i8);
193 }
194
Chris Lattnerc961eea2005-11-16 01:54:32 +0000195 /// getI16Imm - Return a target constant with the specified value, of type
196 /// i16.
197 inline SDOperand getI16Imm(unsigned Imm) {
198 return CurDAG->getTargetConstant(Imm, MVT::i16);
199 }
200
201 /// getI32Imm - Return a target constant with the specified value, of type
202 /// i32.
203 inline SDOperand getI32Imm(unsigned Imm) {
204 return CurDAG->getTargetConstant(Imm, MVT::i32);
205 }
Evan Chengf597dc72006-02-10 22:24:32 +0000206
Evan Cheng7ccced62006-02-18 00:15:05 +0000207 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
208 /// base register. Return the virtual register that holds this value.
Evan Cheng9ade2182006-08-26 05:34:46 +0000209 SDNode *getGlobalBaseReg();
Evan Cheng7ccced62006-02-18 00:15:05 +0000210
Evan Cheng23addc02006-02-10 22:46:26 +0000211#ifndef NDEBUG
212 unsigned Indent;
213#endif
Chris Lattnerc961eea2005-11-16 01:54:32 +0000214 };
215}
216
Evan Chenga275ecb2006-10-10 01:46:56 +0000217static SDNode *findFlagUse(SDNode *N) {
218 unsigned FlagResNo = N->getNumValues()-1;
219 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
220 SDNode *User = *I;
221 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
222 SDOperand Op = User->getOperand(i);
Evan Cheng494cec62006-10-12 19:13:59 +0000223 if (Op.Val == N && Op.ResNo == FlagResNo)
Evan Chenga275ecb2006-10-10 01:46:56 +0000224 return User;
225 }
226 }
227 return NULL;
228}
229
Evan Cheng27e1fe92006-10-14 08:33:25 +0000230static void findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
231 SDNode *Root, SDNode *Skip, bool &found,
Evan Chengf4b4c412006-08-08 00:31:00 +0000232 std::set<SDNode *> &Visited) {
233 if (found ||
234 Use->getNodeId() > Def->getNodeId() ||
235 !Visited.insert(Use).second)
236 return;
237
Evan Cheng27e1fe92006-10-14 08:33:25 +0000238 for (unsigned i = 0, e = Use->getNumOperands(); !found && i != e; ++i) {
Evan Chengf4b4c412006-08-08 00:31:00 +0000239 SDNode *N = Use->getOperand(i).Val;
Evan Cheng27e1fe92006-10-14 08:33:25 +0000240 if (N == Skip)
Evan Chenga275ecb2006-10-10 01:46:56 +0000241 continue;
Evan Cheng27e1fe92006-10-14 08:33:25 +0000242 if (N == Def) {
243 if (Use == ImmedUse)
244 continue; // Immediate use is ok.
245 if (Use == Root) {
246 assert(Use->getOpcode() == ISD::STORE ||
247 Use->getOpcode() == X86ISD::CMP);
248 continue;
249 }
Evan Chengf4b4c412006-08-08 00:31:00 +0000250 found = true;
251 break;
252 }
Evan Cheng27e1fe92006-10-14 08:33:25 +0000253 findNonImmUse(N, Def, ImmedUse, Root, Skip, found, Visited);
Evan Chengf4b4c412006-08-08 00:31:00 +0000254 }
255}
256
Evan Cheng27e1fe92006-10-14 08:33:25 +0000257/// isNonImmUse - Start searching from Root up the DAG to check is Def can
258/// be reached. Return true if that's the case. However, ignore direct uses
259/// by ImmedUse (which would be U in the example illustrated in
260/// CanBeFoldedBy) and by Root (which can happen in the store case).
261/// FIXME: to be really generic, we should allow direct use by any node
262/// that is being folded. But realisticly since we only fold loads which
263/// have one non-chain use, we only need to watch out for load/op/store
264/// and load/op/cmp case where the root (store / cmp) may reach the load via
265/// its chain operand.
266static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse,
267 SDNode *Skip = NULL) {
Evan Chengf4b4c412006-08-08 00:31:00 +0000268 std::set<SDNode *> Visited;
269 bool found = false;
Evan Cheng27e1fe92006-10-14 08:33:25 +0000270 findNonImmUse(Root, Def, ImmedUse, Root, Skip, found, Visited);
Evan Chengf4b4c412006-08-08 00:31:00 +0000271 return found;
272}
273
274
Dan Gohmandc9b3d02007-07-24 23:00:27 +0000275bool X86DAGToDAGISel::CanBeFoldedBy(SDNode *N, SDNode *U, SDNode *Root) const {
Evan Cheng27e1fe92006-10-14 08:33:25 +0000276 if (FastISel) return false;
277
Evan Chenga8df1b42006-07-27 16:44:36 +0000278 // If U use can somehow reach N through another path then U can't fold N or
279 // it will create a cycle. e.g. In the following diagram, U can reach N
Evan Cheng37e18032006-07-28 06:33:41 +0000280 // through X. If N is folded into into U, then X is both a predecessor and
Evan Chenga8df1b42006-07-27 16:44:36 +0000281 // a successor of U.
282 //
283 // [ N ]
284 // ^ ^
285 // | |
286 // / \---
287 // / [X]
288 // | ^
289 // [U]--------|
Evan Cheng27e1fe92006-10-14 08:33:25 +0000290
291 if (isNonImmUse(Root, N, U))
292 return false;
293
294 // If U produces a flag, then it gets (even more) interesting. Since it
295 // would have been "glued" together with its flag use, we need to check if
296 // it might reach N:
297 //
298 // [ N ]
299 // ^ ^
300 // | |
301 // [U] \--
302 // ^ [TF]
303 // | ^
304 // | |
305 // \ /
306 // [FU]
307 //
308 // If FU (flag use) indirectly reach N (the load), and U fold N (call it
309 // NU), then TF is a predecessor of FU and a successor of NU. But since
310 // NU and FU are flagged together, this effectively creates a cycle.
311 bool HasFlagUse = false;
312 MVT::ValueType VT = Root->getValueType(Root->getNumValues()-1);
313 while ((VT == MVT::Flag && !Root->use_empty())) {
314 SDNode *FU = findFlagUse(Root);
315 if (FU == NULL)
316 break;
317 else {
318 Root = FU;
319 HasFlagUse = true;
Evan Chenga275ecb2006-10-10 01:46:56 +0000320 }
Evan Cheng27e1fe92006-10-14 08:33:25 +0000321 VT = Root->getValueType(Root->getNumValues()-1);
Evan Chenga275ecb2006-10-10 01:46:56 +0000322 }
Evan Cheng27e1fe92006-10-14 08:33:25 +0000323
324 if (HasFlagUse)
325 return !isNonImmUse(Root, N, Root, U);
326 return true;
Evan Chenga8df1b42006-07-27 16:44:36 +0000327}
328
Evan Cheng70e674e2006-08-28 20:10:17 +0000329/// MoveBelowTokenFactor - Replace TokenFactor operand with load's chain operand
330/// and move load below the TokenFactor. Replace store's chain operand with
331/// load's chain result.
332static void MoveBelowTokenFactor(SelectionDAG &DAG, SDOperand Load,
333 SDOperand Store, SDOperand TF) {
334 std::vector<SDOperand> Ops;
335 for (unsigned i = 0, e = TF.Val->getNumOperands(); i != e; ++i)
336 if (Load.Val == TF.Val->getOperand(i).Val)
337 Ops.push_back(Load.Val->getOperand(0));
338 else
339 Ops.push_back(TF.Val->getOperand(i));
340 DAG.UpdateNodeOperands(TF, &Ops[0], Ops.size());
341 DAG.UpdateNodeOperands(Load, TF, Load.getOperand(1), Load.getOperand(2));
342 DAG.UpdateNodeOperands(Store, Load.getValue(1), Store.getOperand(1),
343 Store.getOperand(2), Store.getOperand(3));
344}
345
346/// InstructionSelectPreprocess - Preprocess the DAG to allow the instruction
347/// selector to pick more load-modify-store instructions. This is a common
348/// case:
349///
350/// [Load chain]
351/// ^
352/// |
353/// [Load]
354/// ^ ^
355/// | |
356/// / \-
357/// / |
358/// [TokenFactor] [Op]
359/// ^ ^
360/// | |
361/// \ /
362/// \ /
363/// [Store]
364///
365/// The fact the store's chain operand != load's chain will prevent the
366/// (store (op (load))) instruction from being selected. We can transform it to:
367///
368/// [Load chain]
369/// ^
370/// |
371/// [TokenFactor]
372/// ^
373/// |
374/// [Load]
375/// ^ ^
376/// | |
377/// | \-
378/// | |
379/// | [Op]
380/// | ^
381/// | |
382/// \ /
383/// \ /
384/// [Store]
385void X86DAGToDAGISel::InstructionSelectPreprocess(SelectionDAG &DAG) {
386 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
387 E = DAG.allnodes_end(); I != E; ++I) {
Evan Cheng8b2794a2006-10-13 21:14:26 +0000388 if (!ISD::isNON_TRUNCStore(I))
Evan Cheng70e674e2006-08-28 20:10:17 +0000389 continue;
390 SDOperand Chain = I->getOperand(0);
391 if (Chain.Val->getOpcode() != ISD::TokenFactor)
392 continue;
393
394 SDOperand N1 = I->getOperand(1);
395 SDOperand N2 = I->getOperand(2);
Evan Cheng1453de52006-09-01 22:52:28 +0000396 if (MVT::isFloatingPoint(N1.getValueType()) ||
397 MVT::isVector(N1.getValueType()) ||
Evan Cheng780413d2006-08-29 18:37:37 +0000398 !N1.hasOneUse())
Evan Cheng70e674e2006-08-28 20:10:17 +0000399 continue;
400
401 bool RModW = false;
402 SDOperand Load;
403 unsigned Opcode = N1.Val->getOpcode();
404 switch (Opcode) {
405 case ISD::ADD:
406 case ISD::MUL:
Evan Cheng70e674e2006-08-28 20:10:17 +0000407 case ISD::AND:
408 case ISD::OR:
409 case ISD::XOR:
410 case ISD::ADDC:
411 case ISD::ADDE: {
412 SDOperand N10 = N1.getOperand(0);
413 SDOperand N11 = N1.getOperand(1);
Evan Cheng466685d2006-10-09 20:57:25 +0000414 if (ISD::isNON_EXTLoad(N10.Val))
Evan Cheng70e674e2006-08-28 20:10:17 +0000415 RModW = true;
Evan Cheng466685d2006-10-09 20:57:25 +0000416 else if (ISD::isNON_EXTLoad(N11.Val)) {
Evan Cheng70e674e2006-08-28 20:10:17 +0000417 RModW = true;
418 std::swap(N10, N11);
419 }
420 RModW = RModW && N10.Val->isOperand(Chain.Val) && N10.hasOneUse() &&
Evan Cheng82a35b32006-08-29 06:44:17 +0000421 (N10.getOperand(1) == N2) &&
422 (N10.Val->getValueType(0) == N1.getValueType());
Evan Cheng70e674e2006-08-28 20:10:17 +0000423 if (RModW)
424 Load = N10;
425 break;
426 }
427 case ISD::SUB:
428 case ISD::SHL:
429 case ISD::SRA:
430 case ISD::SRL:
431 case ISD::ROTL:
432 case ISD::ROTR:
433 case ISD::SUBC:
434 case ISD::SUBE:
435 case X86ISD::SHLD:
436 case X86ISD::SHRD: {
437 SDOperand N10 = N1.getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +0000438 if (ISD::isNON_EXTLoad(N10.Val))
Evan Cheng70e674e2006-08-28 20:10:17 +0000439 RModW = N10.Val->isOperand(Chain.Val) && N10.hasOneUse() &&
Evan Cheng82a35b32006-08-29 06:44:17 +0000440 (N10.getOperand(1) == N2) &&
441 (N10.Val->getValueType(0) == N1.getValueType());
Evan Cheng70e674e2006-08-28 20:10:17 +0000442 if (RModW)
443 Load = N10;
444 break;
445 }
446 }
447
Evan Cheng82a35b32006-08-29 06:44:17 +0000448 if (RModW) {
Evan Cheng70e674e2006-08-28 20:10:17 +0000449 MoveBelowTokenFactor(DAG, Load, SDOperand(I, 0), Chain);
Evan Cheng82a35b32006-08-29 06:44:17 +0000450 ++NumLoadMoved;
451 }
Evan Cheng70e674e2006-08-28 20:10:17 +0000452 }
453}
454
Chris Lattnerc961eea2005-11-16 01:54:32 +0000455/// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
456/// when it has created a SelectionDAG for us to codegen.
457void X86DAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
458 DEBUG(BB->dump());
Chris Lattner92cb0af2006-01-11 01:15:34 +0000459 MachineFunction::iterator FirstMBB = BB;
Chris Lattnerc961eea2005-11-16 01:54:32 +0000460
Evan Chenge50794a2006-08-29 18:28:33 +0000461 if (!FastISel)
Evan Cheng70e674e2006-08-28 20:10:17 +0000462 InstructionSelectPreprocess(DAG);
463
Chris Lattnerc961eea2005-11-16 01:54:32 +0000464 // Codegen the basic block.
Evan Chengf597dc72006-02-10 22:24:32 +0000465#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +0000466 DOUT << "===== Instruction selection begins:\n";
Evan Cheng23addc02006-02-10 22:46:26 +0000467 Indent = 0;
Evan Chengf597dc72006-02-10 22:24:32 +0000468#endif
Evan Chengba2f0a92006-02-05 06:46:41 +0000469 DAG.setRoot(SelectRoot(DAG.getRoot()));
Evan Chengf597dc72006-02-10 22:24:32 +0000470#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +0000471 DOUT << "===== Instruction selection ends:\n";
Evan Chengf597dc72006-02-10 22:24:32 +0000472#endif
Evan Cheng63ce5682006-07-28 00:10:59 +0000473
Chris Lattnerc961eea2005-11-16 01:54:32 +0000474 DAG.RemoveDeadNodes();
475
476 // Emit machine code to BB.
477 ScheduleAndEmitDAG(DAG);
Chris Lattner92cb0af2006-01-11 01:15:34 +0000478
479 // If we are emitting FP stack code, scan the basic block to determine if this
480 // block defines any FP values. If so, put an FP_REG_KILL instruction before
481 // the terminator of the block.
Evan Cheng559806f2006-01-27 08:10:46 +0000482 if (!Subtarget->hasSSE2()) {
Chris Lattner92cb0af2006-01-11 01:15:34 +0000483 // Note that FP stack instructions *are* used in SSE code when returning
484 // values, but these are not live out of the basic block, so we don't need
485 // an FP_REG_KILL in this case either.
486 bool ContainsFPCode = false;
487
488 // Scan all of the machine instructions in these MBBs, checking for FP
489 // stores.
490 MachineFunction::iterator MBBI = FirstMBB;
491 do {
492 for (MachineBasicBlock::iterator I = MBBI->begin(), E = MBBI->end();
493 !ContainsFPCode && I != E; ++I) {
Chris Lattnera1b253f2007-04-11 22:29:46 +0000494 if (I->getNumOperands() != 0 && I->getOperand(0).isRegister()) {
Dale Johannesen849f2142007-07-03 00:53:03 +0000495 const TargetRegisterClass *clas;
Chris Lattnera1b253f2007-04-11 22:29:46 +0000496 for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op) {
497 if (I->getOperand(op).isRegister() && I->getOperand(op).isDef() &&
498 MRegisterInfo::isVirtualRegister(I->getOperand(op).getReg()) &&
Dale Johannesen849f2142007-07-03 00:53:03 +0000499 ((clas = RegMap->getRegClass(I->getOperand(0).getReg())) ==
500 X86::RFP32RegisterClass ||
501 clas == X86::RFP64RegisterClass)) {
Chris Lattnera1b253f2007-04-11 22:29:46 +0000502 ContainsFPCode = true;
503 break;
504 }
Chris Lattner92cb0af2006-01-11 01:15:34 +0000505 }
506 }
507 }
508 } while (!ContainsFPCode && &*(MBBI++) != BB);
509
510 // Check PHI nodes in successor blocks. These PHI's will be lowered to have
511 // a copy of the input value in this block.
512 if (!ContainsFPCode) {
513 // Final check, check LLVM BB's that are successors to the LLVM BB
514 // corresponding to BB for FP PHI nodes.
515 const BasicBlock *LLVMBB = BB->getBasicBlock();
516 const PHINode *PN;
517 for (succ_const_iterator SI = succ_begin(LLVMBB), E = succ_end(LLVMBB);
518 !ContainsFPCode && SI != E; ++SI) {
519 for (BasicBlock::const_iterator II = SI->begin();
520 (PN = dyn_cast<PHINode>(II)); ++II) {
521 if (PN->getType()->isFloatingPoint()) {
522 ContainsFPCode = true;
523 break;
524 }
525 }
526 }
527 }
528
529 // Finally, if we found any FP code, emit the FP_REG_KILL instruction.
530 if (ContainsFPCode) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000531 BuildMI(*BB, BB->getFirstTerminator(),
532 TM.getInstrInfo()->get(X86::FP_REG_KILL));
Chris Lattner92cb0af2006-01-11 01:15:34 +0000533 ++NumFPKill;
534 }
535 }
Chris Lattnerc961eea2005-11-16 01:54:32 +0000536}
537
Evan Cheng8700e142006-01-11 06:09:51 +0000538/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
539/// the main function.
Evan Cheng3649b0e2006-06-02 22:38:37 +0000540void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
541 MachineFrameInfo *MFI) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000542 const TargetInstrInfo *TII = TM.getInstrInfo();
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000543 if (Subtarget->isTargetCygMing())
Evan Chengc0f64ff2006-11-27 23:37:22 +0000544 BuildMI(BB, TII->get(X86::CALLpcrel32)).addExternalSymbol("__main");
Evan Cheng3649b0e2006-06-02 22:38:37 +0000545
Evan Cheng8700e142006-01-11 06:09:51 +0000546 // Switch the FPU to 64-bit precision mode for better compatibility and speed.
547 int CWFrameIdx = MFI->CreateStackObject(2, 2);
Evan Chengc0f64ff2006-11-27 23:37:22 +0000548 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng8700e142006-01-11 06:09:51 +0000549
550 // Set the high part to be 64-bit precision.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000551 addFrameReference(BuildMI(BB, TII->get(X86::MOV8mi)),
Evan Cheng8700e142006-01-11 06:09:51 +0000552 CWFrameIdx, 1).addImm(2);
553
554 // Reload the modified control word now.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000555 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng8700e142006-01-11 06:09:51 +0000556}
557
558void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
559 // If this is main, emit special code for main.
560 MachineBasicBlock *BB = MF.begin();
561 if (Fn.hasExternalLinkage() && Fn.getName() == "main")
562 EmitSpecialCodeForMain(BB, MF.getFrameInfo());
563}
564
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000565/// MatchAddress - Add the specified node to the specified addressing mode,
566/// returning true if it cannot be done. This just pattern matches for the
567/// addressing mode
Evan Cheng2486af12006-02-11 02:05:36 +0000568bool X86DAGToDAGISel::MatchAddress(SDOperand N, X86ISelAddressMode &AM,
Anton Korobeynikov33bf8c42007-03-28 18:36:33 +0000569 bool isRoot, unsigned Depth) {
570 if (Depth > 5) {
571 // Default, generate it as a register.
572 AM.BaseType = X86ISelAddressMode::RegBase;
573 AM.Base.Reg = N;
574 return false;
575 }
576
Evan Cheng25ab6902006-09-08 06:48:29 +0000577 // RIP relative addressing: %rip + 32-bit displacement!
578 if (AM.isRIPRel) {
579 if (!AM.ES && AM.JT != -1 && N.getOpcode() == ISD::Constant) {
Chris Lattner0f27fc32006-09-13 04:45:25 +0000580 int64_t Val = cast<ConstantSDNode>(N)->getSignExtended();
Evan Cheng25ab6902006-09-08 06:48:29 +0000581 if (isInt32(AM.Disp + Val)) {
582 AM.Disp += Val;
583 return false;
584 }
585 }
586 return true;
587 }
588
Evan Cheng2ef88a02006-08-07 22:28:20 +0000589 int id = N.Val->getNodeId();
590 bool Available = isSelected(id);
Evan Cheng2486af12006-02-11 02:05:36 +0000591
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000592 switch (N.getOpcode()) {
593 default: break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000594 case ISD::Constant: {
Chris Lattner0f27fc32006-09-13 04:45:25 +0000595 int64_t Val = cast<ConstantSDNode>(N)->getSignExtended();
Evan Cheng25ab6902006-09-08 06:48:29 +0000596 if (isInt32(AM.Disp + Val)) {
597 AM.Disp += Val;
598 return false;
599 }
600 break;
601 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000602
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000603 case X86ISD::Wrapper: {
604 bool is64Bit = Subtarget->is64Bit();
Evan Cheng0085a282006-11-30 21:55:46 +0000605 // Under X86-64 non-small code model, GV (and friends) are 64-bits.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000606 if (is64Bit && TM.getCodeModel() != CodeModel::Small)
Evan Cheng0085a282006-11-30 21:55:46 +0000607 break;
Evan Cheng28b514392006-12-05 19:50:18 +0000608 if (AM.GV != 0 || AM.CP != 0 || AM.ES != 0 || AM.JT != -1)
609 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000610 // If value is available in a register both base and index components have
611 // been picked, we can't fit the result available in the register in the
612 // addressing mode. Duplicate GlobalAddress or ConstantPool as displacement.
Evan Cheng49463992006-11-29 23:46:27 +0000613 if (!Available || (AM.Base.Reg.Val && AM.IndexReg.Val)) {
Evan Cheng28b514392006-12-05 19:50:18 +0000614 bool isStatic = TM.getRelocationModel() == Reloc::Static;
615 SDOperand N0 = N.getOperand(0);
Evan Cheng518143d2007-07-26 07:35:15 +0000616 // Mac OS X X86-64 lower 4G address is not available.
617 bool isAbs32 = !is64Bit || (isStatic && !Subtarget->isTargetDarwin());
Evan Cheng28b514392006-12-05 19:50:18 +0000618 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
619 GlobalValue *GV = G->getGlobal();
Evan Cheng28b514392006-12-05 19:50:18 +0000620 if (isAbs32 || isRoot) {
Evan Chenga70d14b2006-12-19 21:31:42 +0000621 AM.GV = GV;
Evan Cheng28b514392006-12-05 19:50:18 +0000622 AM.Disp += G->getOffset();
623 AM.isRIPRel = !isAbs32;
624 return false;
625 }
626 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Evan Cheng518143d2007-07-26 07:35:15 +0000627 if (isAbs32 || isRoot) {
Evan Chengc356a572006-09-12 21:04:05 +0000628 AM.CP = CP->getConstVal();
Evan Cheng51a9ed92006-02-25 10:09:08 +0000629 AM.Align = CP->getAlignment();
630 AM.Disp += CP->getOffset();
Evan Cheng28b514392006-12-05 19:50:18 +0000631 AM.isRIPRel = !isStatic;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000632 return false;
633 }
Evan Cheng28b514392006-12-05 19:50:18 +0000634 } else if (ExternalSymbolSDNode *S =dyn_cast<ExternalSymbolSDNode>(N0)) {
Evan Cheng518143d2007-07-26 07:35:15 +0000635 if (isAbs32 || isRoot) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000636 AM.ES = S->getSymbol();
Evan Cheng28b514392006-12-05 19:50:18 +0000637 AM.isRIPRel = !isStatic;
Evan Cheng25ab6902006-09-08 06:48:29 +0000638 return false;
Evan Cheng28b514392006-12-05 19:50:18 +0000639 }
640 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Evan Cheng518143d2007-07-26 07:35:15 +0000641 if (isAbs32 || isRoot) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000642 AM.JT = J->getIndex();
Evan Cheng28b514392006-12-05 19:50:18 +0000643 AM.isRIPRel = !isStatic;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000644 return false;
645 }
646 }
647 }
648 break;
Evan Cheng0085a282006-11-30 21:55:46 +0000649 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000650
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000651 case ISD::FrameIndex:
652 if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) {
653 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
654 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
655 return false;
656 }
657 break;
Evan Chengec693f72005-12-08 02:01:35 +0000658
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000659 case ISD::SHL:
Evan Cheng51a9ed92006-02-25 10:09:08 +0000660 if (!Available && AM.IndexReg.Val == 0 && AM.Scale == 1)
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000661 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) {
662 unsigned Val = CN->getValue();
663 if (Val == 1 || Val == 2 || Val == 3) {
664 AM.Scale = 1 << Val;
665 SDOperand ShVal = N.Val->getOperand(0);
666
667 // Okay, we know that we have a scale by now. However, if the scaled
668 // value is an add of something and a constant, we can fold the
669 // constant into the disp field here.
670 if (ShVal.Val->getOpcode() == ISD::ADD && ShVal.hasOneUse() &&
671 isa<ConstantSDNode>(ShVal.Val->getOperand(1))) {
672 AM.IndexReg = ShVal.Val->getOperand(0);
673 ConstantSDNode *AddVal =
674 cast<ConstantSDNode>(ShVal.Val->getOperand(1));
Jeff Cohend41b30d2006-11-05 19:31:28 +0000675 uint64_t Disp = AM.Disp + (AddVal->getValue() << Val);
Evan Cheng25ab6902006-09-08 06:48:29 +0000676 if (isInt32(Disp))
677 AM.Disp = Disp;
678 else
679 AM.IndexReg = ShVal;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000680 } else {
681 AM.IndexReg = ShVal;
682 }
683 return false;
684 }
685 }
686 break;
Evan Chengec693f72005-12-08 02:01:35 +0000687
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000688 case ISD::MUL:
689 // X*[3,5,9] -> X+X*[2,4,8]
Evan Cheng51a9ed92006-02-25 10:09:08 +0000690 if (!Available &&
691 AM.BaseType == X86ISelAddressMode::RegBase &&
692 AM.Base.Reg.Val == 0 &&
Chris Lattner62412262007-02-04 20:18:17 +0000693 AM.IndexReg.Val == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000694 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1)))
695 if (CN->getValue() == 3 || CN->getValue() == 5 || CN->getValue() == 9) {
696 AM.Scale = unsigned(CN->getValue())-1;
697
698 SDOperand MulVal = N.Val->getOperand(0);
699 SDOperand Reg;
700
701 // Okay, we know that we have a scale by now. However, if the scaled
702 // value is an add of something and a constant, we can fold the
703 // constant into the disp field here.
704 if (MulVal.Val->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
705 isa<ConstantSDNode>(MulVal.Val->getOperand(1))) {
706 Reg = MulVal.Val->getOperand(0);
707 ConstantSDNode *AddVal =
708 cast<ConstantSDNode>(MulVal.Val->getOperand(1));
Evan Cheng25ab6902006-09-08 06:48:29 +0000709 uint64_t Disp = AM.Disp + AddVal->getValue() * CN->getValue();
710 if (isInt32(Disp))
711 AM.Disp = Disp;
712 else
713 Reg = N.Val->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000714 } else {
715 Reg = N.Val->getOperand(0);
716 }
717
718 AM.IndexReg = AM.Base.Reg = Reg;
719 return false;
720 }
Chris Lattner62412262007-02-04 20:18:17 +0000721 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000722 break;
723
Chris Lattner62412262007-02-04 20:18:17 +0000724 case ISD::ADD:
Evan Cheng51a9ed92006-02-25 10:09:08 +0000725 if (!Available) {
Evan Cheng2486af12006-02-11 02:05:36 +0000726 X86ISelAddressMode Backup = AM;
Anton Korobeynikov33bf8c42007-03-28 18:36:33 +0000727 if (!MatchAddress(N.Val->getOperand(0), AM, false, Depth+1) &&
728 !MatchAddress(N.Val->getOperand(1), AM, false, Depth+1))
Evan Cheng2486af12006-02-11 02:05:36 +0000729 return false;
730 AM = Backup;
Anton Korobeynikov33bf8c42007-03-28 18:36:33 +0000731 if (!MatchAddress(N.Val->getOperand(1), AM, false, Depth+1) &&
732 !MatchAddress(N.Val->getOperand(0), AM, false, Depth+1))
Evan Cheng2486af12006-02-11 02:05:36 +0000733 return false;
734 AM = Backup;
735 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000736 break;
Evan Chenge6ad27e2006-05-30 06:59:36 +0000737
Chris Lattner62412262007-02-04 20:18:17 +0000738 case ISD::OR:
739 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Evan Chenge6ad27e2006-05-30 06:59:36 +0000740 if (!Available) {
Chris Lattner62412262007-02-04 20:18:17 +0000741 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
742 X86ISelAddressMode Backup = AM;
743 // Start with the LHS as an addr mode.
744 if (!MatchAddress(N.getOperand(0), AM, false) &&
745 // Address could not have picked a GV address for the displacement.
746 AM.GV == NULL &&
747 // On x86-64, the resultant disp must fit in 32-bits.
748 isInt32(AM.Disp + CN->getSignExtended()) &&
749 // Check to see if the LHS & C is zero.
Dan Gohmanea859be2007-06-22 14:59:07 +0000750 CurDAG->MaskedValueIsZero(N.getOperand(0), CN->getValue())) {
Chris Lattner62412262007-02-04 20:18:17 +0000751 AM.Disp += CN->getValue();
Evan Chenge6ad27e2006-05-30 06:59:36 +0000752 return false;
753 }
Chris Lattner62412262007-02-04 20:18:17 +0000754 AM = Backup;
Evan Chenge6ad27e2006-05-30 06:59:36 +0000755 }
Evan Chenge6ad27e2006-05-30 06:59:36 +0000756 }
757 break;
758 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000759
760 // Is the base register already occupied?
761 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.Val) {
762 // If so, check to see if the scale index register is set.
763 if (AM.IndexReg.Val == 0) {
764 AM.IndexReg = N;
765 AM.Scale = 1;
766 return false;
767 }
768
769 // Otherwise, we cannot select it.
770 return true;
771 }
772
773 // Default, generate it as a register.
774 AM.BaseType = X86ISelAddressMode::RegBase;
775 AM.Base.Reg = N;
776 return false;
777}
778
Evan Chengec693f72005-12-08 02:01:35 +0000779/// SelectAddr - returns true if it is able pattern match an addressing mode.
780/// It returns the operands which make up the maximal addressing mode it can
781/// match by reference.
Evan Cheng0d538262006-11-08 20:34:28 +0000782bool X86DAGToDAGISel::SelectAddr(SDOperand Op, SDOperand N, SDOperand &Base,
783 SDOperand &Scale, SDOperand &Index,
784 SDOperand &Disp) {
Evan Chengec693f72005-12-08 02:01:35 +0000785 X86ISelAddressMode AM;
Evan Cheng8700e142006-01-11 06:09:51 +0000786 if (MatchAddress(N, AM))
787 return false;
Evan Chengec693f72005-12-08 02:01:35 +0000788
Evan Cheng25ab6902006-09-08 06:48:29 +0000789 MVT::ValueType VT = N.getValueType();
Evan Cheng8700e142006-01-11 06:09:51 +0000790 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Evan Cheng7dd281b2006-02-05 05:25:07 +0000791 if (!AM.Base.Reg.Val)
Evan Cheng25ab6902006-09-08 06:48:29 +0000792 AM.Base.Reg = CurDAG->getRegister(0, VT);
Evan Chengec693f72005-12-08 02:01:35 +0000793 }
Evan Cheng8700e142006-01-11 06:09:51 +0000794
Evan Cheng7dd281b2006-02-05 05:25:07 +0000795 if (!AM.IndexReg.Val)
Evan Cheng25ab6902006-09-08 06:48:29 +0000796 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng8700e142006-01-11 06:09:51 +0000797
798 getAddressOperands(AM, Base, Scale, Index, Disp);
799 return true;
Evan Chengec693f72005-12-08 02:01:35 +0000800}
801
Chris Lattner4fe4f252006-10-11 22:09:58 +0000802/// isZeroNode - Returns true if Elt is a constant zero or a floating point
803/// constant +0.0.
804static inline bool isZeroNode(SDOperand Elt) {
805 return ((isa<ConstantSDNode>(Elt) &&
806 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
807 (isa<ConstantFPSDNode>(Elt) &&
808 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
809}
810
811
Chris Lattner3a7cd952006-10-07 21:55:32 +0000812/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
813/// match a load whose top elements are either undef or zeros. The load flavor
814/// is derived from the type of N, which is either v4f32 or v2f64.
Evan Cheng0d538262006-11-08 20:34:28 +0000815bool X86DAGToDAGISel::SelectScalarSSELoad(SDOperand Op, SDOperand Pred,
Evan Cheng07e4b002006-10-16 06:34:55 +0000816 SDOperand N, SDOperand &Base,
Evan Cheng82a91642006-10-11 21:06:01 +0000817 SDOperand &Scale, SDOperand &Index,
818 SDOperand &Disp, SDOperand &InChain,
819 SDOperand &OutChain) {
Chris Lattner3a7cd952006-10-07 21:55:32 +0000820 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
Chris Lattner4fe4f252006-10-11 22:09:58 +0000821 InChain = N.getOperand(0).getValue(1);
Evan Cheng07e4b002006-10-16 06:34:55 +0000822 if (ISD::isNON_EXTLoad(InChain.Val) &&
823 InChain.getValue(0).hasOneUse() &&
Evan Chengd6373bc2006-11-10 21:23:04 +0000824 N.hasOneUse() &&
Evan Cheng0d538262006-11-08 20:34:28 +0000825 CanBeFoldedBy(N.Val, Pred.Val, Op.Val)) {
Evan Cheng82a91642006-10-11 21:06:01 +0000826 LoadSDNode *LD = cast<LoadSDNode>(InChain);
Evan Cheng0d538262006-11-08 20:34:28 +0000827 if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp))
Chris Lattner3a7cd952006-10-07 21:55:32 +0000828 return false;
Evan Cheng82a91642006-10-11 21:06:01 +0000829 OutChain = LD->getChain();
Chris Lattner3a7cd952006-10-07 21:55:32 +0000830 return true;
831 }
832 }
Chris Lattner4fe4f252006-10-11 22:09:58 +0000833
834 // Also handle the case where we explicitly require zeros in the top
Chris Lattner3a7cd952006-10-07 21:55:32 +0000835 // elements. This is a vector shuffle from the zero vector.
Chris Lattner4fe4f252006-10-11 22:09:58 +0000836 if (N.getOpcode() == ISD::VECTOR_SHUFFLE && N.Val->hasOneUse() &&
837 N.getOperand(0).getOpcode() == ISD::BUILD_VECTOR &&
838 N.getOperand(1).getOpcode() == ISD::SCALAR_TO_VECTOR &&
839 N.getOperand(1).Val->hasOneUse() &&
840 ISD::isNON_EXTLoad(N.getOperand(1).getOperand(0).Val) &&
841 N.getOperand(1).getOperand(0).hasOneUse()) {
842 // Check to see if the BUILD_VECTOR is building a zero vector.
843 SDOperand BV = N.getOperand(0);
844 for (unsigned i = 0, e = BV.getNumOperands(); i != e; ++i)
845 if (!isZeroNode(BV.getOperand(i)) &&
846 BV.getOperand(i).getOpcode() != ISD::UNDEF)
847 return false; // Not a zero/undef vector.
848 // Check to see if the shuffle mask is 4/L/L/L or 2/L, where L is something
849 // from the LHS.
850 unsigned VecWidth = BV.getNumOperands();
851 SDOperand ShufMask = N.getOperand(2);
852 assert(ShufMask.getOpcode() == ISD::BUILD_VECTOR && "Invalid shuf mask!");
853 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(ShufMask.getOperand(0))) {
854 if (C->getValue() == VecWidth) {
855 for (unsigned i = 1; i != VecWidth; ++i) {
856 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF) {
857 // ok.
858 } else {
859 ConstantSDNode *C = cast<ConstantSDNode>(ShufMask.getOperand(i));
860 if (C->getValue() >= VecWidth) return false;
861 }
862 }
863 }
864
865 // Okay, this is a zero extending load. Fold it.
866 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(1).getOperand(0));
Evan Cheng0d538262006-11-08 20:34:28 +0000867 if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp))
Chris Lattner4fe4f252006-10-11 22:09:58 +0000868 return false;
869 OutChain = LD->getChain();
870 InChain = SDOperand(LD, 1);
871 return true;
872 }
873 }
Chris Lattner3a7cd952006-10-07 21:55:32 +0000874 return false;
875}
876
877
Evan Cheng51a9ed92006-02-25 10:09:08 +0000878/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
879/// mode it matches can be cost effectively emitted as an LEA instruction.
Evan Cheng0d538262006-11-08 20:34:28 +0000880bool X86DAGToDAGISel::SelectLEAAddr(SDOperand Op, SDOperand N,
881 SDOperand &Base, SDOperand &Scale,
Evan Cheng51a9ed92006-02-25 10:09:08 +0000882 SDOperand &Index, SDOperand &Disp) {
883 X86ISelAddressMode AM;
884 if (MatchAddress(N, AM))
885 return false;
886
Evan Cheng25ab6902006-09-08 06:48:29 +0000887 MVT::ValueType VT = N.getValueType();
Evan Cheng51a9ed92006-02-25 10:09:08 +0000888 unsigned Complexity = 0;
889 if (AM.BaseType == X86ISelAddressMode::RegBase)
890 if (AM.Base.Reg.Val)
891 Complexity = 1;
892 else
Evan Cheng25ab6902006-09-08 06:48:29 +0000893 AM.Base.Reg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +0000894 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
895 Complexity = 4;
896
897 if (AM.IndexReg.Val)
898 Complexity++;
899 else
Evan Cheng25ab6902006-09-08 06:48:29 +0000900 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +0000901
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000902 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
903 // a simple shift.
904 if (AM.Scale > 1)
Evan Cheng8c03fe42006-02-28 21:13:57 +0000905 Complexity++;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000906
907 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
908 // to a LEA. This is determined with some expermentation but is by no means
909 // optimal (especially for code size consideration). LEA is nice because of
910 // its three-address nature. Tweak the cost function again when we can run
911 // convertToThreeAddress() at register allocation time.
Evan Cheng25ab6902006-09-08 06:48:29 +0000912 if (AM.GV || AM.CP || AM.ES || AM.JT != -1) {
913 // For X86-64, we should always use lea to materialize RIP relative
914 // addresses.
Evan Cheng953fa042006-12-05 22:03:40 +0000915 if (Subtarget->is64Bit())
Evan Cheng25ab6902006-09-08 06:48:29 +0000916 Complexity = 4;
917 else
918 Complexity += 2;
919 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000920
921 if (AM.Disp && (AM.Base.Reg.Val || AM.IndexReg.Val))
922 Complexity++;
923
924 if (Complexity > 2) {
925 getAddressOperands(AM, Base, Scale, Index, Disp);
926 return true;
927 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000928 return false;
929}
930
Evan Cheng5e351682006-02-06 06:02:33 +0000931bool X86DAGToDAGISel::TryFoldLoad(SDOperand P, SDOperand N,
932 SDOperand &Base, SDOperand &Scale,
933 SDOperand &Index, SDOperand &Disp) {
Evan Cheng466685d2006-10-09 20:57:25 +0000934 if (ISD::isNON_EXTLoad(N.Val) &&
Evan Cheng5e351682006-02-06 06:02:33 +0000935 N.hasOneUse() &&
Evan Cheng27e1fe92006-10-14 08:33:25 +0000936 CanBeFoldedBy(N.Val, P.Val, P.Val))
Evan Cheng0d538262006-11-08 20:34:28 +0000937 return SelectAddr(P, N.getOperand(1), Base, Scale, Index, Disp);
Evan Cheng0114e942006-01-06 20:36:21 +0000938 return false;
939}
940
Evan Cheng7ccced62006-02-18 00:15:05 +0000941/// getGlobalBaseReg - Output the instructions required to put the
942/// base address to use for accessing globals into a register.
943///
Evan Cheng9ade2182006-08-26 05:34:46 +0000944SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Evan Cheng25ab6902006-09-08 06:48:29 +0000945 assert(!Subtarget->is64Bit() && "X86-64 PIC uses RIP relative addressing");
Evan Cheng7ccced62006-02-18 00:15:05 +0000946 if (!GlobalBaseReg) {
947 // Insert the set of GlobalBaseReg into the first MBB of the function
948 MachineBasicBlock &FirstMBB = BB->getParent()->front();
949 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
950 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000951 unsigned PC = RegMap->createVirtualRegister(X86::GR32RegisterClass);
952
Evan Chengc0f64ff2006-11-27 23:37:22 +0000953 const TargetInstrInfo *TII = TM.getInstrInfo();
954 BuildMI(FirstMBB, MBBI, TII->get(X86::MovePCtoStack));
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000955 BuildMI(FirstMBB, MBBI, TII->get(X86::POP32r), PC);
956
957 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
958 // not to pc, but to _GLOBAL_ADDRESS_TABLE_ external
Evan Cheng706535d2007-01-22 21:34:25 +0000959 if (TM.getRelocationModel() == Reloc::PIC_ &&
960 Subtarget->isPICStyleGOT()) {
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000961 GlobalBaseReg = RegMap->createVirtualRegister(X86::GR32RegisterClass);
962 BuildMI(FirstMBB, MBBI, TII->get(X86::ADD32ri), GlobalBaseReg).
963 addReg(PC).
964 addExternalSymbol("_GLOBAL_OFFSET_TABLE_");
965 } else {
966 GlobalBaseReg = PC;
967 }
968
Evan Cheng7ccced62006-02-18 00:15:05 +0000969 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000970 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).Val;
Evan Cheng7ccced62006-02-18 00:15:05 +0000971}
972
Evan Chengb245d922006-05-20 01:36:52 +0000973static SDNode *FindCallStartFromCall(SDNode *Node) {
974 if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
975 assert(Node->getOperand(0).getValueType() == MVT::Other &&
976 "Node doesn't have a token chain argument!");
977 return FindCallStartFromCall(Node->getOperand(0).Val);
978}
979
Evan Cheng9ade2182006-08-26 05:34:46 +0000980SDNode *X86DAGToDAGISel::Select(SDOperand N) {
Evan Chengdef941b2005-12-15 01:02:48 +0000981 SDNode *Node = N.Val;
982 MVT::ValueType NVT = Node->getValueType(0);
Evan Cheng0114e942006-01-06 20:36:21 +0000983 unsigned Opc, MOpc;
984 unsigned Opcode = Node->getOpcode();
Chris Lattnerc961eea2005-11-16 01:54:32 +0000985
Evan Chengf597dc72006-02-10 22:24:32 +0000986#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +0000987 DOUT << std::string(Indent, ' ') << "Selecting: ";
Evan Chengf597dc72006-02-10 22:24:32 +0000988 DEBUG(Node->dump(CurDAG));
Bill Wendling6345d752006-11-17 07:52:03 +0000989 DOUT << "\n";
Evan Cheng23addc02006-02-10 22:46:26 +0000990 Indent += 2;
Evan Chengf597dc72006-02-10 22:24:32 +0000991#endif
992
Evan Cheng34167212006-02-09 00:37:58 +0000993 if (Opcode >= ISD::BUILTIN_OP_END && Opcode < X86ISD::FIRST_NUMBER) {
Evan Chengf597dc72006-02-10 22:24:32 +0000994#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +0000995 DOUT << std::string(Indent-2, ' ') << "== ";
Evan Chengf597dc72006-02-10 22:24:32 +0000996 DEBUG(Node->dump(CurDAG));
Bill Wendling6345d752006-11-17 07:52:03 +0000997 DOUT << "\n";
Evan Cheng23addc02006-02-10 22:46:26 +0000998 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +0000999#endif
Evan Cheng64a752f2006-08-11 09:08:15 +00001000 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +00001001 }
Evan Cheng38262ca2006-01-11 22:15:18 +00001002
Evan Cheng0114e942006-01-06 20:36:21 +00001003 switch (Opcode) {
Chris Lattnerc961eea2005-11-16 01:54:32 +00001004 default: break;
Evan Cheng020d2e82006-02-23 20:41:18 +00001005 case X86ISD::GlobalBaseReg:
Evan Cheng9ade2182006-08-26 05:34:46 +00001006 return getGlobalBaseReg();
Evan Cheng020d2e82006-02-23 20:41:18 +00001007
Evan Cheng51a9ed92006-02-25 10:09:08 +00001008 case ISD::ADD: {
1009 // Turn ADD X, c to MOV32ri X+c. This cannot be done with tblgen'd
1010 // code and is matched first so to prevent it from being turned into
1011 // LEA32r X+c.
Evan Cheng25ab6902006-09-08 06:48:29 +00001012 // In 64-bit mode, use LEA to take advantage of RIP-relative addressing.
1013 MVT::ValueType PtrVT = TLI.getPointerTy();
Evan Cheng51a9ed92006-02-25 10:09:08 +00001014 SDOperand N0 = N.getOperand(0);
1015 SDOperand N1 = N.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00001016 if (N.Val->getValueType(0) == PtrVT &&
Evan Cheng19f2ffc2006-12-05 04:01:03 +00001017 N0.getOpcode() == X86ISD::Wrapper &&
Evan Cheng51a9ed92006-02-25 10:09:08 +00001018 N1.getOpcode() == ISD::Constant) {
1019 unsigned Offset = (unsigned)cast<ConstantSDNode>(N1)->getValue();
1020 SDOperand C(0, 0);
1021 // TODO: handle ExternalSymbolSDNode.
1022 if (GlobalAddressSDNode *G =
1023 dyn_cast<GlobalAddressSDNode>(N0.getOperand(0))) {
Evan Cheng25ab6902006-09-08 06:48:29 +00001024 C = CurDAG->getTargetGlobalAddress(G->getGlobal(), PtrVT,
Evan Cheng51a9ed92006-02-25 10:09:08 +00001025 G->getOffset() + Offset);
1026 } else if (ConstantPoolSDNode *CP =
1027 dyn_cast<ConstantPoolSDNode>(N0.getOperand(0))) {
Evan Chengc356a572006-09-12 21:04:05 +00001028 C = CurDAG->getTargetConstantPool(CP->getConstVal(), PtrVT,
Evan Cheng51a9ed92006-02-25 10:09:08 +00001029 CP->getAlignment(),
1030 CP->getOffset()+Offset);
1031 }
1032
Evan Cheng25ab6902006-09-08 06:48:29 +00001033 if (C.Val) {
1034 if (Subtarget->is64Bit()) {
1035 SDOperand Ops[] = { CurDAG->getRegister(0, PtrVT), getI8Imm(1),
1036 CurDAG->getRegister(0, PtrVT), C };
1037 return CurDAG->SelectNodeTo(N.Val, X86::LEA64r, MVT::i64, Ops, 4);
1038 } else
1039 return CurDAG->SelectNodeTo(N.Val, X86::MOV32ri, PtrVT, C);
1040 }
Evan Cheng51a9ed92006-02-25 10:09:08 +00001041 }
1042
1043 // Other cases are handled by auto-generated code.
1044 break;
Evan Chenga0ea0532006-02-23 02:43:52 +00001045 }
Evan Cheng020d2e82006-02-23 20:41:18 +00001046
Evan Cheng0114e942006-01-06 20:36:21 +00001047 case ISD::MULHU:
1048 case ISD::MULHS: {
1049 if (Opcode == ISD::MULHU)
1050 switch (NVT) {
1051 default: assert(0 && "Unsupported VT!");
1052 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
1053 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
1054 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
Evan Cheng25ab6902006-09-08 06:48:29 +00001055 case MVT::i64: Opc = X86::MUL64r; MOpc = X86::MUL64m; break;
Evan Cheng0114e942006-01-06 20:36:21 +00001056 }
1057 else
1058 switch (NVT) {
1059 default: assert(0 && "Unsupported VT!");
1060 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
1061 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
1062 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
Evan Cheng25ab6902006-09-08 06:48:29 +00001063 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Evan Cheng0114e942006-01-06 20:36:21 +00001064 }
1065
1066 unsigned LoReg, HiReg;
1067 switch (NVT) {
1068 default: assert(0 && "Unsupported VT!");
1069 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
1070 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
1071 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
Evan Cheng25ab6902006-09-08 06:48:29 +00001072 case MVT::i64: LoReg = X86::RAX; HiReg = X86::RDX; break;
Evan Cheng0114e942006-01-06 20:36:21 +00001073 }
1074
1075 SDOperand N0 = Node->getOperand(0);
1076 SDOperand N1 = Node->getOperand(1);
1077
1078 bool foldedLoad = false;
1079 SDOperand Tmp0, Tmp1, Tmp2, Tmp3;
Evan Cheng5e351682006-02-06 06:02:33 +00001080 foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng948f3432006-01-06 23:19:29 +00001081 // MULHU and MULHS are commmutative
1082 if (!foldedLoad) {
Evan Cheng5e351682006-02-06 06:02:33 +00001083 foldedLoad = TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng948f3432006-01-06 23:19:29 +00001084 if (foldedLoad) {
1085 N0 = Node->getOperand(1);
1086 N1 = Node->getOperand(0);
1087 }
1088 }
1089
Evan Cheng34167212006-02-09 00:37:58 +00001090 SDOperand Chain;
Evan Cheng04699902006-08-26 01:05:16 +00001091 if (foldedLoad) {
1092 Chain = N1.getOperand(0);
1093 AddToISelQueue(Chain);
1094 } else
Evan Cheng34167212006-02-09 00:37:58 +00001095 Chain = CurDAG->getEntryNode();
Evan Cheng0114e942006-01-06 20:36:21 +00001096
Evan Cheng34167212006-02-09 00:37:58 +00001097 SDOperand InFlag(0, 0);
Evan Cheng04699902006-08-26 01:05:16 +00001098 AddToISelQueue(N0);
Evan Cheng0114e942006-01-06 20:36:21 +00001099 Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT),
Evan Cheng34167212006-02-09 00:37:58 +00001100 N0, InFlag);
Evan Cheng0114e942006-01-06 20:36:21 +00001101 InFlag = Chain.getValue(1);
1102
1103 if (foldedLoad) {
Evan Cheng04699902006-08-26 01:05:16 +00001104 AddToISelQueue(Tmp0);
1105 AddToISelQueue(Tmp1);
1106 AddToISelQueue(Tmp2);
1107 AddToISelQueue(Tmp3);
Evan Cheng0b828e02006-08-27 08:14:06 +00001108 SDOperand Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Chain, InFlag };
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001109 SDNode *CNode =
Evan Cheng0b828e02006-08-27 08:14:06 +00001110 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Ops, 6);
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001111 Chain = SDOperand(CNode, 0);
1112 InFlag = SDOperand(CNode, 1);
Evan Cheng0114e942006-01-06 20:36:21 +00001113 } else {
Evan Cheng04699902006-08-26 01:05:16 +00001114 AddToISelQueue(N1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001115 InFlag =
1116 SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Evan Cheng0114e942006-01-06 20:36:21 +00001117 }
1118
Evan Cheng9ade2182006-08-26 05:34:46 +00001119 SDOperand Result = CurDAG->getCopyFromReg(Chain, HiReg, NVT, InFlag);
Evan Cheng2ef88a02006-08-07 22:28:20 +00001120 ReplaceUses(N.getValue(0), Result);
1121 if (foldedLoad)
1122 ReplaceUses(N1.getValue(1), Result.getValue(1));
Evan Cheng34167212006-02-09 00:37:58 +00001123
Evan Chengf597dc72006-02-10 22:24:32 +00001124#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +00001125 DOUT << std::string(Indent-2, ' ') << "=> ";
Evan Chengf597dc72006-02-10 22:24:32 +00001126 DEBUG(Result.Val->dump(CurDAG));
Bill Wendling6345d752006-11-17 07:52:03 +00001127 DOUT << "\n";
Evan Cheng23addc02006-02-10 22:46:26 +00001128 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +00001129#endif
Evan Cheng64a752f2006-08-11 09:08:15 +00001130 return NULL;
Evan Cheng948f3432006-01-06 23:19:29 +00001131 }
Evan Cheng7ccced62006-02-18 00:15:05 +00001132
Evan Cheng948f3432006-01-06 23:19:29 +00001133 case ISD::SDIV:
1134 case ISD::UDIV:
1135 case ISD::SREM:
1136 case ISD::UREM: {
1137 bool isSigned = Opcode == ISD::SDIV || Opcode == ISD::SREM;
1138 bool isDiv = Opcode == ISD::SDIV || Opcode == ISD::UDIV;
1139 if (!isSigned)
1140 switch (NVT) {
1141 default: assert(0 && "Unsupported VT!");
1142 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
1143 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
1144 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
Evan Cheng25ab6902006-09-08 06:48:29 +00001145 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Evan Cheng948f3432006-01-06 23:19:29 +00001146 }
1147 else
1148 switch (NVT) {
1149 default: assert(0 && "Unsupported VT!");
1150 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
1151 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
1152 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
Evan Cheng25ab6902006-09-08 06:48:29 +00001153 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Evan Cheng948f3432006-01-06 23:19:29 +00001154 }
1155
1156 unsigned LoReg, HiReg;
1157 unsigned ClrOpcode, SExtOpcode;
1158 switch (NVT) {
1159 default: assert(0 && "Unsupported VT!");
1160 case MVT::i8:
1161 LoReg = X86::AL; HiReg = X86::AH;
Evan Chengb1409ce2006-11-17 22:10:14 +00001162 ClrOpcode = 0;
Evan Cheng948f3432006-01-06 23:19:29 +00001163 SExtOpcode = X86::CBW;
1164 break;
1165 case MVT::i16:
1166 LoReg = X86::AX; HiReg = X86::DX;
Evan Chengaede9b92006-06-02 21:20:34 +00001167 ClrOpcode = X86::MOV16r0;
Evan Cheng948f3432006-01-06 23:19:29 +00001168 SExtOpcode = X86::CWD;
1169 break;
1170 case MVT::i32:
1171 LoReg = X86::EAX; HiReg = X86::EDX;
Evan Chengaede9b92006-06-02 21:20:34 +00001172 ClrOpcode = X86::MOV32r0;
Evan Cheng948f3432006-01-06 23:19:29 +00001173 SExtOpcode = X86::CDQ;
1174 break;
Evan Cheng25ab6902006-09-08 06:48:29 +00001175 case MVT::i64:
1176 LoReg = X86::RAX; HiReg = X86::RDX;
1177 ClrOpcode = X86::MOV64r0;
1178 SExtOpcode = X86::CQO;
1179 break;
Evan Cheng948f3432006-01-06 23:19:29 +00001180 }
1181
1182 SDOperand N0 = Node->getOperand(0);
1183 SDOperand N1 = Node->getOperand(1);
Evan Cheng34167212006-02-09 00:37:58 +00001184 SDOperand InFlag(0, 0);
Evan Chengb1409ce2006-11-17 22:10:14 +00001185 if (NVT == MVT::i8 && !isSigned) {
1186 // Special case for div8, just use a move with zero extension to AX to
1187 // clear the upper 8 bits (AH).
1188 SDOperand Tmp0, Tmp1, Tmp2, Tmp3, Move, Chain;
1189 if (TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3)) {
1190 SDOperand Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N0.getOperand(0) };
1191 AddToISelQueue(N0.getOperand(0));
1192 AddToISelQueue(Tmp0);
1193 AddToISelQueue(Tmp1);
1194 AddToISelQueue(Tmp2);
1195 AddToISelQueue(Tmp3);
1196 Move =
1197 SDOperand(CurDAG->getTargetNode(X86::MOVZX16rm8, MVT::i16, MVT::Other,
1198 Ops, 5), 0);
1199 Chain = Move.getValue(1);
1200 ReplaceUses(N0.getValue(1), Chain);
1201 } else {
1202 AddToISelQueue(N0);
1203 Move =
1204 SDOperand(CurDAG->getTargetNode(X86::MOVZX16rr8, MVT::i16, N0), 0);
1205 Chain = CurDAG->getEntryNode();
1206 }
1207 Chain = CurDAG->getCopyToReg(Chain, X86::AX, Move, InFlag);
Evan Cheng948f3432006-01-06 23:19:29 +00001208 InFlag = Chain.getValue(1);
Evan Chengb1409ce2006-11-17 22:10:14 +00001209 } else {
1210 AddToISelQueue(N0);
1211 InFlag =
1212 CurDAG->getCopyToReg(CurDAG->getEntryNode(), LoReg, N0,
1213 InFlag).getValue(1);
1214 if (isSigned) {
1215 // Sign extend the low part into the high part.
1216 InFlag =
1217 SDOperand(CurDAG->getTargetNode(SExtOpcode, MVT::Flag, InFlag), 0);
1218 } else {
1219 // Zero out the high part, effectively zero extending the input.
1220 SDOperand ClrNode = SDOperand(CurDAG->getTargetNode(ClrOpcode, NVT), 0);
1221 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), HiReg, ClrNode,
1222 InFlag).getValue(1);
1223 }
Evan Cheng948f3432006-01-06 23:19:29 +00001224 }
1225
Evan Chengb1409ce2006-11-17 22:10:14 +00001226 SDOperand Tmp0, Tmp1, Tmp2, Tmp3, Chain;
1227 bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng948f3432006-01-06 23:19:29 +00001228 if (foldedLoad) {
Evan Chengb1409ce2006-11-17 22:10:14 +00001229 AddToISelQueue(N1.getOperand(0));
Evan Cheng04699902006-08-26 01:05:16 +00001230 AddToISelQueue(Tmp0);
1231 AddToISelQueue(Tmp1);
1232 AddToISelQueue(Tmp2);
1233 AddToISelQueue(Tmp3);
Evan Chengb1409ce2006-11-17 22:10:14 +00001234 SDOperand Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N1.getOperand(0), InFlag };
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001235 SDNode *CNode =
Evan Cheng0b828e02006-08-27 08:14:06 +00001236 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Ops, 6);
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001237 Chain = SDOperand(CNode, 0);
1238 InFlag = SDOperand(CNode, 1);
Evan Cheng948f3432006-01-06 23:19:29 +00001239 } else {
Evan Cheng04699902006-08-26 01:05:16 +00001240 AddToISelQueue(N1);
Evan Chengb1409ce2006-11-17 22:10:14 +00001241 Chain = CurDAG->getEntryNode();
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001242 InFlag =
1243 SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Evan Cheng948f3432006-01-06 23:19:29 +00001244 }
1245
Evan Chengb1409ce2006-11-17 22:10:14 +00001246 SDOperand Result =
1247 CurDAG->getCopyFromReg(Chain, isDiv ? LoReg : HiReg, NVT, InFlag);
Evan Cheng2ef88a02006-08-07 22:28:20 +00001248 ReplaceUses(N.getValue(0), Result);
1249 if (foldedLoad)
1250 ReplaceUses(N1.getValue(1), Result.getValue(1));
Evan Chengf597dc72006-02-10 22:24:32 +00001251
1252#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +00001253 DOUT << std::string(Indent-2, ' ') << "=> ";
Evan Chengf597dc72006-02-10 22:24:32 +00001254 DEBUG(Result.Val->dump(CurDAG));
Bill Wendling6345d752006-11-17 07:52:03 +00001255 DOUT << "\n";
Evan Cheng23addc02006-02-10 22:46:26 +00001256 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +00001257#endif
Evan Cheng64a752f2006-08-11 09:08:15 +00001258
1259 return NULL;
Evan Cheng0114e942006-01-06 20:36:21 +00001260 }
Evan Cheng403be7e2006-05-08 08:01:26 +00001261
1262 case ISD::TRUNCATE: {
Evan Cheng25ab6902006-09-08 06:48:29 +00001263 if (!Subtarget->is64Bit() && NVT == MVT::i8) {
Evan Cheng403be7e2006-05-08 08:01:26 +00001264 unsigned Opc2;
1265 MVT::ValueType VT;
1266 switch (Node->getOperand(0).getValueType()) {
1267 default: assert(0 && "Unknown truncate!");
1268 case MVT::i16:
1269 Opc = X86::MOV16to16_;
1270 VT = MVT::i16;
Evan Cheng25ab6902006-09-08 06:48:29 +00001271 Opc2 = X86::TRUNC_16_to8;
Evan Cheng403be7e2006-05-08 08:01:26 +00001272 break;
1273 case MVT::i32:
1274 Opc = X86::MOV32to32_;
1275 VT = MVT::i32;
Evan Cheng25ab6902006-09-08 06:48:29 +00001276 Opc2 = X86::TRUNC_32_to8;
Evan Cheng403be7e2006-05-08 08:01:26 +00001277 break;
1278 }
1279
Evan Cheng04699902006-08-26 01:05:16 +00001280 AddToISelQueue(Node->getOperand(0));
1281 SDOperand Tmp =
1282 SDOperand(CurDAG->getTargetNode(Opc, VT, Node->getOperand(0)), 0);
Evan Cheng9ade2182006-08-26 05:34:46 +00001283 SDNode *ResNode = CurDAG->getTargetNode(Opc2, NVT, Tmp);
Evan Cheng403be7e2006-05-08 08:01:26 +00001284
1285#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +00001286 DOUT << std::string(Indent-2, ' ') << "=> ";
Evan Cheng9ade2182006-08-26 05:34:46 +00001287 DEBUG(ResNode->dump(CurDAG));
Bill Wendling6345d752006-11-17 07:52:03 +00001288 DOUT << "\n";
Evan Cheng403be7e2006-05-08 08:01:26 +00001289 Indent -= 2;
1290#endif
Evan Cheng9ade2182006-08-26 05:34:46 +00001291 return ResNode;
Evan Cheng403be7e2006-05-08 08:01:26 +00001292 }
Evan Cheng6b2e2542006-05-20 07:44:28 +00001293
1294 break;
Evan Cheng403be7e2006-05-08 08:01:26 +00001295 }
Chris Lattnerc961eea2005-11-16 01:54:32 +00001296 }
1297
Evan Cheng9ade2182006-08-26 05:34:46 +00001298 SDNode *ResNode = SelectCode(N);
Evan Cheng64a752f2006-08-11 09:08:15 +00001299
Evan Chengf597dc72006-02-10 22:24:32 +00001300#ifndef NDEBUG
Bill Wendling6345d752006-11-17 07:52:03 +00001301 DOUT << std::string(Indent-2, ' ') << "=> ";
Evan Cheng9ade2182006-08-26 05:34:46 +00001302 if (ResNode == NULL || ResNode == N.Val)
1303 DEBUG(N.Val->dump(CurDAG));
1304 else
1305 DEBUG(ResNode->dump(CurDAG));
Bill Wendling6345d752006-11-17 07:52:03 +00001306 DOUT << "\n";
Evan Cheng23addc02006-02-10 22:46:26 +00001307 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +00001308#endif
Evan Cheng64a752f2006-08-11 09:08:15 +00001309
1310 return ResNode;
Chris Lattnerc961eea2005-11-16 01:54:32 +00001311}
1312
Chris Lattnerc0bad572006-06-08 18:03:49 +00001313bool X86DAGToDAGISel::
1314SelectInlineAsmMemoryOperand(const SDOperand &Op, char ConstraintCode,
1315 std::vector<SDOperand> &OutOps, SelectionDAG &DAG){
1316 SDOperand Op0, Op1, Op2, Op3;
1317 switch (ConstraintCode) {
1318 case 'o': // offsetable ??
1319 case 'v': // not offsetable ??
1320 default: return true;
1321 case 'm': // memory
Evan Cheng0d538262006-11-08 20:34:28 +00001322 if (!SelectAddr(Op, Op, Op0, Op1, Op2, Op3))
Chris Lattnerc0bad572006-06-08 18:03:49 +00001323 return true;
1324 break;
1325 }
1326
Evan Cheng04699902006-08-26 01:05:16 +00001327 OutOps.push_back(Op0);
1328 OutOps.push_back(Op1);
1329 OutOps.push_back(Op2);
1330 OutOps.push_back(Op3);
1331 AddToISelQueue(Op0);
1332 AddToISelQueue(Op1);
1333 AddToISelQueue(Op2);
1334 AddToISelQueue(Op3);
Chris Lattnerc0bad572006-06-08 18:03:49 +00001335 return false;
1336}
1337
Chris Lattnerc961eea2005-11-16 01:54:32 +00001338/// createX86ISelDag - This pass converts a legalized DAG into a
1339/// X86-specific DAG, ready for instruction scheduling.
1340///
Evan Chenge50794a2006-08-29 18:28:33 +00001341FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM, bool Fast) {
1342 return new X86DAGToDAGISel(TM, Fast);
Chris Lattnerc961eea2005-11-16 01:54:32 +00001343}