blob: e414e19656eb3cead08b54ce4dfea03b841bc5b5 [file] [log] [blame]
Misha Brukmana85d6bc2002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner055c9652002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner4ce42a72002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattnerbcea4d62005-01-02 02:37:07 +000016#include "X86InstrBuilder.h"
Misha Brukmane9d88382003-05-24 00:09:50 +000017#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnerabf05b22003-08-03 21:55:55 +000018#include "X86GenInstrInfo.inc"
Brian Gaeked0fde302003-11-11 22:41:34 +000019using namespace llvm;
20
Chris Lattner055c9652002-10-29 21:05:24 +000021X86InstrInfo::X86InstrInfo()
Chris Lattnerdce363d2004-02-29 06:31:44 +000022 : TargetInstrInfo(X86Insts, sizeof(X86Insts)/sizeof(X86Insts[0])) {
Chris Lattner72614082002-10-25 22:55:53 +000023}
24
25
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000026bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
27 unsigned& sourceReg,
28 unsigned& destReg) const {
29 MachineOpCode oc = MI.getOpcode();
Alkis Evlogimenos8295f202004-02-29 08:50:03 +000030 if (oc == X86::MOV8rr || oc == X86::MOV16rr || oc == X86::MOV32rr ||
Evan Cheng403be7e2006-05-08 08:01:26 +000031 oc == X86::MOV16to16_ || oc == X86::MOV32to32_ ||
Evan Chengbda54cd2006-02-01 23:03:16 +000032 oc == X86::FpMOV || oc == X86::MOVSSrr || oc == X86::MOVSDrr ||
Evan Chengfe5cb192006-02-16 22:45:17 +000033 oc == X86::FsMOVAPSrr || oc == X86::FsMOVAPDrr ||
Evan Cheng82521dd2006-03-21 07:09:35 +000034 oc == X86::MOVAPSrr || oc == X86::MOVAPDrr ||
Evan Cheng11e15b32006-04-03 20:53:28 +000035 oc == X86::MOVSS2PSrr || oc == X86::MOVSD2PDrr ||
36 oc == X86::MOVPS2SSrr || oc == X86::MOVPD2SDrr ||
37 oc == X86::MOVDI2PDIrr || oc == X86::MOVQI2PQIrr ||
38 oc == X86::MOVPDI2DIrr) {
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000039 assert(MI.getNumOperands() == 2 &&
40 MI.getOperand(0).isRegister() &&
41 MI.getOperand(1).isRegister() &&
42 "invalid register-register move instruction");
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +000043 sourceReg = MI.getOperand(1).getReg();
44 destReg = MI.getOperand(0).getReg();
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000045 return true;
46 }
47 return false;
48}
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +000049
Chris Lattner40839602006-02-02 20:12:32 +000050unsigned X86InstrInfo::isLoadFromStackSlot(MachineInstr *MI,
51 int &FrameIndex) const {
52 switch (MI->getOpcode()) {
53 default: break;
54 case X86::MOV8rm:
55 case X86::MOV16rm:
Evan Chengf4df6802006-05-11 07:33:49 +000056 case X86::MOV16_rm:
Chris Lattner40839602006-02-02 20:12:32 +000057 case X86::MOV32rm:
Evan Chengf4df6802006-05-11 07:33:49 +000058 case X86::MOV32_rm:
Chris Lattner40839602006-02-02 20:12:32 +000059 case X86::FpLD64m:
60 case X86::MOVSSrm:
61 case X86::MOVSDrm:
Chris Lattner993c8972006-04-18 16:44:51 +000062 case X86::MOVAPSrm:
63 case X86::MOVAPDrm:
Chris Lattner40839602006-02-02 20:12:32 +000064 if (MI->getOperand(1).isFrameIndex() && MI->getOperand(2).isImmediate() &&
65 MI->getOperand(3).isRegister() && MI->getOperand(4).isImmediate() &&
66 MI->getOperand(2).getImmedValue() == 1 &&
67 MI->getOperand(3).getReg() == 0 &&
68 MI->getOperand(4).getImmedValue() == 0) {
69 FrameIndex = MI->getOperand(1).getFrameIndex();
70 return MI->getOperand(0).getReg();
71 }
72 break;
73 }
74 return 0;
75}
76
77unsigned X86InstrInfo::isStoreToStackSlot(MachineInstr *MI,
78 int &FrameIndex) const {
79 switch (MI->getOpcode()) {
80 default: break;
81 case X86::MOV8mr:
82 case X86::MOV16mr:
Evan Chengf4df6802006-05-11 07:33:49 +000083 case X86::MOV16_mr:
Chris Lattner40839602006-02-02 20:12:32 +000084 case X86::MOV32mr:
Evan Chengf4df6802006-05-11 07:33:49 +000085 case X86::MOV32_mr:
Chris Lattner40839602006-02-02 20:12:32 +000086 case X86::FpSTP64m:
87 case X86::MOVSSmr:
88 case X86::MOVSDmr:
Chris Lattner993c8972006-04-18 16:44:51 +000089 case X86::MOVAPSmr:
90 case X86::MOVAPDmr:
Chris Lattner40839602006-02-02 20:12:32 +000091 if (MI->getOperand(0).isFrameIndex() && MI->getOperand(1).isImmediate() &&
92 MI->getOperand(2).isRegister() && MI->getOperand(3).isImmediate() &&
Chris Lattner1c07e722006-02-02 20:38:12 +000093 MI->getOperand(1).getImmedValue() == 1 &&
94 MI->getOperand(2).getReg() == 0 &&
95 MI->getOperand(3).getImmedValue() == 0) {
96 FrameIndex = MI->getOperand(0).getFrameIndex();
Chris Lattner40839602006-02-02 20:12:32 +000097 return MI->getOperand(4).getReg();
98 }
99 break;
100 }
101 return 0;
102}
103
104
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000105/// convertToThreeAddress - This method must be implemented by targets that
106/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
107/// may be able to convert a two-address instruction into a true
108/// three-address instruction on demand. This allows the X86 target (for
109/// example) to convert ADD and SHL instructions into LEA instructions if they
110/// would require register copies due to two-addressness.
111///
112/// This method returns a null pointer if the transformation cannot be
113/// performed, otherwise it returns the new instruction.
114///
115MachineInstr *X86InstrInfo::convertToThreeAddress(MachineInstr *MI) const {
116 // All instructions input are two-addr instructions. Get the known operands.
117 unsigned Dest = MI->getOperand(0).getReg();
118 unsigned Src = MI->getOperand(1).getReg();
119
Evan Chengccba76b2006-05-30 20:26:50 +0000120 switch (MI->getOpcode()) {
121 default: break;
122 case X86::SHUFPSrri: {
123 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Evan Cheng51da42c2006-05-30 21:30:59 +0000124 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
125 if (Subtarget->hasSSE2()) {
126 unsigned A = MI->getOperand(0).getReg();
127 unsigned B = MI->getOperand(1).getReg();
128 unsigned C = MI->getOperand(2).getReg();
129 unsigned M = MI->getOperand(3).getImmedValue();
130 return BuildMI(X86::PSHUFDri, 2, A).addReg(B).addImm(M);
131 }
Evan Chengccba76b2006-05-30 20:26:50 +0000132 }
133 }
134
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000135 // FIXME: None of these instructions are promotable to LEAs without
136 // additional information. In particular, LEA doesn't set the flags that
Chris Lattner5aee0b92005-01-02 04:18:17 +0000137 // add and inc do. :(
138 return 0;
139
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000140 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
141 // we have subtarget support, enable the 16-bit LEA generation here.
142 bool DisableLEA16 = true;
143
144 switch (MI->getOpcode()) {
145 case X86::INC32r:
146 assert(MI->getNumOperands() == 2 && "Unknown inc instruction!");
147 return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src, 1);
148 case X86::INC16r:
149 if (DisableLEA16) return 0;
150 assert(MI->getNumOperands() == 2 && "Unknown inc instruction!");
151 return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src, 1);
152 case X86::DEC32r:
153 assert(MI->getNumOperands() == 2 && "Unknown dec instruction!");
154 return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src, -1);
155 case X86::DEC16r:
156 if (DisableLEA16) return 0;
157 assert(MI->getNumOperands() == 2 && "Unknown dec instruction!");
158 return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src, -1);
159 case X86::ADD32rr:
160 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
161 return addRegReg(BuildMI(X86::LEA32r, 5, Dest), Src,
162 MI->getOperand(2).getReg());
163 case X86::ADD16rr:
164 if (DisableLEA16) return 0;
165 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
166 return addRegReg(BuildMI(X86::LEA16r, 5, Dest), Src,
167 MI->getOperand(2).getReg());
168 case X86::ADD32ri:
Evan Cheng6de01632006-05-19 18:43:41 +0000169 case X86::ADD32ri8:
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000170 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
171 if (MI->getOperand(2).isImmediate())
172 return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src,
173 MI->getOperand(2).getImmedValue());
174 return 0;
175 case X86::ADD16ri:
Evan Cheng6de01632006-05-19 18:43:41 +0000176 case X86::ADD16ri8:
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000177 if (DisableLEA16) return 0;
178 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
179 if (MI->getOperand(2).isImmediate())
180 return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src,
181 MI->getOperand(2).getImmedValue());
182 break;
183
184 case X86::SHL16ri:
185 if (DisableLEA16) return 0;
186 case X86::SHL32ri:
187 assert(MI->getNumOperands() == 3 && MI->getOperand(2).isImmediate() &&
188 "Unknown shl instruction!");
189 unsigned ShAmt = MI->getOperand(2).getImmedValue();
190 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
191 X86AddressMode AM;
192 AM.Scale = 1 << ShAmt;
193 AM.IndexReg = Src;
194 unsigned Opc = MI->getOpcode() == X86::SHL32ri ? X86::LEA32r :X86::LEA16r;
195 return addFullAddress(BuildMI(Opc, 5, Dest), AM);
196 }
197 break;
198 }
199
200 return 0;
201}
202
Chris Lattner41e431b2005-01-19 07:11:01 +0000203/// commuteInstruction - We have a few instructions that must be hacked on to
204/// commute them.
205///
206MachineInstr *X86InstrInfo::commuteInstruction(MachineInstr *MI) const {
207 switch (MI->getOpcode()) {
Chris Lattner0df53d22005-01-19 07:31:24 +0000208 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
209 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner41e431b2005-01-19 07:11:01 +0000210 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
211 case X86::SHLD32rri8:{// A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
Chris Lattner0df53d22005-01-19 07:31:24 +0000212 unsigned Opc;
213 unsigned Size;
214 switch (MI->getOpcode()) {
215 default: assert(0 && "Unreachable!");
216 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
217 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
218 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
219 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
220 }
Chris Lattner41e431b2005-01-19 07:11:01 +0000221 unsigned Amt = MI->getOperand(3).getImmedValue();
222 unsigned A = MI->getOperand(0).getReg();
223 unsigned B = MI->getOperand(1).getReg();
224 unsigned C = MI->getOperand(2).getReg();
Chris Lattnera76f0482005-01-19 16:55:52 +0000225 return BuildMI(Opc, 3, A).addReg(C).addReg(B).addImm(Size-Amt);
Chris Lattner41e431b2005-01-19 07:11:01 +0000226 }
227 default:
228 return TargetInstrInfo::commuteInstruction(MI);
229 }
230}
231
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000232
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +0000233void X86InstrInfo::insertGoto(MachineBasicBlock& MBB,
234 MachineBasicBlock& TMBB) const {
235 BuildMI(MBB, MBB.end(), X86::JMP, 1).addMBB(&TMBB);
236}
237
238MachineBasicBlock::iterator
239X86InstrInfo::reverseBranchCondition(MachineBasicBlock::iterator MI) const {
240 unsigned Opcode = MI->getOpcode();
241 assert(isBranch(Opcode) && "MachineInstr must be a branch");
242 unsigned ROpcode;
243 switch (Opcode) {
Chris Lattnerbcdda012004-08-01 19:31:30 +0000244 default: assert(0 && "Cannot reverse unconditional branches!");
Chris Lattner167cf332004-07-31 09:53:31 +0000245 case X86::JB: ROpcode = X86::JAE; break;
Alkis Evlogimenos31e155e2004-07-31 10:05:44 +0000246 case X86::JAE: ROpcode = X86::JB; break;
Chris Lattner167cf332004-07-31 09:53:31 +0000247 case X86::JE: ROpcode = X86::JNE; break;
Alkis Evlogimenos31e155e2004-07-31 10:05:44 +0000248 case X86::JNE: ROpcode = X86::JE; break;
249 case X86::JBE: ROpcode = X86::JA; break;
Chris Lattner167cf332004-07-31 09:53:31 +0000250 case X86::JA: ROpcode = X86::JBE; break;
251 case X86::JS: ROpcode = X86::JNS; break;
Alkis Evlogimenos31e155e2004-07-31 10:05:44 +0000252 case X86::JNS: ROpcode = X86::JS; break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000253 case X86::JP: ROpcode = X86::JNP; break;
254 case X86::JNP: ROpcode = X86::JP; break;
Chris Lattner167cf332004-07-31 09:53:31 +0000255 case X86::JL: ROpcode = X86::JGE; break;
Alkis Evlogimenos31e155e2004-07-31 10:05:44 +0000256 case X86::JGE: ROpcode = X86::JL; break;
257 case X86::JLE: ROpcode = X86::JG; break;
Chris Lattner167cf332004-07-31 09:53:31 +0000258 case X86::JG: ROpcode = X86::JLE; break;
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +0000259 }
260 MachineBasicBlock* MBB = MI->getParent();
261 MachineBasicBlock* TMBB = MI->getOperand(0).getMachineBasicBlock();
Alkis Evlogimenos6103c172004-07-31 09:44:32 +0000262 return BuildMI(*MBB, MBB->erase(MI), ROpcode, 1).addMBB(TMBB);
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +0000263}
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000264