blob: 4c34035efa81adb2dca0f38fb1ce7c425219b9ba [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000087def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
88def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
89def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000090
Bob Wilson5bafff32009-06-22 23:27:02 +000091//===----------------------------------------------------------------------===//
92// NEON operand definitions
93//===----------------------------------------------------------------------===//
94
95// addrmode_neonldstm := reg
96//
97/* TODO: Take advantage of vldm.
98def addrmode_neonldstm : Operand<i32>,
99 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
100 let PrintMethod = "printAddrNeonLdStMOperand";
101 let MIOperandInfo = (ops GPR, i32imm);
102}
103*/
104
Bob Wilson54c78ef2009-11-06 23:33:28 +0000105def h8imm : Operand<i8> {
106 let PrintMethod = "printHex8ImmOperand";
107}
108def h16imm : Operand<i16> {
109 let PrintMethod = "printHex16ImmOperand";
110}
111def h32imm : Operand<i32> {
112 let PrintMethod = "printHex32ImmOperand";
113}
114def h64imm : Operand<i64> {
115 let PrintMethod = "printHex64ImmOperand";
116}
117
Bob Wilson5bafff32009-06-22 23:27:02 +0000118//===----------------------------------------------------------------------===//
119// NEON load / store instructions
120//===----------------------------------------------------------------------===//
121
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000122/* TODO: Take advantage of vldm.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000123let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +0000124def VLDMD : NI<(outs),
125 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin127221f2009-09-23 21:38:08 +0000126 IIC_fpLoadm,
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdda0f4c2009-07-08 22:51:32 +0000128 []> {
129 let Inst{27-25} = 0b110;
130 let Inst{20} = 1;
131 let Inst{11-9} = 0b101;
132}
Bob Wilson5bafff32009-06-22 23:27:02 +0000133
134def VLDMS : NI<(outs),
135 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin127221f2009-09-23 21:38:08 +0000136 IIC_fpLoadm,
Bob Wilson5bafff32009-06-22 23:27:02 +0000137 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdda0f4c2009-07-08 22:51:32 +0000138 []> {
139 let Inst{27-25} = 0b110;
140 let Inst{20} = 1;
141 let Inst{11-9} = 0b101;
142}
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000143}
Bob Wilson5bafff32009-06-22 23:27:02 +0000144*/
145
146// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000147def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwin127221f2009-09-23 21:38:08 +0000148 IIC_fpLoadm,
Bob Wilson5bafff32009-06-22 23:27:02 +0000149 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000150 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000151 let Inst{27-25} = 0b110;
152 let Inst{24} = 0; // P bit
153 let Inst{23} = 1; // U bit
154 let Inst{20} = 1;
155 let Inst{11-9} = 0b101;
156}
Bob Wilson5bafff32009-06-22 23:27:02 +0000157
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000158// Use vstmia to store a Q register as a D register pair.
159def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
David Goodwin127221f2009-09-23 21:38:08 +0000160 IIC_fpStorem,
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000161 "vstmia $addr, ${src:dregpair}",
162 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
163 let Inst{27-25} = 0b110;
164 let Inst{24} = 0; // P bit
165 let Inst{23} = 1; // U bit
166 let Inst{20} = 0;
167 let Inst{11-9} = 0b101;
168}
169
Bob Wilson205a5ca2009-07-08 18:11:30 +0000170// VLD1 : Vector Load (multiple single elements)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000171class VLD1D<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
172 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson2a9df472009-08-25 17:46:06 +0000173 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"), "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000174 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000175class VLD1Q<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
176 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson2a9df472009-08-25 17:46:06 +0000177 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"), "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000178 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000179
Bob Wilsonb07c1712009-10-07 21:53:04 +0000180def VLD1d8 : VLD1D<0b0000, "vld1.8", v8i8, int_arm_neon_vld1>;
181def VLD1d16 : VLD1D<0b0100, "vld1.16", v4i16, int_arm_neon_vld1>;
182def VLD1d32 : VLD1D<0b1000, "vld1.32", v2i32, int_arm_neon_vld1>;
183def VLD1df : VLD1D<0b1000, "vld1.32", v2f32, int_arm_neon_vld1>;
184def VLD1d64 : VLD1D<0b1100, "vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000185
Bob Wilsonb07c1712009-10-07 21:53:04 +0000186def VLD1q8 : VLD1Q<0b0000, "vld1.8", v16i8, int_arm_neon_vld1>;
187def VLD1q16 : VLD1Q<0b0100, "vld1.16", v8i16, int_arm_neon_vld1>;
188def VLD1q32 : VLD1Q<0b1000, "vld1.32", v4i32, int_arm_neon_vld1>;
189def VLD1qf : VLD1Q<0b1000, "vld1.32", v4f32, int_arm_neon_vld1>;
190def VLD1q64 : VLD1Q<0b1100, "vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000191
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000192let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000193
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000194// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000195class VLD2D<bits<4> op7_4, string OpcodeStr>
196 : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2),
197 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson2a9df472009-08-25 17:46:06 +0000198 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000199class VLD2Q<bits<4> op7_4, string OpcodeStr>
200 : NLdSt<0,0b10,0b0011,op7_4,
201 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000202 (ins addrmode6:$addr), IIC_VLD2,
203 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
204 "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000205
Bob Wilsonb07c1712009-10-07 21:53:04 +0000206def VLD2d8 : VLD2D<0b0000, "vld2.8">;
207def VLD2d16 : VLD2D<0b0100, "vld2.16">;
208def VLD2d32 : VLD2D<0b1000, "vld2.32">;
Bob Wilsona4288082009-10-07 22:57:01 +0000209def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
210 (ins addrmode6:$addr), IIC_VLD1,
211 "vld1.64\t\\{$dst1,$dst2\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000212
Bob Wilsonb07c1712009-10-07 21:53:04 +0000213def VLD2q8 : VLD2Q<0b0000, "vld2.8">;
214def VLD2q16 : VLD2Q<0b0100, "vld2.16">;
215def VLD2q32 : VLD2Q<0b1000, "vld2.32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000216
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000217// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000218class VLD3D<bits<4> op7_4, string OpcodeStr>
219 : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
220 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson2a9df472009-08-25 17:46:06 +0000221 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000222class VLD3WB<bits<4> op7_4, string OpcodeStr>
223 : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilsonff8952e2009-10-07 17:24:55 +0000224 (ins addrmode6:$addr), IIC_VLD3,
225 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"),
226 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000227
Bob Wilsonb07c1712009-10-07 21:53:04 +0000228def VLD3d8 : VLD3D<0b0000, "vld3.8">;
229def VLD3d16 : VLD3D<0b0100, "vld3.16">;
230def VLD3d32 : VLD3D<0b1000, "vld3.32">;
Bob Wilsonc67160c2009-10-07 23:39:57 +0000231def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
232 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
233 (ins addrmode6:$addr), IIC_VLD1,
234 "vld1.64\t\\{$dst1,$dst2,$dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000235
Bob Wilsonff8952e2009-10-07 17:24:55 +0000236// vld3 to double-spaced even registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000237def VLD3q8a : VLD3WB<0b0000, "vld3.8">;
238def VLD3q16a : VLD3WB<0b0100, "vld3.16">;
239def VLD3q32a : VLD3WB<0b1000, "vld3.32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000240
241// vld3 to double-spaced odd registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000242def VLD3q8b : VLD3WB<0b0000, "vld3.8">;
243def VLD3q16b : VLD3WB<0b0100, "vld3.16">;
244def VLD3q32b : VLD3WB<0b1000, "vld3.32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000245
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000246// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000247class VLD4D<bits<4> op7_4, string OpcodeStr>
248 : NLdSt<0,0b10,0b0000,op7_4,
249 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000250 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson2a9df472009-08-25 17:46:06 +0000251 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
252 "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000253class VLD4WB<bits<4> op7_4, string OpcodeStr>
254 : NLdSt<0,0b10,0b0001,op7_4,
255 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson7708c222009-10-07 18:09:32 +0000256 (ins addrmode6:$addr), IIC_VLD4,
257 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
258 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000259
Bob Wilsonb07c1712009-10-07 21:53:04 +0000260def VLD4d8 : VLD4D<0b0000, "vld4.8">;
261def VLD4d16 : VLD4D<0b0100, "vld4.16">;
262def VLD4d32 : VLD4D<0b1000, "vld4.32">;
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000263def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
264 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
265 (ins addrmode6:$addr), IIC_VLD1,
266 "vld1.64\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr", "", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000267
Bob Wilson7708c222009-10-07 18:09:32 +0000268// vld4 to double-spaced even registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000269def VLD4q8a : VLD4WB<0b0000, "vld4.8">;
270def VLD4q16a : VLD4WB<0b0100, "vld4.16">;
271def VLD4q32a : VLD4WB<0b1000, "vld4.32">;
Bob Wilson7708c222009-10-07 18:09:32 +0000272
273// vld4 to double-spaced odd registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000274def VLD4q8b : VLD4WB<0b0000, "vld4.8">;
275def VLD4q16b : VLD4WB<0b0100, "vld4.16">;
276def VLD4q32b : VLD4WB<0b1000, "vld4.32">;
277
278// VLD1LN : Vector Load (single element to one lane)
279// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000280
Bob Wilson243fcc52009-09-01 04:26:28 +0000281// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson30aea9d2009-10-08 18:56:10 +0000282class VLD2LN<bits<4> op11_8, string OpcodeStr>
Bob Wilson407d5742009-10-21 17:52:34 +0000283 : NLdSt<1,0b10,op11_8,0b0000, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson243fcc52009-09-01 04:26:28 +0000284 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
David Goodwin127221f2009-09-23 21:38:08 +0000285 IIC_VLD2,
Bob Wilson243fcc52009-09-01 04:26:28 +0000286 !strconcat(OpcodeStr, "\t\\{$dst1[$lane],$dst2[$lane]\\}, $addr"),
287 "$src1 = $dst1, $src2 = $dst2", []>;
288
Bob Wilson30aea9d2009-10-08 18:56:10 +0000289def VLD2LNd8 : VLD2LN<0b0001, "vld2.8">;
290def VLD2LNd16 : VLD2LN<0b0101, "vld2.16">;
291def VLD2LNd32 : VLD2LN<0b1001, "vld2.32">;
292
293// vld2 to double-spaced even registers.
294def VLD2LNq16a: VLD2LN<0b0101, "vld2.16">;
295def VLD2LNq32a: VLD2LN<0b1001, "vld2.32">;
296
297// vld2 to double-spaced odd registers.
298def VLD2LNq16b: VLD2LN<0b0101, "vld2.16">;
299def VLD2LNq32b: VLD2LN<0b1001, "vld2.32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000300
301// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson0bf7d992009-10-08 22:27:33 +0000302class VLD3LN<bits<4> op11_8, string OpcodeStr>
Bob Wilson407d5742009-10-21 17:52:34 +0000303 : NLdSt<1,0b10,op11_8,0b0000, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson243fcc52009-09-01 04:26:28 +0000304 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
David Goodwin127221f2009-09-23 21:38:08 +0000305 nohash_imm:$lane), IIC_VLD3,
Bob Wilson243fcc52009-09-01 04:26:28 +0000306 !strconcat(OpcodeStr,
307 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane]\\}, $addr"),
308 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
309
Bob Wilson0bf7d992009-10-08 22:27:33 +0000310def VLD3LNd8 : VLD3LN<0b0010, "vld3.8">;
311def VLD3LNd16 : VLD3LN<0b0110, "vld3.16">;
312def VLD3LNd32 : VLD3LN<0b1010, "vld3.32">;
313
314// vld3 to double-spaced even registers.
Bob Wilson62e053e2009-10-08 22:53:57 +0000315def VLD3LNq16a: VLD3LN<0b0110, "vld3.16">;
316def VLD3LNq32a: VLD3LN<0b1010, "vld3.32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000317
318// vld3 to double-spaced odd registers.
Bob Wilson62e053e2009-10-08 22:53:57 +0000319def VLD3LNq16b: VLD3LN<0b0110, "vld3.16">;
320def VLD3LNq32b: VLD3LN<0b1010, "vld3.32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000321
322// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson62e053e2009-10-08 22:53:57 +0000323class VLD4LN<bits<4> op11_8, string OpcodeStr>
Bob Wilson407d5742009-10-21 17:52:34 +0000324 : NLdSt<1,0b10,op11_8,0b0000,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000325 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson243fcc52009-09-01 04:26:28 +0000326 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
David Goodwin127221f2009-09-23 21:38:08 +0000327 nohash_imm:$lane), IIC_VLD4,
Bob Wilson243fcc52009-09-01 04:26:28 +0000328 !strconcat(OpcodeStr,
329 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane],$dst4[$lane]\\}, $addr"),
330 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
331
Bob Wilson62e053e2009-10-08 22:53:57 +0000332def VLD4LNd8 : VLD4LN<0b0011, "vld4.8">;
333def VLD4LNd16 : VLD4LN<0b0111, "vld4.16">;
334def VLD4LNd32 : VLD4LN<0b1011, "vld4.32">;
335
336// vld4 to double-spaced even registers.
337def VLD4LNq16a: VLD4LN<0b0111, "vld4.16">;
338def VLD4LNq32a: VLD4LN<0b1011, "vld4.32">;
339
340// vld4 to double-spaced odd registers.
341def VLD4LNq16b: VLD4LN<0b0111, "vld4.16">;
342def VLD4LNq32b: VLD4LN<0b1011, "vld4.32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000343
344// VLD1DUP : Vector Load (single element to all lanes)
345// VLD2DUP : Vector Load (single 2-element structure to all lanes)
346// VLD3DUP : Vector Load (single 3-element structure to all lanes)
347// VLD4DUP : Vector Load (single 4-element structure to all lanes)
348// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000349} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000350
Bob Wilsonb36ec862009-08-06 18:47:44 +0000351// VST1 : Vector Store (multiple single elements)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000352class VST1D<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
353 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Bob Wilson2a9df472009-08-25 17:46:06 +0000354 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"), "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000355 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000356class VST1Q<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
357 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Bob Wilson2a9df472009-08-25 17:46:06 +0000358 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"), "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000359 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
360
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000361let hasExtraSrcRegAllocReq = 1 in {
Bob Wilsonb07c1712009-10-07 21:53:04 +0000362def VST1d8 : VST1D<0b0000, "vst1.8", v8i8, int_arm_neon_vst1>;
363def VST1d16 : VST1D<0b0100, "vst1.16", v4i16, int_arm_neon_vst1>;
364def VST1d32 : VST1D<0b1000, "vst1.32", v2i32, int_arm_neon_vst1>;
365def VST1df : VST1D<0b1000, "vst1.32", v2f32, int_arm_neon_vst1>;
366def VST1d64 : VST1D<0b1100, "vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000367
Bob Wilsonb07c1712009-10-07 21:53:04 +0000368def VST1q8 : VST1Q<0b0000, "vst1.8", v16i8, int_arm_neon_vst1>;
369def VST1q16 : VST1Q<0b0100, "vst1.16", v8i16, int_arm_neon_vst1>;
370def VST1q32 : VST1Q<0b1000, "vst1.32", v4i32, int_arm_neon_vst1>;
371def VST1qf : VST1Q<0b1000, "vst1.32", v4f32, int_arm_neon_vst1>;
372def VST1q64 : VST1Q<0b1100, "vst1.64", v2i64, int_arm_neon_vst1>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000373} // hasExtraSrcRegAllocReq
Bob Wilsonb36ec862009-08-06 18:47:44 +0000374
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000375let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000376
Bob Wilsonb36ec862009-08-06 18:47:44 +0000377// VST2 : Vector Store (multiple 2-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000378class VST2D<bits<4> op7_4, string OpcodeStr>
379 : NLdSt<0,0b00,0b1000,op7_4, (outs),
380 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson2a9df472009-08-25 17:46:06 +0000381 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000382class VST2Q<bits<4> op7_4, string OpcodeStr>
383 : NLdSt<0,0b00,0b0011,op7_4, (outs),
384 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
385 IIC_VST,
Bob Wilsond2855752009-10-07 18:47:39 +0000386 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
387 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000388
Bob Wilsonb07c1712009-10-07 21:53:04 +0000389def VST2d8 : VST2D<0b0000, "vst2.8">;
390def VST2d16 : VST2D<0b0100, "vst2.16">;
391def VST2d32 : VST2D<0b1000, "vst2.32">;
Bob Wilson24e04c52009-10-08 00:21:01 +0000392def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
393 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
394 "vst1.64\t\\{$src1,$src2\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000395
Bob Wilsonb07c1712009-10-07 21:53:04 +0000396def VST2q8 : VST2Q<0b0000, "vst2.8">;
397def VST2q16 : VST2Q<0b0100, "vst2.16">;
398def VST2q32 : VST2Q<0b1000, "vst2.32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000399
Bob Wilsonb36ec862009-08-06 18:47:44 +0000400// VST3 : Vector Store (multiple 3-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000401class VST3D<bits<4> op7_4, string OpcodeStr>
402 : NLdSt<0,0b00,0b0100,op7_4, (outs),
403 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson2a9df472009-08-25 17:46:06 +0000404 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000405class VST3WB<bits<4> op7_4, string OpcodeStr>
406 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
407 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson66a70632009-10-07 20:30:08 +0000408 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"),
409 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000410
Bob Wilsonb07c1712009-10-07 21:53:04 +0000411def VST3d8 : VST3D<0b0000, "vst3.8">;
412def VST3d16 : VST3D<0b0100, "vst3.16">;
413def VST3d32 : VST3D<0b1000, "vst3.32">;
Bob Wilson5adf60c2009-10-08 00:28:28 +0000414def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
415 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
416 IIC_VST,
417 "vst1.64\t\\{$src1,$src2,$src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000418
Bob Wilson66a70632009-10-07 20:30:08 +0000419// vst3 to double-spaced even registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000420def VST3q8a : VST3WB<0b0000, "vst3.8">;
421def VST3q16a : VST3WB<0b0100, "vst3.16">;
422def VST3q32a : VST3WB<0b1000, "vst3.32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000423
424// vst3 to double-spaced odd registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000425def VST3q8b : VST3WB<0b0000, "vst3.8">;
426def VST3q16b : VST3WB<0b0100, "vst3.16">;
427def VST3q32b : VST3WB<0b1000, "vst3.32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000428
Bob Wilsonb36ec862009-08-06 18:47:44 +0000429// VST4 : Vector Store (multiple 4-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000430class VST4D<bits<4> op7_4, string OpcodeStr>
431 : NLdSt<0,0b00,0b0000,op7_4, (outs),
432 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
433 IIC_VST,
Bob Wilson2a9df472009-08-25 17:46:06 +0000434 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
435 "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000436class VST4WB<bits<4> op7_4, string OpcodeStr>
437 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
438 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
439 IIC_VST,
Bob Wilson63c90632009-10-07 20:49:18 +0000440 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
441 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000442
Bob Wilsonb07c1712009-10-07 21:53:04 +0000443def VST4d8 : VST4D<0b0000, "vst4.8">;
444def VST4d16 : VST4D<0b0100, "vst4.16">;
445def VST4d32 : VST4D<0b1000, "vst4.32">;
Bob Wilsondeb31412009-10-08 05:18:18 +0000446def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
447 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
448 DPR:$src4), IIC_VST,
449 "vst1.64\t\\{$src1,$src2,$src3,$src4\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000450
Bob Wilson63c90632009-10-07 20:49:18 +0000451// vst4 to double-spaced even registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000452def VST4q8a : VST4WB<0b0000, "vst4.8">;
453def VST4q16a : VST4WB<0b0100, "vst4.16">;
454def VST4q32a : VST4WB<0b1000, "vst4.32">;
Bob Wilson63c90632009-10-07 20:49:18 +0000455
456// vst4 to double-spaced odd registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000457def VST4q8b : VST4WB<0b0000, "vst4.8">;
458def VST4q16b : VST4WB<0b0100, "vst4.16">;
459def VST4q32b : VST4WB<0b1000, "vst4.32">;
460
461// VST1LN : Vector Store (single element from one lane)
462// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000463
Bob Wilson8a3198b2009-09-01 18:51:56 +0000464// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000465class VST2LN<bits<4> op11_8, string OpcodeStr>
Bob Wilson407d5742009-10-21 17:52:34 +0000466 : NLdSt<1,0b00,op11_8,0b0000, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000467 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
David Goodwin127221f2009-09-23 21:38:08 +0000468 IIC_VST,
Bob Wilson8a3198b2009-09-01 18:51:56 +0000469 !strconcat(OpcodeStr, "\t\\{$src1[$lane],$src2[$lane]\\}, $addr"),
470 "", []>;
471
Bob Wilsonb27b51a2009-10-21 17:54:01 +0000472def VST2LNd8 : VST2LN<0b0001, "vst2.8">;
473def VST2LNd16 : VST2LN<0b0101, "vst2.16">;
474def VST2LNd32 : VST2LN<0b1001, "vst2.32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000475
476// vst2 to double-spaced even registers.
Bob Wilsonb27b51a2009-10-21 17:54:01 +0000477def VST2LNq16a: VST2LN<0b0101, "vst2.16">;
478def VST2LNq32a: VST2LN<0b1001, "vst2.32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000479
480// vst2 to double-spaced odd registers.
Bob Wilsonb27b51a2009-10-21 17:54:01 +0000481def VST2LNq16b: VST2LN<0b0101, "vst2.16">;
482def VST2LNq32b: VST2LN<0b1001, "vst2.32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000483
484// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson8cdb2692009-10-08 23:51:31 +0000485class VST3LN<bits<4> op11_8, string OpcodeStr>
Bob Wilson407d5742009-10-21 17:52:34 +0000486 : NLdSt<1,0b00,op11_8,0b0000, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000487 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
488 nohash_imm:$lane), IIC_VST,
Bob Wilson8a3198b2009-09-01 18:51:56 +0000489 !strconcat(OpcodeStr,
490 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane]\\}, $addr"), "", []>;
491
Bob Wilson8cdb2692009-10-08 23:51:31 +0000492def VST3LNd8 : VST3LN<0b0010, "vst3.8">;
493def VST3LNd16 : VST3LN<0b0110, "vst3.16">;
494def VST3LNd32 : VST3LN<0b1010, "vst3.32">;
495
496// vst3 to double-spaced even registers.
497def VST3LNq16a: VST3LN<0b0110, "vst3.16">;
498def VST3LNq32a: VST3LN<0b1010, "vst3.32">;
499
500// vst3 to double-spaced odd registers.
501def VST3LNq16b: VST3LN<0b0110, "vst3.16">;
502def VST3LNq32b: VST3LN<0b1010, "vst3.32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000503
504// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson56311392009-10-09 00:01:36 +0000505class VST4LN<bits<4> op11_8, string OpcodeStr>
Bob Wilson407d5742009-10-21 17:52:34 +0000506 : NLdSt<1,0b00,op11_8,0b0000, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000507 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
508 nohash_imm:$lane), IIC_VST,
Bob Wilson8a3198b2009-09-01 18:51:56 +0000509 !strconcat(OpcodeStr,
510 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane],$src4[$lane]\\}, $addr"),
511 "", []>;
512
Bob Wilson56311392009-10-09 00:01:36 +0000513def VST4LNd8 : VST4LN<0b0011, "vst4.8">;
514def VST4LNd16 : VST4LN<0b0111, "vst4.16">;
515def VST4LNd32 : VST4LN<0b1011, "vst4.32">;
516
517// vst4 to double-spaced even registers.
518def VST4LNq16a: VST4LN<0b0111, "vst4.16">;
519def VST4LNq32a: VST4LN<0b1011, "vst4.32">;
520
521// vst4 to double-spaced odd registers.
522def VST4LNq16b: VST4LN<0b0111, "vst4.16">;
523def VST4LNq32b: VST4LN<0b1011, "vst4.32">;
524
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000525} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000526
Bob Wilson205a5ca2009-07-08 18:11:30 +0000527
Bob Wilson5bafff32009-06-22 23:27:02 +0000528//===----------------------------------------------------------------------===//
529// NEON pattern fragments
530//===----------------------------------------------------------------------===//
531
532// Extract D sub-registers of Q registers.
533// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000534def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000536}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000537def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000539}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000540def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000542}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000543def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000545}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000546def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
547 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
548}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000549
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000550// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000551// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
552def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000554}]>;
555
Bob Wilson5bafff32009-06-22 23:27:02 +0000556// Translate lane numbers from Q registers to D subregs.
557def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000559}]>;
560def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000561 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000562}]>;
563def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000564 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000565}]>;
566
567//===----------------------------------------------------------------------===//
568// Instruction Classes
569//===----------------------------------------------------------------------===//
570
571// Basic 2-register operations, both double- and quad-register.
572class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
573 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
574 ValueType ResTy, ValueType OpTy, SDNode OpNode>
575 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +0000576 (ins DPR:$src), IIC_VUNAD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000577 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
578class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
579 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
580 ValueType ResTy, ValueType OpTy, SDNode OpNode>
581 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +0000582 (ins QPR:$src), IIC_VUNAQ, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000583 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
584
David Goodwin338268c2009-08-10 22:17:39 +0000585// Basic 2-register operations, scalar single-precision.
586class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
587 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
588 ValueType ResTy, ValueType OpTy, SDNode OpNode>
589 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
590 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
David Goodwin127221f2009-09-23 21:38:08 +0000591 IIC_VUNAD, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
David Goodwin338268c2009-08-10 22:17:39 +0000592
593class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
594 : NEONFPPat<(ResTy (OpNode SPR:$a)),
595 (EXTRACT_SUBREG
596 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
597 arm_ssubreg_0)>;
598
Bob Wilson5bafff32009-06-22 23:27:02 +0000599// Basic 2-register intrinsics, both double- and quad-register.
600class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000601 bits<2> op17_16, bits<5> op11_7, bit op4,
602 InstrItinClass itin, string OpcodeStr,
Bob Wilson5bafff32009-06-22 23:27:02 +0000603 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
604 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +0000605 (ins DPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000606 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
607class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000608 bits<2> op17_16, bits<5> op11_7, bit op4,
609 InstrItinClass itin, string OpcodeStr,
Bob Wilson5bafff32009-06-22 23:27:02 +0000610 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
611 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +0000612 (ins QPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000613 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
614
David Goodwin338268c2009-08-10 22:17:39 +0000615// Basic 2-register intrinsics, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000616class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000617 bits<2> op17_16, bits<5> op11_7, bit op4,
618 InstrItinClass itin, string OpcodeStr,
Evan Cheng1d2426c2009-08-07 19:30:41 +0000619 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
620 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000621 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), itin,
Evan Cheng1d2426c2009-08-07 19:30:41 +0000622 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
623
624class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwin53e44712009-08-04 20:39:05 +0000625 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng1d2426c2009-08-07 19:30:41 +0000626 (EXTRACT_SUBREG
627 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
628 arm_ssubreg_0)>;
David Goodwin53e44712009-08-04 20:39:05 +0000629
Bob Wilson5bafff32009-06-22 23:27:02 +0000630// Narrow 2-register intrinsics.
631class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
632 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +0000633 InstrItinClass itin, string OpcodeStr,
634 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000635 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +0000636 (ins QPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000637 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
638
Bob Wilson507df402009-10-21 02:15:46 +0000639// Long 2-register intrinsics (currently only used for VMOVL).
640class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
641 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
642 InstrItinClass itin, string OpcodeStr,
David Goodwin127221f2009-09-23 21:38:08 +0000643 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000644 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +0000645 (ins DPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000646 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
647
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000648// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
649class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
650 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000651 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000652 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
653 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000654class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
655 InstrItinClass itin, string OpcodeStr>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000656 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000657 (ins QPR:$src1, QPR:$src2), itin,
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000658 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
659 "$src1 = $dst1, $src2 = $dst2", []>;
660
Bob Wilson5bafff32009-06-22 23:27:02 +0000661// Basic 3-register operations, both double- and quad-register.
662class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +0000663 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000664 SDNode OpNode, bit Commutable>
665 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000666 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000667 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
668 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
669 let isCommutable = Commutable;
670}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000671class N3VDSL<bits<2> op21_20, bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +0000672 InstrItinClass itin, string OpcodeStr, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000673 : N3V<0, 1, op21_20, op11_8, 1, 0,
674 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000675 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000676 [(set (Ty DPR:$dst),
677 (Ty (ShOp (Ty DPR:$src1),
678 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
679 imm:$lane)))))]> {
680 let isCommutable = 0;
681}
682class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
683 string OpcodeStr, ValueType Ty, SDNode ShOp>
684 : N3V<0, 1, op21_20, op11_8, 1, 0,
685 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000686 IIC_VMULi16D,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000687 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
688 [(set (Ty DPR:$dst),
689 (Ty (ShOp (Ty DPR:$src1),
690 (Ty (NEONvduplane (Ty DPR_8:$src2),
691 imm:$lane)))))]> {
692 let isCommutable = 0;
693}
694
Bob Wilson5bafff32009-06-22 23:27:02 +0000695class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +0000696 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000697 SDNode OpNode, bit Commutable>
698 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000699 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000700 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
701 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
702 let isCommutable = Commutable;
703}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000704class N3VQSL<bits<2> op21_20, bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +0000705 InstrItinClass itin, string OpcodeStr,
706 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000707 : N3V<1, 1, op21_20, op11_8, 1, 0,
708 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000709 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000710 [(set (ResTy QPR:$dst),
711 (ResTy (ShOp (ResTy QPR:$src1),
712 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
713 imm:$lane)))))]> {
714 let isCommutable = 0;
715}
716class N3VQSL16<bits<2> op21_20, bits<4> op11_8,
717 string OpcodeStr, ValueType ResTy, ValueType OpTy, SDNode ShOp>
718 : N3V<1, 1, op21_20, op11_8, 1, 0,
719 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000720 IIC_VMULi16Q,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000721 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
722 [(set (ResTy QPR:$dst),
723 (ResTy (ShOp (ResTy QPR:$src1),
724 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
725 imm:$lane)))))]> {
726 let isCommutable = 0;
727}
Bob Wilson5bafff32009-06-22 23:27:02 +0000728
David Goodwin42a83f22009-08-04 17:53:06 +0000729// Basic 3-register operations, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000730class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
731 string OpcodeStr, ValueType ResTy, ValueType OpTy,
732 SDNode OpNode, bit Commutable>
733 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000734 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
Evan Cheng1d2426c2009-08-07 19:30:41 +0000735 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
736 let isCommutable = Commutable;
737}
738class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwin42a83f22009-08-04 17:53:06 +0000739 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng1d2426c2009-08-07 19:30:41 +0000740 (EXTRACT_SUBREG
741 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
742 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
743 arm_ssubreg_0)>;
David Goodwin42a83f22009-08-04 17:53:06 +0000744
Bob Wilson5bafff32009-06-22 23:27:02 +0000745// Basic 3-register intrinsics, both double- and quad-register.
746class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000747 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000748 Intrinsic IntOp, bit Commutable>
749 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000750 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000751 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
752 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
753 let isCommutable = Commutable;
754}
David Goodwin658ea602009-09-25 18:38:29 +0000755class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000756 string OpcodeStr, ValueType Ty, Intrinsic IntOp>
757 : N3V<0, 1, op21_20, op11_8, 1, 0,
758 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000759 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000760 [(set (Ty DPR:$dst),
761 (Ty (IntOp (Ty DPR:$src1),
762 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
763 imm:$lane)))))]> {
764 let isCommutable = 0;
765}
David Goodwin658ea602009-09-25 18:38:29 +0000766class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000767 string OpcodeStr, ValueType Ty, Intrinsic IntOp>
768 : N3V<0, 1, op21_20, op11_8, 1, 0,
769 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000770 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000771 [(set (Ty DPR:$dst),
772 (Ty (IntOp (Ty DPR:$src1),
773 (Ty (NEONvduplane (Ty DPR_8:$src2),
774 imm:$lane)))))]> {
775 let isCommutable = 0;
776}
777
Bob Wilson5bafff32009-06-22 23:27:02 +0000778class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000779 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000780 Intrinsic IntOp, bit Commutable>
781 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000782 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000783 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
784 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
785 let isCommutable = Commutable;
786}
David Goodwin658ea602009-09-25 18:38:29 +0000787class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000788 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
789 : N3V<1, 1, op21_20, op11_8, 1, 0,
790 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000791 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000792 [(set (ResTy QPR:$dst),
793 (ResTy (IntOp (ResTy QPR:$src1),
794 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
795 imm:$lane)))))]> {
796 let isCommutable = 0;
797}
David Goodwin658ea602009-09-25 18:38:29 +0000798class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000799 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
800 : N3V<1, 1, op21_20, op11_8, 1, 0,
801 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000802 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000803 [(set (ResTy QPR:$dst),
804 (ResTy (IntOp (ResTy QPR:$src1),
805 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
806 imm:$lane)))))]> {
807 let isCommutable = 0;
808}
Bob Wilson5bafff32009-06-22 23:27:02 +0000809
810// Multiply-Add/Sub operations, both double- and quad-register.
811class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000812 InstrItinClass itin, string OpcodeStr,
813 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000814 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000815 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000816 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
817 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
818 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000819class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000820 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode ShOp>
821 : N3V<0, 1, op21_20, op11_8, 1, 0,
822 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000823 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000824 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
825 [(set (Ty DPR:$dst),
826 (Ty (ShOp (Ty DPR:$src1),
827 (Ty (MulOp DPR:$src2,
828 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
829 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000830class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000831 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode ShOp>
832 : N3V<0, 1, op21_20, op11_8, 1, 0,
833 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000834 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000835 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
836 [(set (Ty DPR:$dst),
837 (Ty (ShOp (Ty DPR:$src1),
838 (Ty (MulOp DPR:$src2,
839 (Ty (NEONvduplane (Ty DPR_8:$src3),
840 imm:$lane)))))))]>;
841
Bob Wilson5bafff32009-06-22 23:27:02 +0000842class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000843 InstrItinClass itin, string OpcodeStr, ValueType Ty,
844 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000845 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000846 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000847 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
848 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
849 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000850class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000851 string OpcodeStr, ValueType ResTy, ValueType OpTy,
852 SDNode MulOp, SDNode ShOp>
853 : N3V<1, 1, op21_20, op11_8, 1, 0,
854 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000855 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000856 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
857 [(set (ResTy QPR:$dst),
858 (ResTy (ShOp (ResTy QPR:$src1),
859 (ResTy (MulOp QPR:$src2,
860 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
861 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000862class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000863 string OpcodeStr, ValueType ResTy, ValueType OpTy,
864 SDNode MulOp, SDNode ShOp>
865 : N3V<1, 1, op21_20, op11_8, 1, 0,
866 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000867 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000868 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
869 [(set (ResTy QPR:$dst),
870 (ResTy (ShOp (ResTy QPR:$src1),
871 (ResTy (MulOp QPR:$src2,
872 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
873 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000874
David Goodwin42a83f22009-08-04 17:53:06 +0000875// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000876class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000877 InstrItinClass itin, string OpcodeStr,
878 ValueType Ty, SDNode MulOp, SDNode OpNode>
Evan Cheng1d2426c2009-08-07 19:30:41 +0000879 : N3V<op24, op23, op21_20, op11_8, 0, op4,
880 (outs DPR_VFP2:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000881 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
Evan Cheng1d2426c2009-08-07 19:30:41 +0000882 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
883
884class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
885 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
886 (EXTRACT_SUBREG
887 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
888 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
889 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
890 arm_ssubreg_0)>;
David Goodwin42a83f22009-08-04 17:53:06 +0000891
Bob Wilson5bafff32009-06-22 23:27:02 +0000892// Neon 3-argument intrinsics, both double- and quad-register.
893// The destination register is also used as the first source operand register.
894class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000895 InstrItinClass itin, string OpcodeStr,
896 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000897 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000898 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000899 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
900 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
901 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
902class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000903 InstrItinClass itin, string OpcodeStr,
904 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000905 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000906 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000907 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
908 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
909 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
910
911// Neon Long 3-argument intrinsic. The destination register is
912// a quad-register and is also used as the first source operand register.
913class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000914 InstrItinClass itin, string OpcodeStr,
915 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000916 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000917 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000918 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
919 [(set QPR:$dst,
920 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000921class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000922 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
923 : N3V<op24, 1, op21_20, op11_8, 1, 0,
924 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000925 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000926 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
927 [(set (ResTy QPR:$dst),
928 (ResTy (IntOp (ResTy QPR:$src1),
929 (OpTy DPR:$src2),
930 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
931 imm:$lane)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000932class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000933 string OpcodeStr, ValueType ResTy, ValueType OpTy,
934 Intrinsic IntOp>
935 : N3V<op24, 1, op21_20, op11_8, 1, 0,
936 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000937 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000938 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
939 [(set (ResTy QPR:$dst),
940 (ResTy (IntOp (ResTy QPR:$src1),
941 (OpTy DPR:$src2),
942 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
943 imm:$lane)))))]>;
944
Bob Wilson5bafff32009-06-22 23:27:02 +0000945
946// Narrowing 3-register intrinsics.
947class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
948 string OpcodeStr, ValueType TyD, ValueType TyQ,
949 Intrinsic IntOp, bit Commutable>
950 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000951 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Bob Wilson5bafff32009-06-22 23:27:02 +0000952 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
953 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
954 let isCommutable = Commutable;
955}
956
957// Long 3-register intrinsics.
958class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000959 InstrItinClass itin, string OpcodeStr, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +0000960 Intrinsic IntOp, bit Commutable>
961 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000962 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000963 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
964 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
965 let isCommutable = Commutable;
966}
David Goodwin658ea602009-09-25 18:38:29 +0000967class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000968 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
969 : N3V<op24, 1, op21_20, op11_8, 1, 0,
970 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000971 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000972 [(set (ResTy QPR:$dst),
973 (ResTy (IntOp (OpTy DPR:$src1),
974 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
975 imm:$lane)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000976class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000977 string OpcodeStr, ValueType ResTy, ValueType OpTy,
978 Intrinsic IntOp>
979 : N3V<op24, 1, op21_20, op11_8, 1, 0,
980 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000981 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000982 [(set (ResTy QPR:$dst),
983 (ResTy (IntOp (OpTy DPR:$src1),
984 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
985 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000986
987// Wide 3-register intrinsics.
988class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
989 string OpcodeStr, ValueType TyQ, ValueType TyD,
990 Intrinsic IntOp, bit Commutable>
991 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000992 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Bob Wilson5bafff32009-06-22 23:27:02 +0000993 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
994 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
995 let isCommutable = Commutable;
996}
997
998// Pairwise long 2-register intrinsics, both double- and quad-register.
999class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1000 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1001 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1002 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001003 (ins DPR:$src), IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001004 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1005class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1006 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1007 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1008 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001009 (ins QPR:$src), IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001010 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1011
1012// Pairwise long 2-register accumulate intrinsics,
1013// both double- and quad-register.
1014// The destination register is also used as the first source operand register.
1015class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1016 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1017 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1018 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001019 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001020 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
1021 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1022class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1023 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1024 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1025 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001026 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001027 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
1028 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1029
1030// Shift by immediate,
1031// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001032class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1033 InstrItinClass itin, string OpcodeStr, ValueType Ty, SDNode OpNode>
1034 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001035 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +00001036 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1037 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001038class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1039 InstrItinClass itin, string OpcodeStr, ValueType Ty, SDNode OpNode>
1040 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001041 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +00001042 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1043 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1044
1045// Long shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001046class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1047 string OpcodeStr, ValueType ResTy, ValueType OpTy, SDNode OpNode>
1048 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001049 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001050 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1051 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1052 (i32 imm:$SIMM))))]>;
1053
1054// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001055class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1056 InstrItinClass itin, string OpcodeStr,
David Goodwin658ea602009-09-25 18:38:29 +00001057 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001058 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001059 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +00001060 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1061 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1062 (i32 imm:$SIMM))))]>;
1063
1064// Shift right by immediate and accumulate,
1065// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001066class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1067 string OpcodeStr, ValueType Ty, SDNode ShOp>
1068 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1069 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001070 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1071 [(set DPR:$dst, (Ty (add DPR:$src1,
1072 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001073class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1074 string OpcodeStr, ValueType Ty, SDNode ShOp>
1075 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1076 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001077 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1078 [(set QPR:$dst, (Ty (add QPR:$src1,
1079 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1080
1081// Shift by immediate and insert,
1082// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001083class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1084 string OpcodeStr, ValueType Ty, SDNode ShOp>
1085 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1086 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001087 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1088 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001089class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1090 string OpcodeStr, ValueType Ty, SDNode ShOp>
1091 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1092 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001093 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1094 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1095
1096// Convert, with fractional bits immediate,
1097// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001098class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1099 string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001100 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001101 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001102 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001103 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1104 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001105class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1106 string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001107 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001108 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001109 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001110 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1111 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1112
1113//===----------------------------------------------------------------------===//
1114// Multiclasses
1115//===----------------------------------------------------------------------===//
1116
Bob Wilson916ac5b2009-10-03 04:44:16 +00001117// Abbreviations used in multiclass suffixes:
1118// Q = quarter int (8 bit) elements
1119// H = half int (16 bit) elements
1120// S = single int (32 bit) elements
1121// D = double int (64 bit) elements
1122
Bob Wilson5bafff32009-06-22 23:27:02 +00001123// Neon 3-register vector operations.
1124
1125// First with only element sizes of 8, 16 and 32 bits:
1126multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001127 InstrItinClass itinD16, InstrItinClass itinD32,
1128 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001129 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
1130 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001131 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
1132 !strconcat(OpcodeStr, "8"), v8i8, v8i8, OpNode, Commutable>;
1133 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
1134 !strconcat(OpcodeStr, "16"), v4i16, v4i16, OpNode, Commutable>;
1135 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
1136 !strconcat(OpcodeStr, "32"), v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001137
1138 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001139 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
1140 !strconcat(OpcodeStr, "8"), v16i8, v16i8, OpNode, Commutable>;
1141 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
1142 !strconcat(OpcodeStr, "16"), v8i16, v8i16, OpNode, Commutable>;
1143 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
1144 !strconcat(OpcodeStr, "32"), v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001145}
1146
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001147multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
1148 def v4i16 : N3VDSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001149 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001150 def v8i16 : N3VQSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v8i16, v4i16, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001151 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, !strconcat(OpcodeStr, "32"), v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001152}
1153
Bob Wilson5bafff32009-06-22 23:27:02 +00001154// ....then also with element size 64 bits:
1155multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001156 InstrItinClass itinD, InstrItinClass itinQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001157 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001158 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
1159 OpcodeStr, OpNode, Commutable> {
1160 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
1161 !strconcat(OpcodeStr, "64"), v1i64, v1i64, OpNode, Commutable>;
1162 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
1163 !strconcat(OpcodeStr, "64"), v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001164}
1165
1166
1167// Neon Narrowing 2-register vector intrinsics,
1168// source operand element sizes of 16, 32 and 64 bits:
1169multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001170 bits<5> op11_7, bit op6, bit op4,
1171 InstrItinClass itin, string OpcodeStr,
Bob Wilson5bafff32009-06-22 23:27:02 +00001172 Intrinsic IntOp> {
1173 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001174 itin, !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001175 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001176 itin, !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001177 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001178 itin, !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001179}
1180
1181
1182// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1183// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001184multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1185 string OpcodeStr, Intrinsic IntOp> {
1186 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1187 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
1188 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1189 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
1190 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1191 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001192}
1193
1194
1195// Neon 3-register vector intrinsics.
1196
1197// First with only element sizes of 16 and 32 bits:
1198multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001199 InstrItinClass itinD16, InstrItinClass itinD32,
1200 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001201 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1202 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001203 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16, !strconcat(OpcodeStr,"16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001204 v4i16, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001205 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32, !strconcat(OpcodeStr,"32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001206 v2i32, v2i32, IntOp, Commutable>;
1207
1208 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001209 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16, !strconcat(OpcodeStr,"16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001210 v8i16, v8i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001211 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32, !strconcat(OpcodeStr,"32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001212 v4i32, v4i32, IntOp, Commutable>;
1213}
1214
David Goodwin658ea602009-09-25 18:38:29 +00001215multiclass N3VIntSL_HS<bits<4> op11_8,
1216 InstrItinClass itinD16, InstrItinClass itinD32,
1217 InstrItinClass itinQ16, InstrItinClass itinQ32,
1218 string OpcodeStr, Intrinsic IntOp> {
1219 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, !strconcat(OpcodeStr, "16"), v4i16, IntOp>;
1220 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, !strconcat(OpcodeStr, "32"), v2i32, IntOp>;
1221 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, !strconcat(OpcodeStr, "16"), v8i16, v4i16, IntOp>;
1222 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, !strconcat(OpcodeStr, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001223}
1224
Bob Wilson5bafff32009-06-22 23:27:02 +00001225// ....then also with element size of 8 bits:
1226multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001227 InstrItinClass itinD16, InstrItinClass itinD32,
1228 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001229 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001230 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
1231 OpcodeStr, IntOp, Commutable> {
1232 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
1233 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp, Commutable>;
1234 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
1235 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001236}
1237
1238// ....then also with element size of 64 bits:
1239multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001240 InstrItinClass itinD16, InstrItinClass itinD32,
1241 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001242 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001243 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
1244 OpcodeStr, IntOp, Commutable> {
1245 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
1246 !strconcat(OpcodeStr,"64"), v1i64, v1i64, IntOp, Commutable>;
1247 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
1248 !strconcat(OpcodeStr,"64"), v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001249}
1250
1251
1252// Neon Narrowing 3-register vector intrinsics,
1253// source operand element sizes of 16, 32 and 64 bits:
1254multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1255 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1256 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
1257 v8i8, v8i16, IntOp, Commutable>;
1258 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
1259 v4i16, v4i32, IntOp, Commutable>;
1260 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
1261 v2i32, v2i64, IntOp, Commutable>;
1262}
1263
1264
1265// Neon Long 3-register vector intrinsics.
1266
1267// First with only element sizes of 16 and 32 bits:
1268multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001269 InstrItinClass itin, string OpcodeStr,
1270 Intrinsic IntOp, bit Commutable = 0> {
1271 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
1272 !strconcat(OpcodeStr,"16"), v4i32, v4i16, IntOp, Commutable>;
1273 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
1274 !strconcat(OpcodeStr,"32"), v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001275}
1276
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001277multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00001278 InstrItinClass itin, string OpcodeStr, Intrinsic IntOp> {
1279 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001280 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001281 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001282 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1283}
1284
Bob Wilson5bafff32009-06-22 23:27:02 +00001285// ....then also with element size of 8 bits:
1286multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001287 InstrItinClass itin, string OpcodeStr,
1288 Intrinsic IntOp, bit Commutable = 0>
1289 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, IntOp, Commutable> {
1290 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
1291 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001292}
1293
1294
1295// Neon Wide 3-register vector intrinsics,
1296// source operand element sizes of 8, 16 and 32 bits:
1297multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1298 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1299 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
1300 v8i16, v8i8, IntOp, Commutable>;
1301 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
1302 v4i32, v4i16, IntOp, Commutable>;
1303 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
1304 v2i64, v2i32, IntOp, Commutable>;
1305}
1306
1307
1308// Neon Multiply-Op vector operations,
1309// element sizes of 8, 16 and 32 bits:
1310multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001311 InstrItinClass itinD16, InstrItinClass itinD32,
1312 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001313 string OpcodeStr, SDNode OpNode> {
1314 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001315 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilson5bafff32009-06-22 23:27:02 +00001316 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001317 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson5bafff32009-06-22 23:27:02 +00001318 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001319 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001320 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
1321
1322 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001323 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson5bafff32009-06-22 23:27:02 +00001324 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001325 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson5bafff32009-06-22 23:27:02 +00001326 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001327 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001328 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
1329}
1330
David Goodwin658ea602009-09-25 18:38:29 +00001331multiclass N3VMulOpSL_HS<bits<4> op11_8,
1332 InstrItinClass itinD16, InstrItinClass itinD32,
1333 InstrItinClass itinQ16, InstrItinClass itinQ32,
1334 string OpcodeStr, SDNode ShOp> {
1335 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001336 !strconcat(OpcodeStr, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001337 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001338 !strconcat(OpcodeStr, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001339 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001340 !strconcat(OpcodeStr, "16"), v8i16, v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001341 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001342 !strconcat(OpcodeStr, "32"), v4i32, v2i32, mul, ShOp>;
1343}
Bob Wilson5bafff32009-06-22 23:27:02 +00001344
1345// Neon 3-argument intrinsics,
1346// element sizes of 8, 16 and 32 bits:
1347multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1348 string OpcodeStr, Intrinsic IntOp> {
1349 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001350 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001351 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001352 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001353 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001354 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001355 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
1356
1357 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001358 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilson5bafff32009-06-22 23:27:02 +00001359 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001360 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilson5bafff32009-06-22 23:27:02 +00001361 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001362 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilson5bafff32009-06-22 23:27:02 +00001363 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
1364}
1365
1366
1367// Neon Long 3-argument intrinsics.
1368
1369// First with only element sizes of 16 and 32 bits:
1370multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
1371 string OpcodeStr, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001372 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001373 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001374 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001375 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1376}
1377
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001378multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
1379 string OpcodeStr, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001380 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001381 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001382 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001383 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1384}
1385
Bob Wilson5bafff32009-06-22 23:27:02 +00001386// ....then also with element size of 8 bits:
1387multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1388 string OpcodeStr, Intrinsic IntOp>
1389 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001390 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001391 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
1392}
1393
1394
1395// Neon 2-register vector intrinsics,
1396// element sizes of 8, 16 and 32 bits:
1397multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001398 bits<5> op11_7, bit op4,
1399 InstrItinClass itinD, InstrItinClass itinQ,
1400 string OpcodeStr, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001401 // 64-bit vector types.
1402 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001403 itinD, !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001404 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001405 itinD, !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001406 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001407 itinD, !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001408
1409 // 128-bit vector types.
1410 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001411 itinQ, !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001412 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001413 itinQ, !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001414 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001415 itinQ, !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001416}
1417
1418
1419// Neon Pairwise long 2-register intrinsics,
1420// element sizes of 8, 16 and 32 bits:
1421multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1422 bits<5> op11_7, bit op4,
1423 string OpcodeStr, Intrinsic IntOp> {
1424 // 64-bit vector types.
1425 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1426 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1427 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1428 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1429 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1430 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1431
1432 // 128-bit vector types.
1433 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1434 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1435 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1436 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1437 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1438 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1439}
1440
1441
1442// Neon Pairwise long 2-register accumulate intrinsics,
1443// element sizes of 8, 16 and 32 bits:
1444multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1445 bits<5> op11_7, bit op4,
1446 string OpcodeStr, Intrinsic IntOp> {
1447 // 64-bit vector types.
1448 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1449 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1450 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1451 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1452 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1453 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1454
1455 // 128-bit vector types.
1456 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1457 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1458 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1459 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1460 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1461 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1462}
1463
1464
1465// Neon 2-register vector shift by immediate,
1466// element sizes of 8, 16, 32 and 64 bits:
1467multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001468 InstrItinClass itin, string OpcodeStr, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001469 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001470 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
1471 !strconcat(OpcodeStr, "8"), v8i8, OpNode> {
1472 let Inst{21-19} = 0b001; // imm6 = 001xxx
1473 }
1474 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
1475 !strconcat(OpcodeStr, "16"), v4i16, OpNode> {
1476 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1477 }
1478 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
1479 !strconcat(OpcodeStr, "32"), v2i32, OpNode> {
1480 let Inst{21} = 0b1; // imm6 = 1xxxxx
1481 }
1482 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Bob Wilson5bafff32009-06-22 23:27:02 +00001483 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001484 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001485
1486 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001487 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
1488 !strconcat(OpcodeStr, "8"), v16i8, OpNode> {
1489 let Inst{21-19} = 0b001; // imm6 = 001xxx
1490 }
1491 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
1492 !strconcat(OpcodeStr, "16"), v8i16, OpNode> {
1493 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1494 }
1495 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
1496 !strconcat(OpcodeStr, "32"), v4i32, OpNode> {
1497 let Inst{21} = 0b1; // imm6 = 1xxxxx
1498 }
1499 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Bob Wilson5bafff32009-06-22 23:27:02 +00001500 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001501 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001502}
1503
1504
1505// Neon Shift-Accumulate vector operations,
1506// element sizes of 8, 16, 32 and 64 bits:
1507multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1508 string OpcodeStr, SDNode ShOp> {
1509 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001510 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
1511 !strconcat(OpcodeStr, "8"), v8i8, ShOp> {
1512 let Inst{21-19} = 0b001; // imm6 = 001xxx
1513 }
1514 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
1515 !strconcat(OpcodeStr, "16"), v4i16, ShOp> {
1516 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1517 }
1518 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
1519 !strconcat(OpcodeStr, "32"), v2i32, ShOp> {
1520 let Inst{21} = 0b1; // imm6 = 1xxxxx
1521 }
1522 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Bob Wilson5bafff32009-06-22 23:27:02 +00001523 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001524 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001525
1526 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001527 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
1528 !strconcat(OpcodeStr, "8"), v16i8, ShOp> {
1529 let Inst{21-19} = 0b001; // imm6 = 001xxx
1530 }
1531 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
1532 !strconcat(OpcodeStr, "16"), v8i16, ShOp> {
1533 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1534 }
1535 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
1536 !strconcat(OpcodeStr, "32"), v4i32, ShOp> {
1537 let Inst{21} = 0b1; // imm6 = 1xxxxx
1538 }
1539 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Bob Wilson5bafff32009-06-22 23:27:02 +00001540 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001541 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001542}
1543
1544
1545// Neon Shift-Insert vector operations,
1546// element sizes of 8, 16, 32 and 64 bits:
1547multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1548 string OpcodeStr, SDNode ShOp> {
1549 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001550 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
1551 !strconcat(OpcodeStr, "8"), v8i8, ShOp> {
1552 let Inst{21-19} = 0b001; // imm6 = 001xxx
1553 }
1554 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
1555 !strconcat(OpcodeStr, "16"), v4i16, ShOp> {
1556 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1557 }
1558 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
1559 !strconcat(OpcodeStr, "32"), v2i32, ShOp> {
1560 let Inst{21} = 0b1; // imm6 = 1xxxxx
1561 }
1562 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Bob Wilson5bafff32009-06-22 23:27:02 +00001563 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001564 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001565
1566 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001567 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
1568 !strconcat(OpcodeStr, "8"), v16i8, ShOp> {
1569 let Inst{21-19} = 0b001; // imm6 = 001xxx
1570 }
1571 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
1572 !strconcat(OpcodeStr, "16"), v8i16, ShOp> {
1573 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1574 }
1575 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
1576 !strconcat(OpcodeStr, "32"), v4i32, ShOp> {
1577 let Inst{21} = 0b1; // imm6 = 1xxxxx
1578 }
1579 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Bob Wilson5bafff32009-06-22 23:27:02 +00001580 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001581 // imm6 = xxxxxx
1582}
1583
1584// Neon Shift Long operations,
1585// element sizes of 8, 16, 32 bits:
1586multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
1587 bit op4, string OpcodeStr, SDNode OpNode> {
1588 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
1589 !strconcat(OpcodeStr, "8"), v8i16, v8i8, OpNode> {
1590 let Inst{21-19} = 0b001; // imm6 = 001xxx
1591 }
1592 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
1593 !strconcat(OpcodeStr, "16"), v4i32, v4i16, OpNode> {
1594 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1595 }
1596 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
1597 !strconcat(OpcodeStr, "32"), v2i64, v2i32, OpNode> {
1598 let Inst{21} = 0b1; // imm6 = 1xxxxx
1599 }
1600}
1601
1602// Neon Shift Narrow operations,
1603// element sizes of 16, 32, 64 bits:
1604multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
1605 bit op4, InstrItinClass itin, string OpcodeStr,
1606 SDNode OpNode> {
1607 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
1608 !strconcat(OpcodeStr, "16"), v8i8, v8i16, OpNode> {
1609 let Inst{21-19} = 0b001; // imm6 = 001xxx
1610 }
1611 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
1612 !strconcat(OpcodeStr, "32"), v4i16, v4i32, OpNode> {
1613 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1614 }
1615 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
1616 !strconcat(OpcodeStr, "64"), v2i32, v2i64, OpNode> {
1617 let Inst{21} = 0b1; // imm6 = 1xxxxx
1618 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001619}
1620
1621//===----------------------------------------------------------------------===//
1622// Instruction Definitions.
1623//===----------------------------------------------------------------------===//
1624
1625// Vector Add Operations.
1626
1627// VADD : Vector Add (integer and floating-point)
David Goodwin127221f2009-09-23 21:38:08 +00001628defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd.i", add, 1>;
1629def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd.f32", v2f32, v2f32, fadd, 1>;
1630def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd.f32", v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001631// VADDL : Vector Add Long (Q = D + D)
David Goodwin658ea602009-09-25 18:38:29 +00001632defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl.s", int_arm_neon_vaddls, 1>;
1633defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl.u", int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001634// VADDW : Vector Add Wide (Q = Q + D)
1635defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1636defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1637// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001638defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1639 IIC_VBINi4Q, "vhadd.s", int_arm_neon_vhadds, 1>;
1640defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1641 IIC_VBINi4Q, "vhadd.u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001642// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001643defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1644 IIC_VBINi4Q, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1645defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1646 IIC_VBINi4Q, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001647// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00001648defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1649 IIC_VBINi4Q, "vqadd.s", int_arm_neon_vqadds, 1>;
1650defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1651 IIC_VBINi4Q, "vqadd.u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001652// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1653defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1654// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1655defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1656
1657// Vector Multiply Operations.
1658
1659// VMUL : Vector Multiply (integer, polynomial and floating-point)
David Goodwin127221f2009-09-23 21:38:08 +00001660defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, IIC_VMULi16Q,
1661 IIC_VMULi32Q, "vmul.i", mul, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001662def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul.p8", v8i8, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00001663 int_arm_neon_vmulp, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001664def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul.p8", v16i8, v16i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00001665 int_arm_neon_vmulp, 1>;
David Goodwin127221f2009-09-23 21:38:08 +00001666def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul.f32", v2f32, v2f32, fmul, 1>;
1667def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul.f32", v4f32, v4f32, fmul, 1>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001668defm VMULsl : N3VSL_HS<0b1000, "vmul.i", mul>;
David Goodwin658ea602009-09-25 18:38:29 +00001669def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul.f32", v2f32, fmul>;
1670def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul.f32", v4f32, v2f32, fmul>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001671def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1672 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1673 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1674 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1675 (DSubReg_i16_reg imm:$lane))),
1676 (SubReg_i16_lane imm:$lane)))>;
1677def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1678 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1679 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1680 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1681 (DSubReg_i32_reg imm:$lane))),
1682 (SubReg_i32_lane imm:$lane)))>;
1683def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
1684 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
1685 (v4f32 (VMULslfq (v4f32 QPR:$src1),
1686 (v2f32 (EXTRACT_SUBREG QPR:$src2,
1687 (DSubReg_i32_reg imm:$lane))),
1688 (SubReg_i32_lane imm:$lane)))>;
1689
Bob Wilson5bafff32009-06-22 23:27:02 +00001690// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001691defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1692 IIC_VMULi16Q, IIC_VMULi32Q,
1693 "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1694defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
1695 IIC_VMULi16Q, IIC_VMULi32Q,
1696 "vqdmulh.s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001697def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
1698 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1699 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
1700 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1701 (DSubReg_i16_reg imm:$lane))),
1702 (SubReg_i16_lane imm:$lane)))>;
1703def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
1704 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1705 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
1706 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1707 (DSubReg_i32_reg imm:$lane))),
1708 (SubReg_i32_lane imm:$lane)))>;
1709
Bob Wilson5bafff32009-06-22 23:27:02 +00001710// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001711defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1712 IIC_VMULi16Q, IIC_VMULi32Q,
1713 "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1714defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
1715 IIC_VMULi16Q, IIC_VMULi32Q,
1716 "vqrdmulh.s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001717def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
1718 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1719 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
1720 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1721 (DSubReg_i16_reg imm:$lane))),
1722 (SubReg_i16_lane imm:$lane)))>;
1723def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
1724 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1725 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
1726 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1727 (DSubReg_i32_reg imm:$lane))),
1728 (SubReg_i32_lane imm:$lane)))>;
1729
Bob Wilson5bafff32009-06-22 23:27:02 +00001730// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
David Goodwin658ea602009-09-25 18:38:29 +00001731defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull.s", int_arm_neon_vmulls, 1>;
1732defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull.u", int_arm_neon_vmullu, 1>;
1733def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull.p8", v8i16, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00001734 int_arm_neon_vmullp, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001735defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull.s", int_arm_neon_vmulls>;
1736defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull.u", int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001737
Bob Wilson5bafff32009-06-22 23:27:02 +00001738// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
David Goodwin658ea602009-09-25 18:38:29 +00001739defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1740defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull.s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001741
1742// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1743
1744// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00001745defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
1746 IIC_VMACi16Q, IIC_VMACi32Q, "vmla.i", add>;
1747def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla.f32", v2f32, fmul, fadd>;
1748def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla.f32", v4f32, fmul, fadd>;
1749defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
1750 IIC_VMACi16Q, IIC_VMACi32Q, "vmla.i", add>;
1751def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla.f32", v2f32, fmul, fadd>;
1752def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla.f32", v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001753
1754def : Pat<(v8i16 (add (v8i16 QPR:$src1),
1755 (mul (v8i16 QPR:$src2),
1756 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1757 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1),
1758 (v8i16 QPR:$src2),
1759 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1760 (DSubReg_i16_reg imm:$lane))),
1761 (SubReg_i16_lane imm:$lane)))>;
1762
1763def : Pat<(v4i32 (add (v4i32 QPR:$src1),
1764 (mul (v4i32 QPR:$src2),
1765 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1766 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1),
1767 (v4i32 QPR:$src2),
1768 (v2i32 (EXTRACT_SUBREG QPR:$src3,
1769 (DSubReg_i32_reg imm:$lane))),
1770 (SubReg_i32_lane imm:$lane)))>;
1771
1772def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
1773 (fmul (v4f32 QPR:$src2),
1774 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1775 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
1776 (v4f32 QPR:$src2),
1777 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1778 (DSubReg_i32_reg imm:$lane))),
1779 (SubReg_i32_lane imm:$lane)))>;
1780
Bob Wilson5bafff32009-06-22 23:27:02 +00001781// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1782defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1783defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001784
1785defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal.s", int_arm_neon_vmlals>;
1786defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal.u", int_arm_neon_vmlalu>;
1787
Bob Wilson5bafff32009-06-22 23:27:02 +00001788// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1789defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001790defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal.s", int_arm_neon_vqdmlal>;
1791
Bob Wilson5bafff32009-06-22 23:27:02 +00001792// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00001793defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
David Goodwin658ea602009-09-25 18:38:29 +00001794 IIC_VMACi16Q, IIC_VMACi32Q, "vmls.i", sub>;
1795def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls.f32", v2f32, fmul, fsub>;
1796def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls.f32", v4f32, fmul, fsub>;
1797defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
1798 IIC_VMACi16Q, IIC_VMACi32Q, "vmls.i", sub>;
1799def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls.f32", v2f32, fmul, fsub>;
1800def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls.f32", v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001801
1802def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
1803 (mul (v8i16 QPR:$src2),
1804 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1805 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1),
1806 (v8i16 QPR:$src2),
1807 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1808 (DSubReg_i16_reg imm:$lane))),
1809 (SubReg_i16_lane imm:$lane)))>;
1810
1811def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
1812 (mul (v4i32 QPR:$src2),
1813 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1814 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1),
1815 (v4i32 QPR:$src2),
1816 (v2i32 (EXTRACT_SUBREG QPR:$src3,
1817 (DSubReg_i32_reg imm:$lane))),
1818 (SubReg_i32_lane imm:$lane)))>;
1819
1820def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
1821 (fmul (v4f32 QPR:$src2),
1822 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1823 (v4f32 (VMLSslfq (v4f32 QPR:$src1),
1824 (v4f32 QPR:$src2),
1825 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1826 (DSubReg_i32_reg imm:$lane))),
1827 (SubReg_i32_lane imm:$lane)))>;
1828
Bob Wilson5bafff32009-06-22 23:27:02 +00001829// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1830defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1831defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001832
1833defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl.s", int_arm_neon_vmlsls>;
1834defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl.u", int_arm_neon_vmlslu>;
1835
Bob Wilson5bafff32009-06-22 23:27:02 +00001836// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1837defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001838defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001839
1840// Vector Subtract Operations.
1841
1842// VSUB : Vector Subtract (integer and floating-point)
David Goodwin127221f2009-09-23 21:38:08 +00001843defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, "vsub.i", sub, 0>;
1844def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub.f32", v2f32, v2f32, fsub, 0>;
1845def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub.f32", v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001846// VSUBL : Vector Subtract Long (Q = D - D)
David Goodwin658ea602009-09-25 18:38:29 +00001847defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl.s", int_arm_neon_vsubls, 1>;
1848defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl.u", int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001849// VSUBW : Vector Subtract Wide (Q = Q - D)
1850defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1851defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1852// VHSUB : Vector Halving Subtract
David Goodwin658ea602009-09-25 18:38:29 +00001853defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1854 IIC_VBINi4Q, "vhsub.s", int_arm_neon_vhsubs, 0>;
1855defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1856 IIC_VBINi4Q, "vhsub.u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001857// VQSUB : Vector Saturing Subtract
David Goodwin658ea602009-09-25 18:38:29 +00001858defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1859 IIC_VBINi4Q, "vqsub.s", int_arm_neon_vqsubs, 0>;
1860defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1861 IIC_VBINi4Q, "vqsub.u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001862// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1863defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1864// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1865defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1866
1867// Vector Comparisons.
1868
1869// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00001870defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1871 IIC_VBINi4Q, "vceq.i", NEONvceq, 1>;
1872def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1873def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001874// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00001875defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1876 IIC_VBINi4Q, "vcge.s", NEONvcge, 0>;
1877defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1878 IIC_VBINi4Q, "vcge.u", NEONvcgeu, 0>;
1879def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1880def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001881// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00001882defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1883 IIC_VBINi4Q, "vcgt.s", NEONvcgt, 0>;
1884defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1885 IIC_VBINi4Q, "vcgt.u", NEONvcgtu, 0>;
1886def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1887def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001888// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
David Goodwin658ea602009-09-25 18:38:29 +00001889def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge.f32", v2i32, v2f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001890 int_arm_neon_vacged, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00001891def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge.f32", v4i32, v4f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001892 int_arm_neon_vacgeq, 0>;
1893// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
David Goodwin658ea602009-09-25 18:38:29 +00001894def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt.f32", v2i32, v2f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001895 int_arm_neon_vacgtd, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00001896def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt.f32", v4i32, v4f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001897 int_arm_neon_vacgtq, 0>;
1898// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00001899defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1900 IIC_VBINi4Q, "vtst.i", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001901
1902// Vector Bitwise Operations.
1903
1904// VAND : Vector Bitwise AND
David Goodwin127221f2009-09-23 21:38:08 +00001905def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", v2i32, v2i32, and, 1>;
1906def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001907
1908// VEOR : Vector Bitwise Exclusive OR
David Goodwin127221f2009-09-23 21:38:08 +00001909def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", v2i32, v2i32, xor, 1>;
1910def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001911
1912// VORR : Vector Bitwise OR
David Goodwin127221f2009-09-23 21:38:08 +00001913def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", v2i32, v2i32, or, 1>;
1914def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001915
1916// VBIC : Vector Bitwise Bit Clear (AND NOT)
1917def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00001918 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001919 "vbic\t$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00001920 [(set DPR:$dst, (v2i32 (and DPR:$src1,
1921 (vnot_conv DPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001922def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001923 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001924 "vbic\t$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00001925 [(set QPR:$dst, (v4i32 (and QPR:$src1,
1926 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001927
1928// VORN : Vector Bitwise OR NOT
1929def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00001930 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001931 "vorn\t$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00001932 [(set DPR:$dst, (v2i32 (or DPR:$src1,
1933 (vnot_conv DPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001934def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001935 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001936 "vorn\t$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00001937 [(set QPR:$dst, (v4i32 (or QPR:$src1,
1938 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001939
1940// VMVN : Vector Bitwise NOT
1941def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00001942 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001943 "vmvn\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001944 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1945def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00001946 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001947 "vmvn\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001948 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1949def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1950def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1951
1952// VBSL : Vector Bitwise Select
1953def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001954 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001955 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1956 [(set DPR:$dst,
1957 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00001958 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001959def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001960 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001961 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1962 [(set QPR:$dst,
1963 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00001964 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001965
1966// VBIF : Vector Bitwise Insert if False
1967// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1968// VBIT : Vector Bitwise Insert if True
1969// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1970// These are not yet implemented. The TwoAddress pass will not go looking
1971// for equivalent operations with different register constraints; it just
1972// inserts copies.
1973
1974// Vector Absolute Differences.
1975
1976// VABD : Vector Absolute Difference
David Goodwin658ea602009-09-25 18:38:29 +00001977defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1978 IIC_VBINi4Q, "vabd.s", int_arm_neon_vabds, 0>;
1979defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1980 IIC_VBINi4Q, "vabd.u", int_arm_neon_vabdu, 0>;
1981def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND, "vabd.f32", v2f32, v2f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001982 int_arm_neon_vabds, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00001983def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vabd.f32", v4f32, v4f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001984 int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001985
1986// VABDL : Vector Absolute Difference Long (Q = | D - D |)
David Goodwin658ea602009-09-25 18:38:29 +00001987defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q, "vabdl.s", int_arm_neon_vabdls, 0>;
1988defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q, "vabdl.u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001989
1990// VABA : Vector Absolute Difference and Accumulate
Bob Wilson1dd43482009-10-16 03:58:44 +00001991defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba.s", int_arm_neon_vabas>;
1992defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba.u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001993
1994// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1995defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1996defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1997
1998// Vector Maximum and Minimum.
1999
2000// VMAX : Vector Maximum
David Goodwin658ea602009-09-25 18:38:29 +00002001defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2002 IIC_VBINi4Q, "vmax.s", int_arm_neon_vmaxs, 1>;
2003defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2004 IIC_VBINi4Q, "vmax.u", int_arm_neon_vmaxu, 1>;
2005def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax.f32", v2f32, v2f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002006 int_arm_neon_vmaxs, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002007def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax.f32", v4f32, v4f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002008 int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002009
2010// VMIN : Vector Minimum
David Goodwin658ea602009-09-25 18:38:29 +00002011defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2012 IIC_VBINi4Q, "vmin.s", int_arm_neon_vmins, 1>;
2013defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2014 IIC_VBINi4Q, "vmin.u", int_arm_neon_vminu, 1>;
2015def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin.f32", v2f32, v2f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002016 int_arm_neon_vmins, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002017def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin.f32", v4f32, v4f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002018 int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002019
2020// Vector Pairwise Operations.
2021
2022// VPADD : Vector Pairwise Add
David Goodwin658ea602009-09-25 18:38:29 +00002023def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd.i8", v8i8, v8i8,
Bob Wilsonf24bd402009-08-11 01:15:26 +00002024 int_arm_neon_vpadd, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002025def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd.i16", v4i16, v4i16,
Bob Wilsonf24bd402009-08-11 01:15:26 +00002026 int_arm_neon_vpadd, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002027def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd.i32", v2i32, v2i32,
Bob Wilsonf24bd402009-08-11 01:15:26 +00002028 int_arm_neon_vpadd, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002029def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd.f32", v2f32, v2f32,
Bob Wilsonf24bd402009-08-11 01:15:26 +00002030 int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002031
2032// VPADDL : Vector Pairwise Add Long
2033defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
2034 int_arm_neon_vpaddls>;
2035defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
2036 int_arm_neon_vpaddlu>;
2037
2038// VPADAL : Vector Pairwise Add and Accumulate Long
Bob Wilsonb3642dc2009-10-14 21:43:17 +00002039defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002040 int_arm_neon_vpadals>;
Bob Wilsonb3642dc2009-10-14 21:43:17 +00002041defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal.u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002042 int_arm_neon_vpadalu>;
2043
2044// VPMAX : Vector Pairwise Maximum
David Goodwin658ea602009-09-25 18:38:29 +00002045def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax.s8", v8i8, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00002046 int_arm_neon_vpmaxs, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002047def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax.s16", v4i16, v4i16,
Bob Wilson5bafff32009-06-22 23:27:02 +00002048 int_arm_neon_vpmaxs, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002049def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax.s32", v2i32, v2i32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002050 int_arm_neon_vpmaxs, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002051def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax.u8", v8i8, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00002052 int_arm_neon_vpmaxu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002053def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax.u16", v4i16, v4i16,
Bob Wilson5bafff32009-06-22 23:27:02 +00002054 int_arm_neon_vpmaxu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002055def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax.u32", v2i32, v2i32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002056 int_arm_neon_vpmaxu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002057def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax.f32", v2f32, v2f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002058 int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002059
2060// VPMIN : Vector Pairwise Minimum
David Goodwin658ea602009-09-25 18:38:29 +00002061def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin.s8", v8i8, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00002062 int_arm_neon_vpmins, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002063def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin.s16", v4i16, v4i16,
Bob Wilson5bafff32009-06-22 23:27:02 +00002064 int_arm_neon_vpmins, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002065def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin.s32", v2i32, v2i32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002066 int_arm_neon_vpmins, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002067def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin.u8", v8i8, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00002068 int_arm_neon_vpminu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002069def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin.u16", v4i16, v4i16,
Bob Wilson5bafff32009-06-22 23:27:02 +00002070 int_arm_neon_vpminu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002071def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin.u32", v2i32, v2i32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002072 int_arm_neon_vpminu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002073def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin.f32", v2f32, v2f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002074 int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002075
2076// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2077
2078// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002079def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
2080 IIC_VUNAD, "vrecpe.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002081 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002082def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
2083 IIC_VUNAQ, "vrecpe.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002084 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002085def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
2086 IIC_VUNAD, "vrecpe.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002087 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002088def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
2089 IIC_VUNAQ, "vrecpe.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002090 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002091
2092// VRECPS : Vector Reciprocal Step
David Goodwin658ea602009-09-25 18:38:29 +00002093def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, IIC_VRECSD, "vrecps.f32", v2f32, v2f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002094 int_arm_neon_vrecps, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002095def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, IIC_VRECSQ, "vrecps.f32", v4f32, v4f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002096 int_arm_neon_vrecps, 1>;
2097
2098// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002099def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
2100 IIC_VUNAD, "vrsqrte.u32",
2101 v2i32, v2i32, int_arm_neon_vrsqrte>;
2102def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
2103 IIC_VUNAQ, "vrsqrte.u32",
2104 v4i32, v4i32, int_arm_neon_vrsqrte>;
2105def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
2106 IIC_VUNAD, "vrsqrte.f32",
2107 v2f32, v2f32, int_arm_neon_vrsqrte>;
2108def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
2109 IIC_VUNAQ, "vrsqrte.f32",
2110 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002111
2112// VRSQRTS : Vector Reciprocal Square Root Step
David Goodwin658ea602009-09-25 18:38:29 +00002113def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, IIC_VRECSD, "vrsqrts.f32", v2f32, v2f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002114 int_arm_neon_vrsqrts, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002115def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, IIC_VRECSQ, "vrsqrts.f32", v4f32, v4f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002116 int_arm_neon_vrsqrts, 1>;
2117
2118// Vector Shifts.
2119
2120// VSHL : Vector Shift
David Goodwin658ea602009-09-25 18:38:29 +00002121defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2122 IIC_VSHLiQ, "vshl.s", int_arm_neon_vshifts, 0>;
2123defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2124 IIC_VSHLiQ, "vshl.u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002125// VSHL : Vector Shift Left (Immediate)
Jim Grosbachb9d319b2009-10-14 20:31:01 +00002126defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl.i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002127// VSHR : Vector Shift Right (Immediate)
David Goodwin658ea602009-09-25 18:38:29 +00002128defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr.s", NEONvshrs>;
2129defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr.u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002130
2131// VSHLL : Vector Shift Left Long
Bob Wilson507df402009-10-21 02:15:46 +00002132defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll.s", NEONvshlls>;
2133defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll.u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002134
2135// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002136class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
2137 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
2138 ValueType OpTy, SDNode OpNode>
2139 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, ResTy, OpTy, OpNode> {
2140 let Inst{21-16} = op21_16;
2141}
2142def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
2143 v8i16, v8i8, NEONvshlli>;
2144def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
2145 v4i32, v4i16, NEONvshlli>;
2146def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
2147 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002148
2149// VSHRN : Vector Shift Right and Narrow
Bob Wilson507df402009-10-21 02:15:46 +00002150defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn.i", NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002151
2152// VRSHL : Vector Rounding Shift
David Goodwin658ea602009-09-25 18:38:29 +00002153defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2154 IIC_VSHLi4Q, "vrshl.s", int_arm_neon_vrshifts, 0>;
2155defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2156 IIC_VSHLi4Q, "vrshl.u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002157// VRSHR : Vector Rounding Shift Right
David Goodwin658ea602009-09-25 18:38:29 +00002158defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr.s", NEONvrshrs>;
2159defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr.u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002160
2161// VRSHRN : Vector Rounding Shift Right and Narrow
Bob Wilson507df402009-10-21 02:15:46 +00002162defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn.i",
2163 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002164
2165// VQSHL : Vector Saturating Shift
David Goodwin658ea602009-09-25 18:38:29 +00002166defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2167 IIC_VSHLi4Q, "vqshl.s", int_arm_neon_vqshifts, 0>;
2168defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2169 IIC_VSHLi4Q, "vqshl.u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002170// VQSHL : Vector Saturating Shift Left (Immediate)
David Goodwin658ea602009-09-25 18:38:29 +00002171defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl.s", NEONvqshls>;
2172defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl.u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002173// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
David Goodwin658ea602009-09-25 18:38:29 +00002174defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, IIC_VSHLi4D, "vqshlu.s", NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002175
2176// VQSHRN : Vector Saturating Shift Right and Narrow
Bob Wilson507df402009-10-21 02:15:46 +00002177defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn.s",
2178 NEONvqshrns>;
2179defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn.u",
2180 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002181
2182// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Bob Wilson507df402009-10-21 02:15:46 +00002183defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun.s",
2184 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002185
2186// VQRSHL : Vector Saturating Rounding Shift
David Goodwin658ea602009-09-25 18:38:29 +00002187defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2188 IIC_VSHLi4Q, "vqrshl.s", int_arm_neon_vqrshifts, 0>;
2189defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2190 IIC_VSHLi4Q, "vqrshl.u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002191
2192// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Bob Wilson507df402009-10-21 02:15:46 +00002193defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn.s",
2194 NEONvqrshrns>;
2195defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn.u",
2196 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002197
2198// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Bob Wilson507df402009-10-21 02:15:46 +00002199defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun.s",
2200 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002201
2202// VSRA : Vector Shift Right and Accumulate
2203defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
2204defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
2205// VRSRA : Vector Rounding Shift Right and Accumulate
2206defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
2207defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
2208
2209// VSLI : Vector Shift Left and Insert
2210defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
2211// VSRI : Vector Shift Right and Insert
2212defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
2213
2214// Vector Absolute and Saturating Absolute.
2215
2216// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002217defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
2218 IIC_VUNAiD, IIC_VUNAiQ, "vabs.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002219 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002220def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2221 IIC_VUNAD, "vabs.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002222 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002223def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2224 IIC_VUNAQ, "vabs.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002225 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002226
2227// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002228defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
2229 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002230 int_arm_neon_vqabs>;
2231
2232// Vector Negate.
2233
2234def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2235def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2236
2237class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
2238 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002239 IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002240 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
2241class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
2242 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002243 IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002244 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2245
2246// VNEG : Vector Negate
2247def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
2248def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
2249def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
2250def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
2251def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
2252def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
2253
2254// VNEG : Vector Negate (floating-point)
2255def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002256 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002257 "vneg.f32\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002258 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2259def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002260 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002261 "vneg.f32\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002262 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2263
2264def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2265def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2266def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2267def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2268def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2269def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2270
2271// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002272defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
2273 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002274 int_arm_neon_vqneg>;
2275
2276// Vector Bit Counting Operations.
2277
2278// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002279defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
2280 IIC_VCNTiD, IIC_VCNTiQ, "vcls.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002281 int_arm_neon_vcls>;
2282// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002283defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
2284 IIC_VCNTiD, IIC_VCNTiQ, "vclz.i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002285 int_arm_neon_vclz>;
2286// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002287def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
2288 IIC_VCNTiD, "vcnt.8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002289 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002290def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
2291 IIC_VCNTiQ, "vcnt.8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002292 v16i8, v16i8, int_arm_neon_vcnt>;
2293
2294// Vector Move Operations.
2295
2296// VMOV : Vector Move (Register)
2297
2298def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002299 IIC_VMOVD, "vmov\t$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002300def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002301 IIC_VMOVD, "vmov\t$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002302
2303// VMOV : Vector Move (Immediate)
2304
2305// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2306def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2307 return ARM::getVMOVImm(N, 1, *CurDAG);
2308}]>;
2309def vmovImm8 : PatLeaf<(build_vector), [{
2310 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2311}], VMOV_get_imm8>;
2312
2313// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2314def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2315 return ARM::getVMOVImm(N, 2, *CurDAG);
2316}]>;
2317def vmovImm16 : PatLeaf<(build_vector), [{
2318 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2319}], VMOV_get_imm16>;
2320
2321// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2322def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2323 return ARM::getVMOVImm(N, 4, *CurDAG);
2324}]>;
2325def vmovImm32 : PatLeaf<(build_vector), [{
2326 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2327}], VMOV_get_imm32>;
2328
2329// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2330def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2331 return ARM::getVMOVImm(N, 8, *CurDAG);
2332}]>;
2333def vmovImm64 : PatLeaf<(build_vector), [{
2334 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2335}], VMOV_get_imm64>;
2336
2337// Note: Some of the cmode bits in the following VMOV instructions need to
2338// be encoded based on the immed values.
2339
2340def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002341 (ins h8imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002342 "vmov.i8\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002343 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2344def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002345 (ins h8imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002346 "vmov.i8\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002347 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2348
2349def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002350 (ins h16imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002351 "vmov.i16\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002352 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
2353def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002354 (ins h16imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002355 "vmov.i16\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002356 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2357
2358def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002359 (ins h32imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002360 "vmov.i32\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002361 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
2362def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002363 (ins h32imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002364 "vmov.i32\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002365 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2366
2367def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002368 (ins h64imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002369 "vmov.i64\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002370 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2371def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002372 (ins h64imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002373 "vmov.i64\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002374 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2375
2376// VMOV : Vector Get Lane (move scalar to ARM core register)
2377
2378def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002379 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002380 IIC_VMOVSI, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002381 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2382 imm:$lane))]>;
2383def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Bob Wilson4f38b382009-08-21 21:58:55 +00002384 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002385 IIC_VMOVSI, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002386 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2387 imm:$lane))]>;
2388def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002389 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002390 IIC_VMOVSI, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002391 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2392 imm:$lane))]>;
2393def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Bob Wilson4f38b382009-08-21 21:58:55 +00002394 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002395 IIC_VMOVSI, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002396 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2397 imm:$lane))]>;
2398def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002399 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002400 IIC_VMOVSI, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002401 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2402 imm:$lane))]>;
2403// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2404def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2405 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002406 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002407 (SubReg_i8_lane imm:$lane))>;
2408def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2409 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002410 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002411 (SubReg_i16_lane imm:$lane))>;
2412def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2413 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002414 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002415 (SubReg_i8_lane imm:$lane))>;
2416def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2417 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002418 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002419 (SubReg_i16_lane imm:$lane))>;
2420def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2421 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002422 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002423 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002424def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002425 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1), DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002426 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002427def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002428 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1), QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002429 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002430//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002431// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002432def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002433 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002434
2435
2436// VMOV : Vector Set Lane (move ARM core register to scalar)
2437
2438let Constraints = "$src1 = $dst" in {
2439def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002440 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002441 IIC_VMOVISL, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002442 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2443 GPR:$src2, imm:$lane))]>;
2444def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002445 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002446 IIC_VMOVISL, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002447 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2448 GPR:$src2, imm:$lane))]>;
2449def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002450 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002451 IIC_VMOVISL, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002452 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2453 GPR:$src2, imm:$lane))]>;
2454}
2455def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2456 (v16i8 (INSERT_SUBREG QPR:$src1,
2457 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002458 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002459 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002460 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002461def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2462 (v8i16 (INSERT_SUBREG QPR:$src1,
2463 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002464 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002465 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002466 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002467def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2468 (v4i32 (INSERT_SUBREG QPR:$src1,
2469 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002470 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002471 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002472 (DSubReg_i32_reg imm:$lane)))>;
2473
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002474def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002475 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2476 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002477def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002478 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2479 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002480
2481//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002482// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002483def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002484 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002485
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002486def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2487 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2488def : Pat<(v2f64 (scalar_to_vector DPR:$src)),
2489 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2490def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2491 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2492
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00002493def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2494 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2495def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2496 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2497def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2498 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2499
2500def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2501 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2502 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2503 arm_dsubreg_0)>;
2504def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2505 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2506 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2507 arm_dsubreg_0)>;
2508def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2509 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2510 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2511 arm_dsubreg_0)>;
2512
Bob Wilson5bafff32009-06-22 23:27:02 +00002513// VDUP : Vector Duplicate (from ARM core register to all elements)
2514
Bob Wilson5bafff32009-06-22 23:27:02 +00002515class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
2516 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002517 IIC_VMOVIS, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002518 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002519class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
2520 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002521 IIC_VMOVIS, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002522 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002523
2524def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
2525def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
2526def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
2527def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
2528def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
2529def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
2530
2531def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002532 IIC_VMOVIS, "vdup", ".32\t$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002533 [(set DPR:$dst, (v2f32 (NEONvdup
2534 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002535def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002536 IIC_VMOVIS, "vdup", ".32\t$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002537 [(set QPR:$dst, (v4f32 (NEONvdup
2538 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002539
2540// VDUP : Vector Duplicate Lane (from scalar to all elements)
2541
Bob Wilson507df402009-10-21 02:15:46 +00002542class VDUPLND<string OpcodeStr, ValueType Ty>
2543 : N2VDup<0b11, 0b11, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002544 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00002545 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002546 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002547
Bob Wilson507df402009-10-21 02:15:46 +00002548class VDUPLNQ<string OpcodeStr, ValueType ResTy, ValueType OpTy>
2549 : N2VDup<0b11, 0b11, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002550 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00002551 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002552 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002553
Bob Wilson507df402009-10-21 02:15:46 +00002554// Inst{19-16} is partially specified depending on the element size.
2555
2556def VDUPLN8d : VDUPLND<"vdup.8", v8i8> { let Inst{16} = 1; }
2557def VDUPLN16d : VDUPLND<"vdup.16", v4i16> { let Inst{17-16} = 0b10; }
2558def VDUPLN32d : VDUPLND<"vdup.32", v2i32> { let Inst{18-16} = 0b100; }
2559def VDUPLNfd : VDUPLND<"vdup.32", v2f32> { let Inst{18-16} = 0b100; }
2560def VDUPLN8q : VDUPLNQ<"vdup.8", v16i8, v8i8> { let Inst{16} = 1; }
2561def VDUPLN16q : VDUPLNQ<"vdup.16", v8i16, v4i16> { let Inst{17-16} = 0b10; }
2562def VDUPLN32q : VDUPLNQ<"vdup.32", v4i32, v2i32> { let Inst{18-16} = 0b100; }
2563def VDUPLNfq : VDUPLNQ<"vdup.32", v4f32, v2f32> { let Inst{18-16} = 0b100; }
Bob Wilson5bafff32009-06-22 23:27:02 +00002564
Bob Wilson0ce37102009-08-14 05:08:32 +00002565def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2566 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2567 (DSubReg_i8_reg imm:$lane))),
2568 (SubReg_i8_lane imm:$lane)))>;
2569def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2570 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2571 (DSubReg_i16_reg imm:$lane))),
2572 (SubReg_i16_lane imm:$lane)))>;
2573def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2574 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2575 (DSubReg_i32_reg imm:$lane))),
2576 (SubReg_i32_lane imm:$lane)))>;
2577def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2578 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2579 (DSubReg_i32_reg imm:$lane))),
2580 (SubReg_i32_lane imm:$lane)))>;
2581
Bob Wilson507df402009-10-21 02:15:46 +00002582def VDUPfdf : N2VDup<0b11, 0b11, 0b11000, 0, 0,
2583 (outs DPR:$dst), (ins SPR:$src),
2584 IIC_VMOVD, "vdup.32\t$dst, ${src:lane}", "",
2585 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]> {
2586 let Inst{18-16} = 0b100;
2587}
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002588
Bob Wilson507df402009-10-21 02:15:46 +00002589def VDUPfqf : N2VDup<0b11, 0b11, 0b11000, 1, 0,
2590 (outs QPR:$dst), (ins SPR:$src),
2591 IIC_VMOVD, "vdup.32\t$dst, ${src:lane}", "",
2592 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]> {
2593 let Inst{18-16} = 0b100;
2594}
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002595
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002596def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
2597 (INSERT_SUBREG QPR:$src,
2598 (i64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2599 (DSubReg_f64_other_reg imm:$lane))>;
2600def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
2601 (INSERT_SUBREG QPR:$src,
2602 (f64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2603 (DSubReg_f64_other_reg imm:$lane))>;
2604
Bob Wilson5bafff32009-06-22 23:27:02 +00002605// VMOVN : Vector Narrowing Move
David Goodwin127221f2009-09-23 21:38:08 +00002606defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD, "vmovn.i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002607 int_arm_neon_vmovn>;
2608// VQMOVN : Vector Saturating Narrowing Move
David Goodwin127221f2009-09-23 21:38:08 +00002609defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, "vqmovn.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002610 int_arm_neon_vqmovns>;
David Goodwin127221f2009-09-23 21:38:08 +00002611defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, "vqmovn.u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002612 int_arm_neon_vqmovnu>;
David Goodwin127221f2009-09-23 21:38:08 +00002613defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, "vqmovun.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002614 int_arm_neon_vqmovnsu>;
2615// VMOVL : Vector Lengthening Move
Bob Wilson507df402009-10-21 02:15:46 +00002616defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl.s", int_arm_neon_vmovls>;
2617defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl.u", int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002618
2619// Vector Conversions.
2620
2621// VCVT : Vector Convert Between Floating-Point and Integers
2622def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2623 v2i32, v2f32, fp_to_sint>;
2624def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2625 v2i32, v2f32, fp_to_uint>;
2626def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2627 v2f32, v2i32, sint_to_fp>;
2628def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2629 v2f32, v2i32, uint_to_fp>;
2630
2631def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2632 v4i32, v4f32, fp_to_sint>;
2633def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2634 v4i32, v4f32, fp_to_uint>;
2635def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2636 v4f32, v4i32, sint_to_fp>;
2637def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2638 v4f32, v4i32, uint_to_fp>;
2639
2640// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Bob Wilson507df402009-10-21 02:15:46 +00002641def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt.s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002642 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Bob Wilson507df402009-10-21 02:15:46 +00002643def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt.u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002644 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Bob Wilson507df402009-10-21 02:15:46 +00002645def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt.f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002646 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Bob Wilson507df402009-10-21 02:15:46 +00002647def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt.f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002648 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
2649
Bob Wilson507df402009-10-21 02:15:46 +00002650def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt.s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002651 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Bob Wilson507df402009-10-21 02:15:46 +00002652def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt.u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002653 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Bob Wilson507df402009-10-21 02:15:46 +00002654def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt.f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002655 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Bob Wilson507df402009-10-21 02:15:46 +00002656def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt.f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002657 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
2658
Bob Wilsond8e17572009-08-12 22:31:50 +00002659// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00002660
2661// VREV64 : Vector Reverse elements within 64-bit doublewords
2662
2663class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2664 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002665 (ins DPR:$src), IIC_VMOVD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002666 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002667 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002668class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2669 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002670 (ins QPR:$src), IIC_VMOVD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002671 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002672 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002673
2674def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
2675def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
2676def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
2677def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
2678
2679def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
2680def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
2681def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
2682def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
2683
2684// VREV32 : Vector Reverse elements within 32-bit words
2685
2686class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2687 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002688 (ins DPR:$src), IIC_VMOVD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002689 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002690 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002691class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2692 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002693 (ins QPR:$src), IIC_VMOVD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002694 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002695 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002696
2697def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
2698def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
2699
2700def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
2701def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
2702
2703// VREV16 : Vector Reverse elements within 16-bit halfwords
2704
2705class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2706 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002707 (ins DPR:$src), IIC_VMOVD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002708 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002709 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002710class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2711 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002712 (ins QPR:$src), IIC_VMOVD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002713 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002714 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002715
2716def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
2717def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
2718
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002719// Other Vector Shuffles.
2720
2721// VEXT : Vector Extract
2722
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002723class VEXTd<string OpcodeStr, ValueType Ty>
Jim Grosbach1fc1dc02009-10-20 00:38:19 +00002724 : N3VImm<0,1,0b11,0,0, (outs DPR:$dst),
2725 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
2726 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2727 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2728 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002729
2730class VEXTq<string OpcodeStr, ValueType Ty>
Jim Grosbach1fc1dc02009-10-20 00:38:19 +00002731 : N3VImm<0,1,0b11,1,0, (outs QPR:$dst),
2732 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
2733 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2734 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2735 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002736
2737def VEXTd8 : VEXTd<"vext.8", v8i8>;
2738def VEXTd16 : VEXTd<"vext.16", v4i16>;
2739def VEXTd32 : VEXTd<"vext.32", v2i32>;
2740def VEXTdf : VEXTd<"vext.32", v2f32>;
2741
2742def VEXTq8 : VEXTq<"vext.8", v16i8>;
2743def VEXTq16 : VEXTq<"vext.16", v8i16>;
2744def VEXTq32 : VEXTq<"vext.32", v4i32>;
2745def VEXTqf : VEXTq<"vext.32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002746
Bob Wilson64efd902009-08-08 05:53:00 +00002747// VTRN : Vector Transpose
2748
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002749def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
2750def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
2751def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002752
David Goodwin127221f2009-09-23 21:38:08 +00002753def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn.8">;
2754def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn.16">;
2755def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn.32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002756
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002757// VUZP : Vector Unzip (Deinterleave)
2758
2759def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
2760def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
2761def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
2762
David Goodwin127221f2009-09-23 21:38:08 +00002763def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp.8">;
2764def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp.16">;
2765def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp.32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002766
2767// VZIP : Vector Zip (Interleave)
2768
2769def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
2770def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
2771def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
2772
David Goodwin127221f2009-09-23 21:38:08 +00002773def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip.8">;
2774def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip.16">;
2775def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip.32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002776
Bob Wilson114a2662009-08-12 20:51:55 +00002777// Vector Table Lookup and Table Extension.
2778
2779// VTBL : Vector Table Lookup
2780def VTBL1
2781 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002782 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Bob Wilson114a2662009-08-12 20:51:55 +00002783 "vtbl.8\t$dst, \\{$tbl1\\}, $src", "",
2784 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002785let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00002786def VTBL2
2787 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002788 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson114a2662009-08-12 20:51:55 +00002789 "vtbl.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
2790 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2791 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2792def VTBL3
2793 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002794 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson114a2662009-08-12 20:51:55 +00002795 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
2796 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2797 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2798def VTBL4
2799 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002800 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson114a2662009-08-12 20:51:55 +00002801 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
2802 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2803 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002804} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00002805
2806// VTBX : Vector Table Extension
2807def VTBX1
2808 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002809 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Bob Wilson114a2662009-08-12 20:51:55 +00002810 "vtbx.8\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
2811 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2812 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002813let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00002814def VTBX2
2815 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002816 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson114a2662009-08-12 20:51:55 +00002817 "vtbx.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
2818 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2819 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2820def VTBX3
2821 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002822 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson114a2662009-08-12 20:51:55 +00002823 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
2824 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2825 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2826def VTBX4
2827 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00002828 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson114a2662009-08-12 20:51:55 +00002829 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
2830 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2831 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002832} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00002833
Bob Wilson5bafff32009-06-22 23:27:02 +00002834//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00002835// NEON instructions for single-precision FP math
2836//===----------------------------------------------------------------------===//
2837
2838// These need separate instructions because they must use DPR_VFP2 register
2839// class which have SPR sub-registers.
2840
2841// Vector Add Operations used for single-precision FP
2842let neverHasSideEffects = 1 in
2843def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2844def : N3VDsPat<fadd, VADDfd_sfp>;
2845
David Goodwin338268c2009-08-10 22:17:39 +00002846// Vector Sub Operations used for single-precision FP
2847let neverHasSideEffects = 1 in
2848def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2849def : N3VDsPat<fsub, VSUBfd_sfp>;
2850
Evan Cheng1d2426c2009-08-07 19:30:41 +00002851// Vector Multiply Operations used for single-precision FP
2852let neverHasSideEffects = 1 in
2853def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2854def : N3VDsPat<fmul, VMULfd_sfp>;
2855
2856// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00002857// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
2858// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00002859
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00002860//let neverHasSideEffects = 1 in
2861//def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla.f32", v2f32,fmul,fadd>;
2862//def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
2863
2864//let neverHasSideEffects = 1 in
2865//def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls.f32", v2f32,fmul,fsub>;
2866//def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00002867
David Goodwin338268c2009-08-10 22:17:39 +00002868// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00002869let neverHasSideEffects = 1 in
David Goodwin127221f2009-09-23 21:38:08 +00002870def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2871 IIC_VUNAD, "vabs.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002872 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00002873def : N2VDIntsPat<fabs, VABSfd_sfp>;
2874
David Goodwin338268c2009-08-10 22:17:39 +00002875// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00002876let neverHasSideEffects = 1 in
2877def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin127221f2009-09-23 21:38:08 +00002878 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
David Goodwin338268c2009-08-10 22:17:39 +00002879 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00002880def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2881
David Goodwin338268c2009-08-10 22:17:39 +00002882// Vector Convert between single-precision FP and integer
2883let neverHasSideEffects = 1 in
2884def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2885 v2i32, v2f32, fp_to_sint>;
2886def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2887
2888let neverHasSideEffects = 1 in
2889def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2890 v2i32, v2f32, fp_to_uint>;
2891def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2892
2893let neverHasSideEffects = 1 in
David Goodwinf35290c2009-08-11 01:07:38 +00002894def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2895 v2f32, v2i32, sint_to_fp>;
David Goodwin338268c2009-08-10 22:17:39 +00002896def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2897
2898let neverHasSideEffects = 1 in
David Goodwinf35290c2009-08-11 01:07:38 +00002899def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2900 v2f32, v2i32, uint_to_fp>;
David Goodwin338268c2009-08-10 22:17:39 +00002901def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2902
Evan Cheng1d2426c2009-08-07 19:30:41 +00002903//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00002904// Non-Instruction Patterns
2905//===----------------------------------------------------------------------===//
2906
2907// bit_convert
2908def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2909def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2910def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2911def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2912def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2913def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2914def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2915def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2916def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2917def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2918def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2919def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2920def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2921def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2922def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2923def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2924def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2925def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2926def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2927def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2928def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2929def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2930def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2931def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2932def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2933def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2934def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2935def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2936def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2937def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2938
2939def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2940def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2941def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2942def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2943def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2944def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2945def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2946def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2947def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2948def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2949def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2950def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2951def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2952def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2953def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2954def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2955def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2956def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2957def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2958def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2959def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2960def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2961def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2962def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2963def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2964def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2965def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2966def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2967def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2968def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;