Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 1 | //===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This implements the SelectionDAGISel class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "isel" |
Evan Cheng | 381cb07 | 2008-08-08 07:27:28 +0000 | [diff] [blame] | 15 | #include "llvm/CodeGen/SelectionDAGISel.h" |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 16 | #include "SelectionDAGBuild.h" |
Anton Korobeynikov | 5502bf6 | 2007-04-04 21:14:49 +0000 | [diff] [blame] | 17 | #include "llvm/ADT/BitVector.h" |
Jim Laskey | c7c3f11 | 2006-10-16 20:52:31 +0000 | [diff] [blame] | 18 | #include "llvm/Analysis/AliasAnalysis.h" |
Anton Korobeynikov | 5502bf6 | 2007-04-04 21:14:49 +0000 | [diff] [blame] | 19 | #include "llvm/Constants.h" |
Chris Lattner | adf6a96 | 2005-05-13 18:50:42 +0000 | [diff] [blame] | 20 | #include "llvm/CallingConv.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 21 | #include "llvm/DerivedTypes.h" |
| 22 | #include "llvm/Function.h" |
Chris Lattner | 36ce691 | 2005-11-29 06:21:05 +0000 | [diff] [blame] | 23 | #include "llvm/GlobalVariable.h" |
Chris Lattner | ce7518c | 2006-01-26 22:24:51 +0000 | [diff] [blame] | 24 | #include "llvm/InlineAsm.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 25 | #include "llvm/Instructions.h" |
| 26 | #include "llvm/Intrinsics.h" |
Jim Laskey | 43970fe | 2006-03-23 18:06:46 +0000 | [diff] [blame] | 27 | #include "llvm/IntrinsicInst.h" |
Dan Gohman | 78eca17 | 2008-08-19 22:33:34 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/FastISel.h" |
Gordon Henriksen | 5a29c9e | 2008-08-17 12:56:54 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/GCStrategy.h" |
Gordon Henriksen | 5eca075 | 2008-08-17 18:44:35 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/GCMetadata.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineFunction.h" |
| 32 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 33 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
| 35 | #include "llvm/CodeGen/MachineModuleInfo.h" |
| 36 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Evan Cheng | 381cb07 | 2008-08-08 07:27:28 +0000 | [diff] [blame] | 37 | #include "llvm/CodeGen/ScheduleDAG.h" |
Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 38 | #include "llvm/CodeGen/SchedulerRegistry.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 39 | #include "llvm/CodeGen/SelectionDAG.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 40 | #include "llvm/Target/TargetRegisterInfo.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 41 | #include "llvm/Target/TargetData.h" |
| 42 | #include "llvm/Target/TargetFrameInfo.h" |
| 43 | #include "llvm/Target/TargetInstrInfo.h" |
| 44 | #include "llvm/Target/TargetLowering.h" |
| 45 | #include "llvm/Target/TargetMachine.h" |
Vladimir Prus | 1247291 | 2006-05-23 13:43:15 +0000 | [diff] [blame] | 46 | #include "llvm/Target/TargetOptions.h" |
Chris Lattner | a4f0b3a | 2006-08-27 12:54:02 +0000 | [diff] [blame] | 47 | #include "llvm/Support/Compiler.h" |
Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 48 | #include "llvm/Support/Debug.h" |
| 49 | #include "llvm/Support/MathExtras.h" |
| 50 | #include "llvm/Support/Timer.h" |
Jeff Cohen | 7e88103 | 2006-02-24 02:52:40 +0000 | [diff] [blame] | 51 | #include <algorithm> |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 52 | using namespace llvm; |
| 53 | |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 54 | static cl::opt<bool> |
Chris Lattner | 70587ea | 2008-07-10 23:37:50 +0000 | [diff] [blame] | 55 | EnableValueProp("enable-value-prop", cl::Hidden); |
| 56 | static cl::opt<bool> |
Duncan Sands | f00e74f | 2008-07-17 17:06:03 +0000 | [diff] [blame] | 57 | EnableLegalizeTypes("enable-legalize-types", cl::Hidden); |
Dan Gohman | 78eca17 | 2008-08-19 22:33:34 +0000 | [diff] [blame] | 58 | static cl::opt<bool> |
Dan Gohman | 293d5f8 | 2008-09-09 22:06:46 +0000 | [diff] [blame] | 59 | EnableFastISelVerbose("fast-isel-verbose", cl::Hidden, |
| 60 | cl::desc("Enable verbose messages in the experimental \"fast\" " |
| 61 | "instruction selector")); |
| 62 | static cl::opt<bool> |
Dan Gohman | 4344a5d | 2008-09-09 23:05:00 +0000 | [diff] [blame] | 63 | EnableFastISelAbort("fast-isel-abort", cl::Hidden, |
| 64 | cl::desc("Enable abort calls when \"fast\" instruction fails")); |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 65 | static cl::opt<bool> |
| 66 | SchedLiveInCopies("schedule-livein-copies", |
| 67 | cl::desc("Schedule copies of livein registers"), |
| 68 | cl::init(false)); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 69 | |
Chris Lattner | da8abb0 | 2005-09-01 18:44:10 +0000 | [diff] [blame] | 70 | #ifndef NDEBUG |
Chris Lattner | 7944d9d | 2005-01-12 03:41:21 +0000 | [diff] [blame] | 71 | static cl::opt<bool> |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 72 | ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden, |
| 73 | cl::desc("Pop up a window to show dags before the first " |
| 74 | "dag combine pass")); |
| 75 | static cl::opt<bool> |
| 76 | ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden, |
| 77 | cl::desc("Pop up a window to show dags before legalize types")); |
| 78 | static cl::opt<bool> |
| 79 | ViewLegalizeDAGs("view-legalize-dags", cl::Hidden, |
| 80 | cl::desc("Pop up a window to show dags before legalize")); |
| 81 | static cl::opt<bool> |
| 82 | ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden, |
| 83 | cl::desc("Pop up a window to show dags before the second " |
| 84 | "dag combine pass")); |
| 85 | static cl::opt<bool> |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 86 | ViewISelDAGs("view-isel-dags", cl::Hidden, |
| 87 | cl::desc("Pop up a window to show isel dags as they are selected")); |
| 88 | static cl::opt<bool> |
| 89 | ViewSchedDAGs("view-sched-dags", cl::Hidden, |
| 90 | cl::desc("Pop up a window to show sched dags as they are processed")); |
Dan Gohman | 3e1a7ae | 2007-08-28 20:32:58 +0000 | [diff] [blame] | 91 | static cl::opt<bool> |
| 92 | ViewSUnitDAGs("view-sunit-dags", cl::Hidden, |
Chris Lattner | 5bab785 | 2008-01-25 17:24:52 +0000 | [diff] [blame] | 93 | cl::desc("Pop up a window to show SUnit dags after they are processed")); |
Chris Lattner | 7944d9d | 2005-01-12 03:41:21 +0000 | [diff] [blame] | 94 | #else |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 95 | static const bool ViewDAGCombine1 = false, |
| 96 | ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false, |
| 97 | ViewDAGCombine2 = false, |
| 98 | ViewISelDAGs = false, ViewSchedDAGs = false, |
| 99 | ViewSUnitDAGs = false; |
Chris Lattner | 7944d9d | 2005-01-12 03:41:21 +0000 | [diff] [blame] | 100 | #endif |
| 101 | |
Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 102 | //===---------------------------------------------------------------------===// |
| 103 | /// |
| 104 | /// RegisterScheduler class - Track the registration of instruction schedulers. |
| 105 | /// |
| 106 | //===---------------------------------------------------------------------===// |
| 107 | MachinePassRegistry RegisterScheduler::Registry; |
| 108 | |
| 109 | //===---------------------------------------------------------------------===// |
| 110 | /// |
| 111 | /// ISHeuristic command line option for instruction schedulers. |
| 112 | /// |
| 113 | //===---------------------------------------------------------------------===// |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 114 | static cl::opt<RegisterScheduler::FunctionPassCtor, false, |
| 115 | RegisterPassParser<RegisterScheduler> > |
| 116 | ISHeuristic("pre-RA-sched", |
| 117 | cl::init(&createDefaultScheduler), |
| 118 | cl::desc("Instruction schedulers available (before register" |
| 119 | " allocation):")); |
Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 120 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 121 | static RegisterScheduler |
Dan Gohman | b8cab92 | 2008-10-14 20:25:08 +0000 | [diff] [blame] | 122 | defaultListDAGScheduler("default", "Best scheduler for the target", |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 123 | createDefaultScheduler); |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 124 | |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 125 | namespace llvm { |
| 126 | //===--------------------------------------------------------------------===// |
Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 127 | /// createDefaultScheduler - This creates an instruction scheduler appropriate |
| 128 | /// for the target. |
| 129 | ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS, |
| 130 | SelectionDAG *DAG, |
Evan Cheng | 4576f6d | 2008-07-01 18:05:03 +0000 | [diff] [blame] | 131 | MachineBasicBlock *BB, |
| 132 | bool Fast) { |
Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 133 | TargetLowering &TLI = IS->getTargetLowering(); |
| 134 | |
| 135 | if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) { |
Evan Cheng | 4576f6d | 2008-07-01 18:05:03 +0000 | [diff] [blame] | 136 | return createTDListDAGScheduler(IS, DAG, BB, Fast); |
Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 137 | } else { |
| 138 | assert(TLI.getSchedulingPreference() == |
| 139 | TargetLowering::SchedulingForRegPressure && "Unknown sched type!"); |
Evan Cheng | 4576f6d | 2008-07-01 18:05:03 +0000 | [diff] [blame] | 140 | return createBURRListDAGScheduler(IS, DAG, BB, Fast); |
Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 141 | } |
| 142 | } |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 143 | } |
| 144 | |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 145 | // EmitInstrWithCustomInserter - This method should be implemented by targets |
| 146 | // that mark instructions with the 'usesCustomDAGSchedInserter' flag. These |
Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 147 | // instructions are special in various ways, which require special support to |
| 148 | // insert. The specified MachineInstr is created but not inserted into any |
| 149 | // basic blocks, and the scheduler passes ownership of it to this method. |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 150 | MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 151 | MachineBasicBlock *MBB) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 152 | cerr << "If a target marks an instruction with " |
| 153 | << "'usesCustomDAGSchedInserter', it must implement " |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 154 | << "TargetLowering::EmitInstrWithCustomInserter!\n"; |
Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 155 | abort(); |
| 156 | return 0; |
| 157 | } |
| 158 | |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 159 | /// EmitLiveInCopy - Emit a copy for a live in physical register. If the |
| 160 | /// physical register has only a single copy use, then coalesced the copy |
| 161 | /// if possible. |
| 162 | static void EmitLiveInCopy(MachineBasicBlock *MBB, |
| 163 | MachineBasicBlock::iterator &InsertPos, |
| 164 | unsigned VirtReg, unsigned PhysReg, |
| 165 | const TargetRegisterClass *RC, |
| 166 | DenseMap<MachineInstr*, unsigned> &CopyRegMap, |
| 167 | const MachineRegisterInfo &MRI, |
| 168 | const TargetRegisterInfo &TRI, |
| 169 | const TargetInstrInfo &TII) { |
| 170 | unsigned NumUses = 0; |
| 171 | MachineInstr *UseMI = NULL; |
| 172 | for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg), |
| 173 | UE = MRI.use_end(); UI != UE; ++UI) { |
| 174 | UseMI = &*UI; |
| 175 | if (++NumUses > 1) |
| 176 | break; |
| 177 | } |
| 178 | |
| 179 | // If the number of uses is not one, or the use is not a move instruction, |
| 180 | // don't coalesce. Also, only coalesce away a virtual register to virtual |
| 181 | // register copy. |
| 182 | bool Coalesced = false; |
| 183 | unsigned SrcReg, DstReg; |
| 184 | if (NumUses == 1 && |
| 185 | TII.isMoveInstr(*UseMI, SrcReg, DstReg) && |
| 186 | TargetRegisterInfo::isVirtualRegister(DstReg)) { |
| 187 | VirtReg = DstReg; |
| 188 | Coalesced = true; |
| 189 | } |
| 190 | |
| 191 | // Now find an ideal location to insert the copy. |
| 192 | MachineBasicBlock::iterator Pos = InsertPos; |
| 193 | while (Pos != MBB->begin()) { |
| 194 | MachineInstr *PrevMI = prior(Pos); |
| 195 | DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI); |
| 196 | // copyRegToReg might emit multiple instructions to do a copy. |
| 197 | unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second; |
| 198 | if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg)) |
| 199 | // This is what the BB looks like right now: |
| 200 | // r1024 = mov r0 |
| 201 | // ... |
| 202 | // r1 = mov r1024 |
| 203 | // |
| 204 | // We want to insert "r1025 = mov r1". Inserting this copy below the |
| 205 | // move to r1024 makes it impossible for that move to be coalesced. |
| 206 | // |
| 207 | // r1025 = mov r1 |
| 208 | // r1024 = mov r0 |
| 209 | // ... |
| 210 | // r1 = mov 1024 |
| 211 | // r2 = mov 1025 |
| 212 | break; // Woot! Found a good location. |
| 213 | --Pos; |
| 214 | } |
| 215 | |
| 216 | TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC); |
| 217 | CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg)); |
| 218 | if (Coalesced) { |
| 219 | if (&*InsertPos == UseMI) ++InsertPos; |
| 220 | MBB->erase(UseMI); |
| 221 | } |
| 222 | } |
| 223 | |
| 224 | /// EmitLiveInCopies - If this is the first basic block in the function, |
| 225 | /// and if it has live ins that need to be copied into vregs, emit the |
| 226 | /// copies into the block. |
| 227 | static void EmitLiveInCopies(MachineBasicBlock *EntryMBB, |
| 228 | const MachineRegisterInfo &MRI, |
| 229 | const TargetRegisterInfo &TRI, |
| 230 | const TargetInstrInfo &TII) { |
| 231 | if (SchedLiveInCopies) { |
| 232 | // Emit the copies at a heuristically-determined location in the block. |
| 233 | DenseMap<MachineInstr*, unsigned> CopyRegMap; |
| 234 | MachineBasicBlock::iterator InsertPos = EntryMBB->begin(); |
| 235 | for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(), |
| 236 | E = MRI.livein_end(); LI != E; ++LI) |
| 237 | if (LI->second) { |
| 238 | const TargetRegisterClass *RC = MRI.getRegClass(LI->second); |
| 239 | EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first, |
| 240 | RC, CopyRegMap, MRI, TRI, TII); |
| 241 | } |
| 242 | } else { |
| 243 | // Emit the copies into the top of the block. |
| 244 | for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(), |
| 245 | E = MRI.livein_end(); LI != E; ++LI) |
| 246 | if (LI->second) { |
| 247 | const TargetRegisterClass *RC = MRI.getRegClass(LI->second); |
| 248 | TII.copyRegToReg(*EntryMBB, EntryMBB->begin(), |
| 249 | LI->second, LI->first, RC, RC); |
| 250 | } |
| 251 | } |
| 252 | } |
| 253 | |
Chris Lattner | 7041ee3 | 2005-01-11 05:56:49 +0000 | [diff] [blame] | 254 | //===----------------------------------------------------------------------===// |
| 255 | // SelectionDAGISel code |
| 256 | //===----------------------------------------------------------------------===// |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 257 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 258 | SelectionDAGISel::SelectionDAGISel(TargetLowering &tli, bool fast) : |
Dan Gohman | ae73dc1 | 2008-09-04 17:05:41 +0000 | [diff] [blame] | 259 | FunctionPass(&ID), TLI(tli), |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 260 | FuncInfo(new FunctionLoweringInfo(TLI)), |
| 261 | CurDAG(new SelectionDAG(TLI, *FuncInfo)), |
| 262 | SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo)), |
| 263 | GFI(), |
| 264 | Fast(fast), |
| 265 | DAGSize(0) |
| 266 | {} |
| 267 | |
| 268 | SelectionDAGISel::~SelectionDAGISel() { |
| 269 | delete SDL; |
| 270 | delete CurDAG; |
| 271 | delete FuncInfo; |
| 272 | } |
| 273 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 274 | unsigned SelectionDAGISel::MakeReg(MVT VT) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 275 | return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT)); |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 276 | } |
| 277 | |
Chris Lattner | 495a0b5 | 2005-08-17 06:37:43 +0000 | [diff] [blame] | 278 | void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const { |
Jim Laskey | c7c3f11 | 2006-10-16 20:52:31 +0000 | [diff] [blame] | 279 | AU.addRequired<AliasAnalysis>(); |
Gordon Henriksen | 5eca075 | 2008-08-17 18:44:35 +0000 | [diff] [blame] | 280 | AU.addRequired<GCModuleInfo>(); |
Chris Lattner | c8d288f | 2007-03-31 04:18:03 +0000 | [diff] [blame] | 281 | AU.setPreservesAll(); |
Chris Lattner | 495a0b5 | 2005-08-17 06:37:43 +0000 | [diff] [blame] | 282 | } |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 283 | |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 284 | bool SelectionDAGISel::runOnFunction(Function &Fn) { |
Dan Gohman | 4344a5d | 2008-09-09 23:05:00 +0000 | [diff] [blame] | 285 | // Do some sanity-checking on the command-line options. |
| 286 | assert((!EnableFastISelVerbose || EnableFastISel) && |
| 287 | "-fast-isel-verbose requires -fast-isel"); |
| 288 | assert((!EnableFastISelAbort || EnableFastISel) && |
| 289 | "-fast-isel-abort requires -fast-isel"); |
| 290 | |
Dan Gohman | 5f43f92 | 2007-08-27 16:26:13 +0000 | [diff] [blame] | 291 | // Get alias analysis for load/store combining. |
| 292 | AA = &getAnalysis<AliasAnalysis>(); |
| 293 | |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 294 | TargetMachine &TM = TLI.getTargetMachine(); |
| 295 | MachineFunction &MF = MachineFunction::construct(&Fn, TM); |
| 296 | const MachineRegisterInfo &MRI = MF.getRegInfo(); |
| 297 | const TargetInstrInfo &TII = *TM.getInstrInfo(); |
| 298 | const TargetRegisterInfo &TRI = *TM.getRegisterInfo(); |
| 299 | |
Gordon Henriksen | 5eca075 | 2008-08-17 18:44:35 +0000 | [diff] [blame] | 300 | if (MF.getFunction()->hasGC()) |
| 301 | GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF.getFunction()); |
Gordon Henriksen | ce22477 | 2008-01-07 01:30:38 +0000 | [diff] [blame] | 302 | else |
Gordon Henriksen | 5eca075 | 2008-08-17 18:44:35 +0000 | [diff] [blame] | 303 | GFI = 0; |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 304 | RegInfo = &MF.getRegInfo(); |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 305 | DOUT << "\n\n\n=== " << Fn.getName() << "\n"; |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 306 | |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 307 | FuncInfo->set(Fn, MF, EnableFastISel); |
Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 308 | MachineModuleInfo *MMI = getAnalysisToUpdate<MachineModuleInfo>(); |
| 309 | CurDAG->init(MF, MMI); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 310 | SDL->init(GFI, *AA); |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 311 | |
Dale Johannesen | 1532f3d | 2008-04-02 00:25:04 +0000 | [diff] [blame] | 312 | for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) |
| 313 | if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator())) |
| 314 | // Mark landing pad. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 315 | FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad(); |
Duncan Sands | 9fac0b5 | 2007-06-06 10:05:18 +0000 | [diff] [blame] | 316 | |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 317 | SelectAllBasicBlocks(Fn, MF, MMI, TII); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 318 | |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 319 | // If the first basic block in the function has live ins that need to be |
| 320 | // copied into vregs, emit the copies into the top of the block before |
| 321 | // emitting the code for the block. |
| 322 | EmitLiveInCopies(MF.begin(), MRI, TRI, TII); |
| 323 | |
Evan Cheng | ad2070c | 2007-02-10 02:43:39 +0000 | [diff] [blame] | 324 | // Add function live-ins to entry block live-in set. |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 325 | for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(), |
| 326 | E = RegInfo->livein_end(); I != E; ++I) |
| 327 | MF.begin()->addLiveIn(I->first); |
Evan Cheng | ad2070c | 2007-02-10 02:43:39 +0000 | [diff] [blame] | 328 | |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 329 | #ifndef NDEBUG |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 330 | assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() && |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 331 | "Not all catch info was assigned to a landing pad!"); |
| 332 | #endif |
| 333 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 334 | FuncInfo->clear(); |
| 335 | |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 336 | return true; |
| 337 | } |
| 338 | |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 339 | static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB, |
| 340 | MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) { |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 341 | for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I) |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 342 | if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) { |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 343 | // Apply the catch info to DestBB. |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 344 | AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]); |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 345 | #ifndef NDEBUG |
Duncan Sands | 560a737 | 2007-11-15 09:54:37 +0000 | [diff] [blame] | 346 | if (!FLI.MBBMap[SrcBB]->isLandingPad()) |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 347 | FLI.CatchInfoFound.insert(EHSel); |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 348 | #endif |
| 349 | } |
| 350 | } |
| 351 | |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 352 | /// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and |
| 353 | /// whether object offset >= 0. |
| 354 | static bool |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 355 | IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) { |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 356 | if (!isa<FrameIndexSDNode>(Op)) return false; |
| 357 | |
| 358 | FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op); |
| 359 | int FrameIdx = FrameIdxNode->getIndex(); |
| 360 | return MFI->isFixedObjectIndex(FrameIdx) && |
| 361 | MFI->getObjectOffset(FrameIdx) >= 0; |
| 362 | } |
| 363 | |
| 364 | /// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could |
| 365 | /// possibly be overwritten when lowering the outgoing arguments in a tail |
| 366 | /// call. Currently the implementation of this call is very conservative and |
| 367 | /// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with |
| 368 | /// virtual registers would be overwritten by direct lowering. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 369 | static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op, |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 370 | MachineFrameInfo * MFI) { |
| 371 | RegisterSDNode * OpReg = NULL; |
| 372 | if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS || |
| 373 | (Op.getOpcode()== ISD::CopyFromReg && |
| 374 | (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) && |
| 375 | (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) || |
| 376 | (Op.getOpcode() == ISD::LOAD && |
| 377 | IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) || |
| 378 | (Op.getOpcode() == ISD::MERGE_VALUES && |
Gabor Greif | 99a6cb9 | 2008-08-26 22:36:50 +0000 | [diff] [blame] | 379 | Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD && |
| 380 | IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()). |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 381 | getOperand(1)))) |
| 382 | return true; |
| 383 | return false; |
| 384 | } |
| 385 | |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 386 | /// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the |
Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 387 | /// DAG and fixes their tailcall attribute operand. |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 388 | static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG, |
| 389 | TargetLowering& TLI) { |
| 390 | SDNode * Ret = NULL; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 391 | SDValue Terminator = DAG.getRoot(); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 392 | |
| 393 | // Find RET node. |
| 394 | if (Terminator.getOpcode() == ISD::RET) { |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 395 | Ret = Terminator.getNode(); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 396 | } |
| 397 | |
| 398 | // Fix tail call attribute of CALL nodes. |
| 399 | for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(), |
Dan Gohman | 0e5f130 | 2008-07-07 23:02:41 +0000 | [diff] [blame] | 400 | BI = DAG.allnodes_end(); BI != BE; ) { |
| 401 | --BI; |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 402 | if (CallSDNode *TheCall = dyn_cast<CallSDNode>(BI)) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 403 | SDValue OpRet(Ret, 0); |
| 404 | SDValue OpCall(BI, 0); |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 405 | bool isMarkedTailCall = TheCall->isTailCall(); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 406 | // If CALL node has tail call attribute set to true and the call is not |
| 407 | // eligible (no RET or the target rejects) the attribute is fixed to |
Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 408 | // false. The TargetLowering::IsEligibleForTailCallOptimization function |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 409 | // must correctly identify tail call optimizable calls. |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 410 | if (!isMarkedTailCall) continue; |
| 411 | if (Ret==NULL || |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 412 | !TLI.IsEligibleForTailCallOptimization(TheCall, OpRet, DAG)) { |
| 413 | // Not eligible. Mark CALL node as non tail call. Note that we |
| 414 | // can modify the call node in place since calls are not CSE'd. |
| 415 | TheCall->setNotTailCall(); |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 416 | } else { |
| 417 | // Look for tail call clobbered arguments. Emit a series of |
| 418 | // copyto/copyfrom virtual register nodes to protect them. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 419 | SmallVector<SDValue, 32> Ops; |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 420 | SDValue Chain = TheCall->getChain(), InFlag; |
| 421 | Ops.push_back(Chain); |
| 422 | Ops.push_back(TheCall->getCallee()); |
| 423 | for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) { |
| 424 | SDValue Arg = TheCall->getArg(i); |
| 425 | bool isByVal = TheCall->getArgFlags(i).isByVal(); |
| 426 | MachineFunction &MF = DAG.getMachineFunction(); |
| 427 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 428 | if (!isByVal && |
| 429 | IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) { |
| 430 | MVT VT = Arg.getValueType(); |
| 431 | unsigned VReg = MF.getRegInfo(). |
| 432 | createVirtualRegister(TLI.getRegClassFor(VT)); |
| 433 | Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag); |
| 434 | InFlag = Chain.getValue(1); |
| 435 | Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag); |
| 436 | Chain = Arg.getValue(1); |
| 437 | InFlag = Arg.getValue(2); |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 438 | } |
| 439 | Ops.push_back(Arg); |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 440 | Ops.push_back(TheCall->getArgFlagsVal(i)); |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 441 | } |
| 442 | // Link in chain of CopyTo/CopyFromReg. |
| 443 | Ops[0] = Chain; |
| 444 | DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size()); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 445 | } |
| 446 | } |
| 447 | } |
| 448 | } |
| 449 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 450 | void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, |
| 451 | BasicBlock::iterator Begin, |
Dan Gohman | 5edd361 | 2008-08-28 20:28:56 +0000 | [diff] [blame] | 452 | BasicBlock::iterator End) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 453 | SDL->setCurrentBasicBlock(BB); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 454 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 455 | // Lower all of the non-terminator instructions. |
| 456 | for (BasicBlock::iterator I = Begin; I != End; ++I) |
| 457 | if (!isa<TerminatorInst>(I)) |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 458 | SDL->visit(*I); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 459 | |
| 460 | // Ensure that all instructions which are used outside of their defining |
| 461 | // blocks are available as virtual registers. Invoke is handled elsewhere. |
| 462 | for (BasicBlock::iterator I = Begin; I != End; ++I) |
| 463 | if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 464 | DenseMap<const Value*,unsigned>::iterator VMI =FuncInfo->ValueMap.find(I); |
| 465 | if (VMI != FuncInfo->ValueMap.end()) |
| 466 | SDL->CopyValueToVirtualRegister(I, VMI->second); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 467 | } |
| 468 | |
| 469 | // Handle PHI nodes in successor blocks. |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 470 | if (End == LLVMBB->end()) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 471 | HandlePHINodesInSuccessorBlocks(LLVMBB); |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 472 | |
| 473 | // Lower the terminator after the copies are emitted. |
| 474 | SDL->visit(*LLVMBB->getTerminator()); |
| 475 | } |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 476 | |
Chris Lattner | a651cf6 | 2005-01-17 19:43:36 +0000 | [diff] [blame] | 477 | // Make sure the root of the DAG is up-to-date. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 478 | CurDAG->setRoot(SDL->getControlRoot()); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 479 | |
| 480 | // Check whether calls in this block are real tail calls. Fix up CALL nodes |
| 481 | // with correct tailcall attribute so that the target can rely on the tailcall |
| 482 | // attribute indicating whether the call is really eligible for tail call |
| 483 | // optimization. |
Dan Gohman | 1937e2f | 2008-09-16 01:42:28 +0000 | [diff] [blame] | 484 | if (PerformTailCallOpt) |
| 485 | CheckDAGForTailCallsAndFixThem(*CurDAG, TLI); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 486 | |
| 487 | // Final step, emit the lowered DAG as machine code. |
| 488 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 489 | SDL->clear(); |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 490 | } |
| 491 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 492 | void SelectionDAGISel::ComputeLiveOutVRegInfo() { |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 493 | SmallPtrSet<SDNode*, 128> VisitedNodes; |
| 494 | SmallVector<SDNode*, 128> Worklist; |
| 495 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 496 | Worklist.push_back(CurDAG->getRoot().getNode()); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 497 | |
| 498 | APInt Mask; |
| 499 | APInt KnownZero; |
| 500 | APInt KnownOne; |
| 501 | |
| 502 | while (!Worklist.empty()) { |
| 503 | SDNode *N = Worklist.back(); |
| 504 | Worklist.pop_back(); |
| 505 | |
| 506 | // If we've already seen this node, ignore it. |
| 507 | if (!VisitedNodes.insert(N)) |
| 508 | continue; |
| 509 | |
| 510 | // Otherwise, add all chain operands to the worklist. |
| 511 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) |
| 512 | if (N->getOperand(i).getValueType() == MVT::Other) |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 513 | Worklist.push_back(N->getOperand(i).getNode()); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 514 | |
| 515 | // If this is a CopyToReg with a vreg dest, process it. |
| 516 | if (N->getOpcode() != ISD::CopyToReg) |
| 517 | continue; |
| 518 | |
| 519 | unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg(); |
| 520 | if (!TargetRegisterInfo::isVirtualRegister(DestReg)) |
| 521 | continue; |
| 522 | |
| 523 | // Ignore non-scalar or non-integer values. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 524 | SDValue Src = N->getOperand(2); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 525 | MVT SrcVT = Src.getValueType(); |
| 526 | if (!SrcVT.isInteger() || SrcVT.isVector()) |
| 527 | continue; |
| 528 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 529 | unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 530 | Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 531 | CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 532 | |
| 533 | // Only install this information if it tells us something. |
| 534 | if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) { |
| 535 | DestReg -= TargetRegisterInfo::FirstVirtualRegister; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 536 | FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo(); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 537 | if (DestReg >= FLI.LiveOutRegInfo.size()) |
| 538 | FLI.LiveOutRegInfo.resize(DestReg+1); |
| 539 | FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg]; |
| 540 | LOI.NumSignBits = NumSignBits; |
| 541 | LOI.KnownOne = NumSignBits; |
| 542 | LOI.KnownZero = NumSignBits; |
| 543 | } |
| 544 | } |
| 545 | } |
| 546 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 547 | void SelectionDAGISel::CodeGenAndEmitDAG() { |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 548 | std::string GroupName; |
| 549 | if (TimePassesIsEnabled) |
| 550 | GroupName = "Instruction Selection and Scheduling"; |
| 551 | std::string BlockName; |
| 552 | if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs || |
| 553 | ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || ViewSUnitDAGs) |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 554 | BlockName = CurDAG->getMachineFunction().getFunction()->getName() + ':' + |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 555 | BB->getBasicBlock()->getName(); |
| 556 | |
| 557 | DOUT << "Initial selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 558 | DEBUG(CurDAG->dump()); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 559 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 560 | if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName); |
Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 561 | |
Chris Lattner | af21d55 | 2005-10-10 16:47:10 +0000 | [diff] [blame] | 562 | // Run the DAG combiner in pre-legalize mode. |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 563 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 564 | NamedRegionTimer T("DAG Combining 1", GroupName); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 565 | CurDAG->Combine(false, *AA, Fast); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 566 | } else { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 567 | CurDAG->Combine(false, *AA, Fast); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 568 | } |
Nate Begeman | 2300f55 | 2005-09-07 00:15:36 +0000 | [diff] [blame] | 569 | |
Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 570 | DOUT << "Optimized lowered selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 571 | DEBUG(CurDAG->dump()); |
Duncan Sands | f00e74f | 2008-07-17 17:06:03 +0000 | [diff] [blame] | 572 | |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 573 | // Second step, hack on the DAG until it only uses operations and types that |
| 574 | // the target supports. |
Duncan Sands | f00e74f | 2008-07-17 17:06:03 +0000 | [diff] [blame] | 575 | if (EnableLegalizeTypes) {// Enable this some day. |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 576 | if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " + |
| 577 | BlockName); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 578 | |
| 579 | if (TimePassesIsEnabled) { |
| 580 | NamedRegionTimer T("Type Legalization", GroupName); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 581 | CurDAG->LegalizeTypes(); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 582 | } else { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 583 | CurDAG->LegalizeTypes(); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 584 | } |
| 585 | |
| 586 | DOUT << "Type-legalized selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 587 | DEBUG(CurDAG->dump()); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 588 | |
Chris Lattner | 70587ea | 2008-07-10 23:37:50 +0000 | [diff] [blame] | 589 | // TODO: enable a dag combine pass here. |
| 590 | } |
Duncan Sands | f00e74f | 2008-07-17 17:06:03 +0000 | [diff] [blame] | 591 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 592 | if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 593 | |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 594 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 595 | NamedRegionTimer T("DAG Legalization", GroupName); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 596 | CurDAG->Legalize(); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 597 | } else { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 598 | CurDAG->Legalize(); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 599 | } |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 600 | |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 601 | DOUT << "Legalized selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 602 | DEBUG(CurDAG->dump()); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 603 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 604 | if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 605 | |
Chris Lattner | af21d55 | 2005-10-10 16:47:10 +0000 | [diff] [blame] | 606 | // Run the DAG combiner in post-legalize mode. |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 607 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 608 | NamedRegionTimer T("DAG Combining 2", GroupName); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 609 | CurDAG->Combine(true, *AA, Fast); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 610 | } else { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 611 | CurDAG->Combine(true, *AA, Fast); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 612 | } |
Nate Begeman | 2300f55 | 2005-09-07 00:15:36 +0000 | [diff] [blame] | 613 | |
Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 614 | DOUT << "Optimized legalized selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 615 | DEBUG(CurDAG->dump()); |
Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 616 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 617 | if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 618 | |
Dan Gohman | 925a7e8 | 2008-08-13 19:47:40 +0000 | [diff] [blame] | 619 | if (!Fast && EnableValueProp) |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 620 | ComputeLiveOutVRegInfo(); |
Evan Cheng | 552c4a8 | 2006-04-28 02:09:19 +0000 | [diff] [blame] | 621 | |
Chris Lattner | a33ef48 | 2005-03-30 01:10:47 +0000 | [diff] [blame] | 622 | // Third, instruction select all of the operations to machine code, adding the |
| 623 | // code to the MachineBasicBlock. |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 624 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 625 | NamedRegionTimer T("Instruction Selection", GroupName); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 626 | InstructionSelect(); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 627 | } else { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 628 | InstructionSelect(); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 629 | } |
Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 630 | |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 631 | DOUT << "Selected selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 632 | DEBUG(CurDAG->dump()); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 633 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 634 | if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 635 | |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 636 | // Schedule machine code. |
| 637 | ScheduleDAG *Scheduler; |
| 638 | if (TimePassesIsEnabled) { |
| 639 | NamedRegionTimer T("Instruction Scheduling", GroupName); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 640 | Scheduler = Schedule(); |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 641 | } else { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 642 | Scheduler = Schedule(); |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 643 | } |
| 644 | |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 645 | if (ViewSUnitDAGs) Scheduler->viewGraph(); |
| 646 | |
Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 647 | // Emit machine code to BB. This can change 'BB' to the last block being |
| 648 | // inserted into. |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 649 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 650 | NamedRegionTimer T("Instruction Creation", GroupName); |
| 651 | BB = Scheduler->EmitSchedule(); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 652 | } else { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 653 | BB = Scheduler->EmitSchedule(); |
| 654 | } |
| 655 | |
| 656 | // Free the scheduler state. |
| 657 | if (TimePassesIsEnabled) { |
| 658 | NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName); |
| 659 | delete Scheduler; |
| 660 | } else { |
| 661 | delete Scheduler; |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 662 | } |
Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 663 | |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 664 | DOUT << "Selected machine code:\n"; |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 665 | DEBUG(BB->dump()); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 666 | } |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 667 | |
Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 668 | void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF, |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 669 | MachineModuleInfo *MMI, |
| 670 | const TargetInstrInfo &TII) { |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 671 | // Initialize the Fast-ISel state, if needed. |
| 672 | FastISel *FastIS = 0; |
| 673 | if (EnableFastISel) |
| 674 | FastIS = TLI.createFastISel(*FuncInfo->MF, MMI, |
| 675 | FuncInfo->ValueMap, |
| 676 | FuncInfo->MBBMap, |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 677 | FuncInfo->StaticAllocaMap |
| 678 | #ifndef NDEBUG |
| 679 | , FuncInfo->CatchInfoLost |
| 680 | #endif |
| 681 | ); |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 682 | |
| 683 | // Iterate over all basic blocks in the function. |
Evan Cheng | 39fd6e8 | 2008-08-07 00:43:25 +0000 | [diff] [blame] | 684 | for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) { |
| 685 | BasicBlock *LLVMBB = &*I; |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 686 | BB = FuncInfo->MBBMap[LLVMBB]; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 687 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 688 | BasicBlock::iterator const Begin = LLVMBB->begin(); |
| 689 | BasicBlock::iterator const End = LLVMBB->end(); |
Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 690 | BasicBlock::iterator BI = Begin; |
Dan Gohman | 5edd361 | 2008-08-28 20:28:56 +0000 | [diff] [blame] | 691 | |
| 692 | // Lower any arguments needed in this block if this is the entry block. |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 693 | bool SuppressFastISel = false; |
| 694 | if (LLVMBB == &Fn.getEntryBlock()) { |
Dan Gohman | 5edd361 | 2008-08-28 20:28:56 +0000 | [diff] [blame] | 695 | LowerArguments(LLVMBB); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 696 | |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 697 | // If any of the arguments has the byval attribute, forgo |
| 698 | // fast-isel in the entry block. |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 699 | if (FastIS) { |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 700 | unsigned j = 1; |
| 701 | for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end(); |
| 702 | I != E; ++I, ++j) |
Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 703 | if (Fn.paramHasAttr(j, Attribute::ByVal)) { |
Dan Gohman | 77ca41e | 2008-09-25 17:21:42 +0000 | [diff] [blame] | 704 | if (EnableFastISelVerbose || EnableFastISelAbort) |
| 705 | cerr << "FastISel skips entry block due to byval argument\n"; |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 706 | SuppressFastISel = true; |
| 707 | break; |
| 708 | } |
| 709 | } |
| 710 | } |
| 711 | |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 712 | if (MMI && BB->isLandingPad()) { |
| 713 | // Add a label to mark the beginning of the landing pad. Deletion of the |
| 714 | // landing pad can thus be detected via the MachineModuleInfo. |
| 715 | unsigned LabelID = MMI->addLandingPad(BB); |
| 716 | |
| 717 | const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL); |
| 718 | BuildMI(BB, II).addImm(LabelID); |
| 719 | |
| 720 | // Mark exception register as live in. |
| 721 | unsigned Reg = TLI.getExceptionAddressRegister(); |
| 722 | if (Reg) BB->addLiveIn(Reg); |
| 723 | |
| 724 | // Mark exception selector register as live in. |
| 725 | Reg = TLI.getExceptionSelectorRegister(); |
| 726 | if (Reg) BB->addLiveIn(Reg); |
| 727 | |
| 728 | // FIXME: Hack around an exception handling flaw (PR1508): the personality |
| 729 | // function and list of typeids logically belong to the invoke (or, if you |
| 730 | // like, the basic block containing the invoke), and need to be associated |
| 731 | // with it in the dwarf exception handling tables. Currently however the |
| 732 | // information is provided by an intrinsic (eh.selector) that can be moved |
| 733 | // to unexpected places by the optimizers: if the unwind edge is critical, |
| 734 | // then breaking it can result in the intrinsics being in the successor of |
| 735 | // the landing pad, not the landing pad itself. This results in exceptions |
| 736 | // not being caught because no typeids are associated with the invoke. |
| 737 | // This may not be the only way things can go wrong, but it is the only way |
| 738 | // we try to work around for the moment. |
| 739 | BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator()); |
| 740 | |
| 741 | if (Br && Br->isUnconditional()) { // Critical edge? |
| 742 | BasicBlock::iterator I, E; |
| 743 | for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I) |
| 744 | if (isa<EHSelectorInst>(I)) |
| 745 | break; |
| 746 | |
| 747 | if (I == E) |
| 748 | // No catch info found - try to extract some from the successor. |
| 749 | copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo); |
| 750 | } |
| 751 | } |
| 752 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 753 | // Before doing SelectionDAG ISel, see if FastISel has been requested. |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 754 | if (FastIS && !SuppressFastISel) { |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 755 | // Emit code for any incoming arguments. This must happen before |
| 756 | // beginning FastISel on the entry block. |
| 757 | if (LLVMBB == &Fn.getEntryBlock()) { |
| 758 | CurDAG->setRoot(SDL->getControlRoot()); |
| 759 | CodeGenAndEmitDAG(); |
| 760 | SDL->clear(); |
| 761 | } |
Dan Gohman | 241f464 | 2008-10-04 00:56:36 +0000 | [diff] [blame] | 762 | FastIS->startNewBlock(BB); |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 763 | // Do FastISel on as many instructions as possible. |
| 764 | for (; BI != End; ++BI) { |
| 765 | // Just before the terminator instruction, insert instructions to |
| 766 | // feed PHI nodes in successor blocks. |
| 767 | if (isa<TerminatorInst>(BI)) |
| 768 | if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) { |
Dan Gohman | 4344a5d | 2008-09-09 23:05:00 +0000 | [diff] [blame] | 769 | if (EnableFastISelVerbose || EnableFastISelAbort) { |
Dan Gohman | 293d5f8 | 2008-09-09 22:06:46 +0000 | [diff] [blame] | 770 | cerr << "FastISel miss: "; |
| 771 | BI->dump(); |
| 772 | } |
Dan Gohman | 4344a5d | 2008-09-09 23:05:00 +0000 | [diff] [blame] | 773 | if (EnableFastISelAbort) |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 774 | assert(0 && "FastISel didn't handle a PHI in a successor"); |
| 775 | break; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 776 | } |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 777 | |
| 778 | // First try normal tablegen-generated "fast" selection. |
| 779 | if (FastIS->SelectInstruction(BI)) |
| 780 | continue; |
| 781 | |
| 782 | // Next, try calling the target to attempt to handle the instruction. |
| 783 | if (FastIS->TargetSelectInstruction(BI)) |
| 784 | continue; |
| 785 | |
| 786 | // Then handle certain instructions as single-LLVM-Instruction blocks. |
| 787 | if (isa<CallInst>(BI)) { |
| 788 | if (EnableFastISelVerbose || EnableFastISelAbort) { |
| 789 | cerr << "FastISel missed call: "; |
| 790 | BI->dump(); |
| 791 | } |
| 792 | |
| 793 | if (BI->getType() != Type::VoidTy) { |
| 794 | unsigned &R = FuncInfo->ValueMap[BI]; |
| 795 | if (!R) |
| 796 | R = FuncInfo->CreateRegForValue(BI); |
| 797 | } |
| 798 | |
| 799 | SelectBasicBlock(LLVMBB, BI, next(BI)); |
Dan Gohman | 241f464 | 2008-10-04 00:56:36 +0000 | [diff] [blame] | 800 | // If the instruction was codegen'd with multiple blocks, |
| 801 | // inform the FastISel object where to resume inserting. |
| 802 | FastIS->setCurrentBlock(BB); |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 803 | continue; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 804 | } |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 805 | |
| 806 | // Otherwise, give up on FastISel for the rest of the block. |
| 807 | // For now, be a little lenient about non-branch terminators. |
| 808 | if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) { |
| 809 | if (EnableFastISelVerbose || EnableFastISelAbort) { |
| 810 | cerr << "FastISel miss: "; |
| 811 | BI->dump(); |
| 812 | } |
| 813 | if (EnableFastISelAbort) |
| 814 | // The "fast" selector couldn't handle something and bailed. |
| 815 | // For the purpose of debugging, just abort. |
| 816 | assert(0 && "FastISel didn't select the entire block"); |
| 817 | } |
| 818 | break; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 819 | } |
| 820 | } |
| 821 | |
Dan Gohman | d2ff647 | 2008-09-02 20:17:56 +0000 | [diff] [blame] | 822 | // Run SelectionDAG instruction selection on the remainder of the block |
| 823 | // not handled by FastISel. If FastISel is not run, this is the entire |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 824 | // block. |
Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 825 | if (BI != End) |
| 826 | SelectBasicBlock(LLVMBB, BI, End); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 827 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 828 | FinishBasicBlock(); |
Evan Cheng | 39fd6e8 | 2008-08-07 00:43:25 +0000 | [diff] [blame] | 829 | } |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 830 | |
| 831 | delete FastIS; |
Dan Gohman | 0e5f130 | 2008-07-07 23:02:41 +0000 | [diff] [blame] | 832 | } |
| 833 | |
Dan Gohman | fed90b6 | 2008-07-28 21:51:04 +0000 | [diff] [blame] | 834 | void |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 835 | SelectionDAGISel::FinishBasicBlock() { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 836 | |
| 837 | // Perform target specific isel post processing. |
| 838 | InstructionSelectPostProcessing(); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 839 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 840 | DOUT << "Target-post-processed machine code:\n"; |
| 841 | DEBUG(BB->dump()); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 842 | |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 843 | DOUT << "Total amount of phi nodes to update: " |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 844 | << SDL->PHINodesToUpdate.size() << "\n"; |
| 845 | DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) |
| 846 | DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first |
| 847 | << ", " << SDL->PHINodesToUpdate[i].second << ")\n";); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 848 | |
Chris Lattner | a33ef48 | 2005-03-30 01:10:47 +0000 | [diff] [blame] | 849 | // Next, now that we know what the last MBB the LLVM BB expanded is, update |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 850 | // PHI nodes in successors. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 851 | if (SDL->SwitchCases.empty() && |
| 852 | SDL->JTCases.empty() && |
| 853 | SDL->BitTestCases.empty()) { |
| 854 | for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) { |
| 855 | MachineInstr *PHI = SDL->PHINodesToUpdate[i].first; |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 856 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && |
| 857 | "This is not a machine PHI node that we are updating!"); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 858 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 859 | false)); |
| 860 | PHI->addOperand(MachineOperand::CreateMBB(BB)); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 861 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 862 | SDL->PHINodesToUpdate.clear(); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 863 | return; |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 864 | } |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 865 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 866 | for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) { |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 867 | // Lower header first, if it wasn't already lowered |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 868 | if (!SDL->BitTestCases[i].Emitted) { |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 869 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 870 | BB = SDL->BitTestCases[i].Parent; |
| 871 | SDL->setCurrentBasicBlock(BB); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 872 | // Emit the code |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 873 | SDL->visitBitTestHeader(SDL->BitTestCases[i]); |
| 874 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 875 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 876 | SDL->clear(); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 877 | } |
| 878 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 879 | for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) { |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 880 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 881 | BB = SDL->BitTestCases[i].Cases[j].ThisBB; |
| 882 | SDL->setCurrentBasicBlock(BB); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 883 | // Emit the code |
| 884 | if (j+1 != ej) |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 885 | SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB, |
| 886 | SDL->BitTestCases[i].Reg, |
| 887 | SDL->BitTestCases[i].Cases[j]); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 888 | else |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 889 | SDL->visitBitTestCase(SDL->BitTestCases[i].Default, |
| 890 | SDL->BitTestCases[i].Reg, |
| 891 | SDL->BitTestCases[i].Cases[j]); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 892 | |
| 893 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 894 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 895 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 896 | SDL->clear(); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 897 | } |
| 898 | |
| 899 | // Update PHI Nodes |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 900 | for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) { |
| 901 | MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first; |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 902 | MachineBasicBlock *PHIBB = PHI->getParent(); |
| 903 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && |
| 904 | "This is not a machine PHI node that we are updating!"); |
| 905 | // This is "default" BB. We have two jumps to it. From "header" BB and |
| 906 | // from last "case" BB. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 907 | if (PHIBB == SDL->BitTestCases[i].Default) { |
| 908 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 909 | false)); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 910 | PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent)); |
| 911 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 912 | false)); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 913 | PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases. |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 914 | back().ThisBB)); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 915 | } |
| 916 | // One of "cases" BB. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 917 | for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); |
| 918 | j != ej; ++j) { |
| 919 | MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB; |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 920 | if (cBB->succ_end() != |
| 921 | std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 922 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 923 | false)); |
| 924 | PHI->addOperand(MachineOperand::CreateMBB(cBB)); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 925 | } |
| 926 | } |
| 927 | } |
| 928 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 929 | SDL->BitTestCases.clear(); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 930 | |
Nate Begeman | 9453eea | 2006-04-23 06:26:20 +0000 | [diff] [blame] | 931 | // If the JumpTable record is filled in, then we need to emit a jump table. |
| 932 | // Updating the PHI nodes is tricky in this case, since we need to determine |
| 933 | // whether the PHI is a successor of the range check MBB or the jump table MBB |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 934 | for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) { |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 935 | // Lower header first, if it wasn't already lowered |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 936 | if (!SDL->JTCases[i].first.Emitted) { |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 937 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 938 | BB = SDL->JTCases[i].first.HeaderBB; |
| 939 | SDL->setCurrentBasicBlock(BB); |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 940 | // Emit the code |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 941 | SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first); |
| 942 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 943 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 944 | SDL->clear(); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 945 | } |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 946 | |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 947 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 948 | BB = SDL->JTCases[i].second.MBB; |
| 949 | SDL->setCurrentBasicBlock(BB); |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 950 | // Emit the code |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 951 | SDL->visitJumpTable(SDL->JTCases[i].second); |
| 952 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 953 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 954 | SDL->clear(); |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 955 | |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 956 | // Update PHI Nodes |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 957 | for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) { |
| 958 | MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first; |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 959 | MachineBasicBlock *PHIBB = PHI->getParent(); |
| 960 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && |
| 961 | "This is not a machine PHI node that we are updating!"); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 962 | // "default" BB. We can go there only from header BB. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 963 | if (PHIBB == SDL->JTCases[i].second.Default) { |
| 964 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 965 | false)); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 966 | PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB)); |
Nate Begeman | f4360a4 | 2006-05-03 03:48:02 +0000 | [diff] [blame] | 967 | } |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 968 | // JT BB. Just iterate over successors here |
Nate Begeman | f4360a4 | 2006-05-03 03:48:02 +0000 | [diff] [blame] | 969 | if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 970 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 971 | false)); |
| 972 | PHI->addOperand(MachineOperand::CreateMBB(BB)); |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 973 | } |
| 974 | } |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 975 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 976 | SDL->JTCases.clear(); |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 977 | |
Chris Lattner | b2e806e | 2006-10-22 23:00:53 +0000 | [diff] [blame] | 978 | // If the switch block involved a branch to one of the actual successors, we |
| 979 | // need to update PHI nodes in that block. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 980 | for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) { |
| 981 | MachineInstr *PHI = SDL->PHINodesToUpdate[i].first; |
Chris Lattner | b2e806e | 2006-10-22 23:00:53 +0000 | [diff] [blame] | 982 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && |
| 983 | "This is not a machine PHI node that we are updating!"); |
| 984 | if (BB->isSuccessor(PHI->getParent())) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 985 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 986 | false)); |
| 987 | PHI->addOperand(MachineOperand::CreateMBB(BB)); |
Chris Lattner | b2e806e | 2006-10-22 23:00:53 +0000 | [diff] [blame] | 988 | } |
| 989 | } |
| 990 | |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 991 | // If we generated any switch lowering information, build and codegen any |
| 992 | // additional DAGs necessary. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 993 | for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) { |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 994 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 995 | BB = SDL->SwitchCases[i].ThisBB; |
| 996 | SDL->setCurrentBasicBlock(BB); |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 997 | |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 998 | // Emit the code |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 999 | SDL->visitSwitchCase(SDL->SwitchCases[i]); |
| 1000 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1001 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1002 | SDL->clear(); |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1003 | |
| 1004 | // Handle any PHI nodes in successors of this chunk, as if we were coming |
| 1005 | // from the original BB before switch expansion. Note that PHI nodes can |
| 1006 | // occur multiple times in PHINodesToUpdate. We have to be very careful to |
| 1007 | // handle them the right number of times. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1008 | while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS. |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1009 | for (MachineBasicBlock::iterator Phi = BB->begin(); |
| 1010 | Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){ |
| 1011 | // This value for this PHI node is recorded in PHINodesToUpdate, get it. |
| 1012 | for (unsigned pn = 0; ; ++pn) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1013 | assert(pn != SDL->PHINodesToUpdate.size() && |
| 1014 | "Didn't find PHI entry!"); |
| 1015 | if (SDL->PHINodesToUpdate[pn].first == Phi) { |
| 1016 | Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn]. |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 1017 | second, false)); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1018 | Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB)); |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1019 | break; |
| 1020 | } |
| 1021 | } |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 1022 | } |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1023 | |
| 1024 | // Don't process RHS if same block as LHS. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1025 | if (BB == SDL->SwitchCases[i].FalseBB) |
| 1026 | SDL->SwitchCases[i].FalseBB = 0; |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1027 | |
| 1028 | // If we haven't handled the RHS, do so now. Otherwise, we're done. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1029 | SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB; |
| 1030 | SDL->SwitchCases[i].FalseBB = 0; |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 1031 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1032 | assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0); |
Chris Lattner | a33ef48 | 2005-03-30 01:10:47 +0000 | [diff] [blame] | 1033 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1034 | SDL->SwitchCases.clear(); |
| 1035 | |
| 1036 | SDL->PHINodesToUpdate.clear(); |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 1037 | } |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1038 | |
Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 1039 | |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 1040 | /// Schedule - Pick a safe ordering for instructions for each |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1041 | /// target node in the graph. |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 1042 | /// |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1043 | ScheduleDAG *SelectionDAGISel::Schedule() { |
Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 1044 | RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault(); |
Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 1045 | |
| 1046 | if (!Ctor) { |
Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 1047 | Ctor = ISHeuristic; |
Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 1048 | RegisterScheduler::setDefault(Ctor); |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 1049 | } |
Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 1050 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1051 | ScheduleDAG *Scheduler = Ctor(this, CurDAG, BB, Fast); |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 1052 | Scheduler->Run(); |
Dan Gohman | 3e1a7ae | 2007-08-28 20:32:58 +0000 | [diff] [blame] | 1053 | |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 1054 | return Scheduler; |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1055 | } |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1056 | |
Chris Lattner | 03fc53c | 2006-03-06 00:22:00 +0000 | [diff] [blame] | 1057 | |
Jim Laskey | 9ff542f | 2006-08-01 18:29:48 +0000 | [diff] [blame] | 1058 | HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() { |
| 1059 | return new HazardRecognizer(); |
| 1060 | } |
| 1061 | |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1062 | //===----------------------------------------------------------------------===// |
| 1063 | // Helper functions used by the generated instruction selector. |
| 1064 | //===----------------------------------------------------------------------===// |
| 1065 | // Calls to these methods are generated by tblgen. |
| 1066 | |
| 1067 | /// CheckAndMask - The isel is trying to match something like (and X, 255). If |
| 1068 | /// the dag combiner simplified the 255, we still want to match. RHS is the |
| 1069 | /// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value |
| 1070 | /// specified in the .td file (e.g. 255). |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1071 | bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS, |
Dan Gohman | dc9b3d0 | 2007-07-24 23:00:27 +0000 | [diff] [blame] | 1072 | int64_t DesiredMaskS) const { |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1073 | const APInt &ActualMask = RHS->getAPIntValue(); |
| 1074 | const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS); |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1075 | |
| 1076 | // If the actual mask exactly matches, success! |
| 1077 | if (ActualMask == DesiredMask) |
| 1078 | return true; |
| 1079 | |
| 1080 | // If the actual AND mask is allowing unallowed bits, this doesn't match. |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1081 | if (ActualMask.intersects(~DesiredMask)) |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1082 | return false; |
| 1083 | |
| 1084 | // Otherwise, the DAG Combiner may have proven that the value coming in is |
| 1085 | // either already zero or is not demanded. Check for known zero input bits. |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1086 | APInt NeededMask = DesiredMask & ~ActualMask; |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 1087 | if (CurDAG->MaskedValueIsZero(LHS, NeededMask)) |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1088 | return true; |
| 1089 | |
| 1090 | // TODO: check to see if missing bits are just not demanded. |
| 1091 | |
| 1092 | // Otherwise, this pattern doesn't match. |
| 1093 | return false; |
| 1094 | } |
| 1095 | |
| 1096 | /// CheckOrMask - The isel is trying to match something like (or X, 255). If |
| 1097 | /// the dag combiner simplified the 255, we still want to match. RHS is the |
| 1098 | /// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value |
| 1099 | /// specified in the .td file (e.g. 255). |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1100 | bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS, |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1101 | int64_t DesiredMaskS) const { |
| 1102 | const APInt &ActualMask = RHS->getAPIntValue(); |
| 1103 | const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS); |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1104 | |
| 1105 | // If the actual mask exactly matches, success! |
| 1106 | if (ActualMask == DesiredMask) |
| 1107 | return true; |
| 1108 | |
| 1109 | // If the actual AND mask is allowing unallowed bits, this doesn't match. |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1110 | if (ActualMask.intersects(~DesiredMask)) |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1111 | return false; |
| 1112 | |
| 1113 | // Otherwise, the DAG Combiner may have proven that the value coming in is |
| 1114 | // either already zero or is not demanded. Check for known zero input bits. |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1115 | APInt NeededMask = DesiredMask & ~ActualMask; |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1116 | |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1117 | APInt KnownZero, KnownOne; |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 1118 | CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne); |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1119 | |
| 1120 | // If all the missing bits in the or are already known to be set, match! |
| 1121 | if ((NeededMask & KnownOne) == NeededMask) |
| 1122 | return true; |
| 1123 | |
| 1124 | // TODO: check to see if missing bits are just not demanded. |
| 1125 | |
| 1126 | // Otherwise, this pattern doesn't match. |
| 1127 | return false; |
| 1128 | } |
| 1129 | |
Jim Laskey | 9ff542f | 2006-08-01 18:29:48 +0000 | [diff] [blame] | 1130 | |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1131 | /// SelectInlineAsmMemoryOperands - Calls to this are automatically generated |
| 1132 | /// by tblgen. Others should not call it. |
| 1133 | void SelectionDAGISel:: |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1134 | SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1135 | std::vector<SDValue> InOps; |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1136 | std::swap(InOps, Ops); |
| 1137 | |
| 1138 | Ops.push_back(InOps[0]); // input chain. |
| 1139 | Ops.push_back(InOps[1]); // input asm string. |
| 1140 | |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1141 | unsigned i = 2, e = InOps.size(); |
| 1142 | if (InOps[e-1].getValueType() == MVT::Flag) |
| 1143 | --e; // Don't process a flag operand if it is here. |
| 1144 | |
| 1145 | while (i != e) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1146 | unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue(); |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 1147 | if ((Flags & 7) != 4 /*MEM*/) { |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1148 | // Just skip over this operand, copying the operands verbatim. |
| 1149 | Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1); |
| 1150 | i += (Flags >> 3) + 1; |
| 1151 | } else { |
| 1152 | assert((Flags >> 3) == 1 && "Memory operand with multiple values?"); |
| 1153 | // Otherwise, this is a memory operand. Ask the target to select it. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1154 | std::vector<SDValue> SelOps; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1155 | if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1156 | cerr << "Could not match memory address. Inline asm failure!\n"; |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1157 | exit(1); |
| 1158 | } |
| 1159 | |
| 1160 | // Add this to the output node. |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1161 | MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy(); |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 1162 | Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3), |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1163 | IntPtrTy)); |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1164 | Ops.insert(Ops.end(), SelOps.begin(), SelOps.end()); |
| 1165 | i += 2; |
| 1166 | } |
| 1167 | } |
| 1168 | |
| 1169 | // Add the flag input back if present. |
| 1170 | if (e != InOps.size()) |
| 1171 | Ops.push_back(InOps.back()); |
| 1172 | } |
Devang Patel | 794fd75 | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 1173 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 1174 | char SelectionDAGISel::ID = 0; |