blob: f88b730c6d80706e8520bd63dd472430e621392c [file] [log] [blame]
Bill Wendling0f940c92007-12-07 21:42:31 +00001//===-- MachineLICM.cpp - Machine Loop Invariant Code Motion Pass ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bill Wendling0f940c92007-12-07 21:42:31 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs loop invariant code motion on machine instructions. We
11// attempt to remove as much code from the body of a loop as possible.
12//
Dan Gohmanc475c362009-01-15 22:01:38 +000013// This pass does not attempt to throttle itself to limit register pressure.
14// The register allocation phases are expected to perform rematerialization
15// to recover when register pressure is high.
16//
17// This pass is not intended to be a replacement or a complete alternative
18// for the LLVM-IR-level LICM pass. It is only designed to hoist simple
19// constructs that are not exposed before lowering and instruction selection.
20//
Bill Wendling0f940c92007-12-07 21:42:31 +000021//===----------------------------------------------------------------------===//
22
23#define DEBUG_TYPE "machine-licm"
Chris Lattnerac695822008-01-04 06:41:45 +000024#include "llvm/CodeGen/Passes.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000025#include "llvm/CodeGen/MachineDominators.h"
Evan Chengd94671a2010-04-07 00:41:17 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohman589f1f52009-10-28 03:21:57 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Bill Wendling9258cd32008-01-02 19:32:43 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman589f1f52009-10-28 03:21:57 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengab8be962011-06-29 01:14:12 +000031#include "llvm/MC/MCInstrItineraries.h"
Evan Cheng0e673912010-10-14 01:16:09 +000032#include "llvm/Target/TargetLowering.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000033#include "llvm/Target/TargetRegisterInfo.h"
Bill Wendlingefe2be72007-12-11 23:27:51 +000034#include "llvm/Target/TargetInstrInfo.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000035#include "llvm/Target/TargetMachine.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000036#include "llvm/Analysis/AliasAnalysis.h"
Evan Chengaf6949d2009-02-05 08:45:46 +000037#include "llvm/ADT/DenseMap.h"
Evan Chengd94671a2010-04-07 00:41:17 +000038#include "llvm/ADT/SmallSet.h"
Chris Lattnerac695822008-01-04 06:41:45 +000039#include "llvm/ADT/Statistic.h"
Evan Cheng7007e4c2011-10-12 21:33:49 +000040#include "llvm/Support/CommandLine.h"
Chris Lattnerac695822008-01-04 06:41:45 +000041#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000042#include "llvm/Support/raw_ostream.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000043using namespace llvm;
44
Evan Cheng7007e4c2011-10-12 21:33:49 +000045static cl::opt<bool>
46AvoidSpeculation("avoid-speculation",
47 cl::desc("MachineLICM should avoid speculation"),
Evan Cheng73b5bb32011-10-26 01:26:57 +000048 cl::init(true), cl::Hidden);
Evan Cheng7007e4c2011-10-12 21:33:49 +000049
Evan Cheng03a9fdf2010-10-16 02:20:26 +000050STATISTIC(NumHoisted,
51 "Number of machine instructions hoisted out of loops");
52STATISTIC(NumLowRP,
53 "Number of instructions hoisted in low reg pressure situation");
54STATISTIC(NumHighLatency,
55 "Number of high latency instructions hoisted");
56STATISTIC(NumCSEed,
57 "Number of hoisted machine instructions CSEed");
Evan Chengd94671a2010-04-07 00:41:17 +000058STATISTIC(NumPostRAHoisted,
59 "Number of machine instructions hoisted out of loops post regalloc");
Bill Wendlingb48519c2007-12-08 01:47:01 +000060
Bill Wendling0f940c92007-12-07 21:42:31 +000061namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000062 class MachineLICM : public MachineFunctionPass {
Evan Chengd94671a2010-04-07 00:41:17 +000063 bool PreRegAlloc;
64
Bill Wendling9258cd32008-01-02 19:32:43 +000065 const TargetMachine *TM;
Bill Wendlingefe2be72007-12-11 23:27:51 +000066 const TargetInstrInfo *TII;
Evan Cheng0e673912010-10-14 01:16:09 +000067 const TargetLowering *TLI;
Dan Gohmana8fb3362009-09-25 23:58:45 +000068 const TargetRegisterInfo *TRI;
Evan Chengd94671a2010-04-07 00:41:17 +000069 const MachineFrameInfo *MFI;
Evan Cheng0e673912010-10-14 01:16:09 +000070 MachineRegisterInfo *MRI;
71 const InstrItineraryData *InstrItins;
Bill Wendling12ebf142007-12-11 19:40:06 +000072
Bill Wendling0f940c92007-12-07 21:42:31 +000073 // Various analyses that we use...
Dan Gohmane33f44c2009-10-07 17:38:06 +000074 AliasAnalysis *AA; // Alias analysis info.
Evan Cheng4038f9c2010-04-08 01:03:47 +000075 MachineLoopInfo *MLI; // Current MachineLoopInfo
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000076 MachineDominatorTree *DT; // Machine dominator tree for the cur loop
Bill Wendling0f940c92007-12-07 21:42:31 +000077
Bill Wendling0f940c92007-12-07 21:42:31 +000078 // State that is updated as we process loops
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000079 bool Changed; // True if a loop is changed.
Evan Cheng82e0a1a2010-05-29 00:06:36 +000080 bool FirstInLoop; // True if it's the first LICM in the loop.
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000081 MachineLoop *CurLoop; // The current loop we are working on.
Dan Gohmanc475c362009-01-15 22:01:38 +000082 MachineBasicBlock *CurPreheader; // The preheader for CurLoop.
Evan Chengaf6949d2009-02-05 08:45:46 +000083
Evan Chengd94671a2010-04-07 00:41:17 +000084 BitVector AllocatableSet;
85
Evan Cheng0e673912010-10-14 01:16:09 +000086 // Track 'estimated' register pressure.
Evan Cheng03a9fdf2010-10-16 02:20:26 +000087 SmallSet<unsigned, 32> RegSeen;
Evan Cheng0e673912010-10-14 01:16:09 +000088 SmallVector<unsigned, 8> RegPressure;
Evan Cheng03a9fdf2010-10-16 02:20:26 +000089
90 // Register pressure "limit" per register class. If the pressure
91 // is higher than the limit, then it's considered high.
Evan Cheng0e673912010-10-14 01:16:09 +000092 SmallVector<unsigned, 8> RegLimit;
93
Evan Cheng03a9fdf2010-10-16 02:20:26 +000094 // Register pressure on path leading from loop preheader to current BB.
95 SmallVector<SmallVector<unsigned, 8>, 16> BackTrace;
96
Dale Johannesenc46a5f22010-07-29 17:45:24 +000097 // For each opcode, keep a list of potential CSE instructions.
Evan Cheng777c6b72009-11-03 21:40:02 +000098 DenseMap<unsigned, std::vector<const MachineInstr*> > CSEMap;
Evan Chengd94671a2010-04-07 00:41:17 +000099
Evan Chengfad62872011-10-11 23:48:44 +0000100 enum {
101 SpeculateFalse = 0,
102 SpeculateTrue = 1,
103 SpeculateUnknown = 2
104 };
105
Devang Patel2e350472011-10-11 18:09:58 +0000106 // If a MBB does not dominate loop exiting blocks then it may not safe
107 // to hoist loads from this block.
Evan Chengfad62872011-10-11 23:48:44 +0000108 // Tri-state: 0 - false, 1 - true, 2 - unknown
109 unsigned SpeculationState;
Devang Patel2e350472011-10-11 18:09:58 +0000110
Bill Wendling0f940c92007-12-07 21:42:31 +0000111 public:
112 static char ID; // Pass identification, replacement for typeid
Evan Chengd94671a2010-04-07 00:41:17 +0000113 MachineLICM() :
Owen Anderson081c34b2010-10-19 17:21:58 +0000114 MachineFunctionPass(ID), PreRegAlloc(true) {
115 initializeMachineLICMPass(*PassRegistry::getPassRegistry());
116 }
Evan Chengd94671a2010-04-07 00:41:17 +0000117
118 explicit MachineLICM(bool PreRA) :
Owen Anderson081c34b2010-10-19 17:21:58 +0000119 MachineFunctionPass(ID), PreRegAlloc(PreRA) {
120 initializeMachineLICMPass(*PassRegistry::getPassRegistry());
121 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000122
123 virtual bool runOnMachineFunction(MachineFunction &MF);
124
Dan Gohman72241702008-12-18 01:37:56 +0000125 const char *getPassName() const { return "Machine Instruction LICM"; }
126
Bill Wendling0f940c92007-12-07 21:42:31 +0000127 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Bill Wendling0f940c92007-12-07 21:42:31 +0000128 AU.addRequired<MachineLoopInfo>();
129 AU.addRequired<MachineDominatorTree>();
Dan Gohmane33f44c2009-10-07 17:38:06 +0000130 AU.addRequired<AliasAnalysis>();
Bill Wendlingd5da7042008-01-04 08:48:49 +0000131 AU.addPreserved<MachineLoopInfo>();
132 AU.addPreserved<MachineDominatorTree>();
133 MachineFunctionPass::getAnalysisUsage(AU);
Bill Wendling0f940c92007-12-07 21:42:31 +0000134 }
Evan Chengaf6949d2009-02-05 08:45:46 +0000135
136 virtual void releaseMemory() {
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000137 RegSeen.clear();
Evan Cheng0e673912010-10-14 01:16:09 +0000138 RegPressure.clear();
139 RegLimit.clear();
Evan Cheng23128422010-10-19 18:58:51 +0000140 BackTrace.clear();
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000141 for (DenseMap<unsigned,std::vector<const MachineInstr*> >::iterator
142 CI = CSEMap.begin(), CE = CSEMap.end(); CI != CE; ++CI)
143 CI->second.clear();
Evan Chengaf6949d2009-02-05 08:45:46 +0000144 CSEMap.clear();
145 }
146
Bill Wendling0f940c92007-12-07 21:42:31 +0000147 private:
Evan Cheng4038f9c2010-04-08 01:03:47 +0000148 /// CandidateInfo - Keep track of information about hoisting candidates.
149 struct CandidateInfo {
150 MachineInstr *MI;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000151 unsigned Def;
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000152 int FI;
153 CandidateInfo(MachineInstr *mi, unsigned def, int fi)
154 : MI(mi), Def(def), FI(fi) {}
Evan Cheng4038f9c2010-04-08 01:03:47 +0000155 };
156
157 /// HoistRegionPostRA - Walk the specified region of the CFG and hoist loop
158 /// invariants out to the preheader.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000159 void HoistRegionPostRA();
Evan Cheng4038f9c2010-04-08 01:03:47 +0000160
161 /// HoistPostRA - When an instruction is found to only use loop invariant
162 /// operands that is safe to hoist, this instruction is called to do the
163 /// dirty work.
164 void HoistPostRA(MachineInstr *MI, unsigned Def);
165
166 /// ProcessMI - Examine the instruction for potentai LICM candidate. Also
167 /// gather register def and frame object update information.
168 void ProcessMI(MachineInstr *MI, unsigned *PhysRegDefs,
169 SmallSet<int, 32> &StoredFIs,
170 SmallVector<CandidateInfo, 32> &Candidates);
171
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000172 /// AddToLiveIns - Add register 'Reg' to the livein sets of BBs in the
173 /// current loop.
174 void AddToLiveIns(unsigned Reg);
Evan Cheng4038f9c2010-04-08 01:03:47 +0000175
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000176 /// IsLICMCandidate - Returns true if the instruction may be a suitable
Chris Lattner77910802010-07-12 00:00:35 +0000177 /// candidate for LICM. e.g. If the instruction is a call, then it's
178 /// obviously not safe to hoist it.
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000179 bool IsLICMCandidate(MachineInstr &I);
180
Bill Wendling041b3f82007-12-08 23:58:46 +0000181 /// IsLoopInvariantInst - Returns true if the instruction is loop
Bill Wendling0f940c92007-12-07 21:42:31 +0000182 /// invariant. I.e., all virtual register operands are defined outside of
183 /// the loop, physical registers aren't accessed (explicitly or implicitly),
184 /// and the instruction is hoistable.
185 ///
Bill Wendling041b3f82007-12-08 23:58:46 +0000186 bool IsLoopInvariantInst(MachineInstr &I);
Bill Wendling0f940c92007-12-07 21:42:31 +0000187
Evan Chengd67705f2011-04-11 21:09:18 +0000188 /// HasAnyPHIUse - Return true if the specified register is used by any
189 /// phi node.
190 bool HasAnyPHIUse(unsigned Reg) const;
191
Evan Cheng23128422010-10-19 18:58:51 +0000192 /// HasHighOperandLatency - Compute operand latency between a def of 'Reg'
193 /// and an use in the current loop, return true if the target considered
194 /// it 'high'.
Evan Chengc8141df2010-10-26 02:08:50 +0000195 bool HasHighOperandLatency(MachineInstr &MI, unsigned DefIdx,
196 unsigned Reg) const;
197
198 bool IsCheapInstruction(MachineInstr &MI) const;
Evan Cheng0e673912010-10-14 01:16:09 +0000199
Evan Cheng134982d2010-10-20 22:03:58 +0000200 /// CanCauseHighRegPressure - Visit BBs from header to current BB,
201 /// check if hoisting an instruction of the given cost matrix can cause high
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000202 /// register pressure.
Evan Cheng134982d2010-10-20 22:03:58 +0000203 bool CanCauseHighRegPressure(DenseMap<unsigned, int> &Cost);
204
205 /// UpdateBackTraceRegPressure - Traverse the back trace from header to
206 /// the current block and update their register pressures to reflect the
207 /// effect of hoisting MI from the current block to the preheader.
208 void UpdateBackTraceRegPressure(const MachineInstr *MI);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000209
Evan Cheng45e94d62009-02-04 09:19:56 +0000210 /// IsProfitableToHoist - Return true if it is potentially profitable to
211 /// hoist the given loop invariant.
Evan Chengc26abd92009-11-20 23:31:34 +0000212 bool IsProfitableToHoist(MachineInstr &MI);
Evan Cheng45e94d62009-02-04 09:19:56 +0000213
Devang Patel2e350472011-10-11 18:09:58 +0000214 /// IsGuaranteedToExecute - Check if this mbb is guaranteed to execute.
215 /// If not then a load from this mbb may not be safe to hoist.
216 bool IsGuaranteedToExecute(MachineBasicBlock *BB);
217
Bill Wendling0f940c92007-12-07 21:42:31 +0000218 /// HoistRegion - Walk the specified region of the CFG (defined by all
219 /// blocks dominated by the specified block, and that are in the current
220 /// loop) in depth first order w.r.t the DominatorTree. This allows us to
221 /// visit definitions before uses, allowing us to hoist a loop body in one
222 /// pass without iteration.
223 ///
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000224 void HoistRegion(MachineDomTreeNode *N, bool IsHeader = false);
Bill Wendling0f940c92007-12-07 21:42:31 +0000225
Evan Cheng61560e22011-09-01 01:45:00 +0000226 /// getRegisterClassIDAndCost - For a given MI, register, and the operand
227 /// index, return the ID and cost of its representative register class by
228 /// reference.
229 void getRegisterClassIDAndCost(const MachineInstr *MI,
230 unsigned Reg, unsigned OpIdx,
231 unsigned &RCId, unsigned &RCCost) const;
232
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000233 /// InitRegPressure - Find all virtual register references that are liveout
234 /// of the preheader to initialize the starting "register pressure". Note
235 /// this does not count live through (livein but not used) registers.
Evan Cheng0e673912010-10-14 01:16:09 +0000236 void InitRegPressure(MachineBasicBlock *BB);
237
Evan Cheng134982d2010-10-20 22:03:58 +0000238 /// UpdateRegPressure - Update estimate of register pressure after the
239 /// specified instruction.
240 void UpdateRegPressure(const MachineInstr *MI);
Evan Cheng0e673912010-10-14 01:16:09 +0000241
Dan Gohman5c952302009-10-29 17:47:20 +0000242 /// ExtractHoistableLoad - Unfold a load from the given machineinstr if
243 /// the load itself could be hoisted. Return the unfolded and hoistable
244 /// load, or null if the load couldn't be unfolded or if it wouldn't
245 /// be hoistable.
246 MachineInstr *ExtractHoistableLoad(MachineInstr *MI);
247
Evan Cheng78e5c112009-11-07 03:52:02 +0000248 /// LookForDuplicate - Find an instruction amount PrevMIs that is a
249 /// duplicate of MI. Return this instruction if it's found.
250 const MachineInstr *LookForDuplicate(const MachineInstr *MI,
251 std::vector<const MachineInstr*> &PrevMIs);
252
Evan Cheng9fb744e2009-11-05 00:51:13 +0000253 /// EliminateCSE - Given a LICM'ed instruction, look for an instruction on
254 /// the preheader that compute the same value. If it's found, do a RAU on
255 /// with the definition of the existing instruction rather than hoisting
256 /// the instruction to the preheader.
257 bool EliminateCSE(MachineInstr *MI,
258 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator &CI);
259
Evan Cheng7efba852011-10-12 00:09:14 +0000260 /// MayCSE - Return true if the given instruction will be CSE'd if it's
261 /// hoisted out of the loop.
262 bool MayCSE(MachineInstr *MI);
263
Bill Wendling0f940c92007-12-07 21:42:31 +0000264 /// Hoist - When an instruction is found to only use loop invariant operands
265 /// that is safe to hoist, this instruction is called to do the dirty work.
Evan Cheng134982d2010-10-20 22:03:58 +0000266 /// It returns true if the instruction is hoisted.
267 bool Hoist(MachineInstr *MI, MachineBasicBlock *Preheader);
Evan Cheng777c6b72009-11-03 21:40:02 +0000268
269 /// InitCSEMap - Initialize the CSE map with instructions that are in the
270 /// current loop preheader that may become duplicates of instructions that
271 /// are hoisted out of the loop.
272 void InitCSEMap(MachineBasicBlock *BB);
Dan Gohman853d3fb2010-06-22 17:25:57 +0000273
274 /// getCurPreheader - Get the preheader for the current loop, splitting
275 /// a critical edge if needed.
276 MachineBasicBlock *getCurPreheader();
Bill Wendling0f940c92007-12-07 21:42:31 +0000277 };
Bill Wendling0f940c92007-12-07 21:42:31 +0000278} // end anonymous namespace
279
Dan Gohman844731a2008-05-13 00:00:25 +0000280char MachineLICM::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000281INITIALIZE_PASS_BEGIN(MachineLICM, "machinelicm",
282 "Machine Loop Invariant Code Motion", false, false)
283INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
284INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
285INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
286INITIALIZE_PASS_END(MachineLICM, "machinelicm",
Owen Andersonce665bd2010-10-07 22:25:06 +0000287 "Machine Loop Invariant Code Motion", false, false)
Dan Gohman844731a2008-05-13 00:00:25 +0000288
Evan Chengd94671a2010-04-07 00:41:17 +0000289FunctionPass *llvm::createMachineLICMPass(bool PreRegAlloc) {
290 return new MachineLICM(PreRegAlloc);
291}
Bill Wendling0f940c92007-12-07 21:42:31 +0000292
Dan Gohman853d3fb2010-06-22 17:25:57 +0000293/// LoopIsOuterMostWithPredecessor - Test if the given loop is the outer-most
294/// loop that has a unique predecessor.
295static bool LoopIsOuterMostWithPredecessor(MachineLoop *CurLoop) {
Dan Gohmanaa742602010-07-09 18:49:45 +0000296 // Check whether this loop even has a unique predecessor.
297 if (!CurLoop->getLoopPredecessor())
298 return false;
299 // Ok, now check to see if any of its outer loops do.
Dan Gohmanc475c362009-01-15 22:01:38 +0000300 for (MachineLoop *L = CurLoop->getParentLoop(); L; L = L->getParentLoop())
Dan Gohman853d3fb2010-06-22 17:25:57 +0000301 if (L->getLoopPredecessor())
Dan Gohmanc475c362009-01-15 22:01:38 +0000302 return false;
Dan Gohmanaa742602010-07-09 18:49:45 +0000303 // None of them did, so this is the outermost with a unique predecessor.
Dan Gohmanc475c362009-01-15 22:01:38 +0000304 return true;
305}
306
Bill Wendling0f940c92007-12-07 21:42:31 +0000307bool MachineLICM::runOnMachineFunction(MachineFunction &MF) {
Evan Chengd94671a2010-04-07 00:41:17 +0000308 if (PreRegAlloc)
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000309 DEBUG(dbgs() << "******** Pre-regalloc Machine LICM: ");
Evan Chengd94671a2010-04-07 00:41:17 +0000310 else
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000311 DEBUG(dbgs() << "******** Post-regalloc Machine LICM: ");
312 DEBUG(dbgs() << MF.getFunction()->getName() << " ********\n");
Bill Wendlinga17ad592007-12-11 22:22:22 +0000313
Evan Cheng82e0a1a2010-05-29 00:06:36 +0000314 Changed = FirstInLoop = false;
Bill Wendlingacb04ec2008-08-31 02:30:23 +0000315 TM = &MF.getTarget();
Bill Wendling9258cd32008-01-02 19:32:43 +0000316 TII = TM->getInstrInfo();
Evan Cheng0e673912010-10-14 01:16:09 +0000317 TLI = TM->getTargetLowering();
Dan Gohmana8fb3362009-09-25 23:58:45 +0000318 TRI = TM->getRegisterInfo();
Evan Chengd94671a2010-04-07 00:41:17 +0000319 MFI = MF.getFrameInfo();
Evan Cheng0e673912010-10-14 01:16:09 +0000320 MRI = &MF.getRegInfo();
321 InstrItins = TM->getInstrItineraryData();
Dan Gohman45094e32009-09-26 02:34:00 +0000322 AllocatableSet = TRI->getAllocatableSet(MF);
Bill Wendling0f940c92007-12-07 21:42:31 +0000323
Evan Cheng0e673912010-10-14 01:16:09 +0000324 if (PreRegAlloc) {
325 // Estimate register pressure during pre-regalloc pass.
326 unsigned NumRC = TRI->getNumRegClasses();
327 RegPressure.resize(NumRC);
Evan Cheng0e673912010-10-14 01:16:09 +0000328 std::fill(RegPressure.begin(), RegPressure.end(), 0);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000329 RegLimit.resize(NumRC);
Evan Cheng0e673912010-10-14 01:16:09 +0000330 for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(),
331 E = TRI->regclass_end(); I != E; ++I)
Cameron Zwarichbe2119e2011-03-07 21:56:36 +0000332 RegLimit[(*I)->getID()] = TRI->getRegPressureLimit(*I, MF);
Evan Cheng0e673912010-10-14 01:16:09 +0000333 }
334
Bill Wendling0f940c92007-12-07 21:42:31 +0000335 // Get our Loop information...
Evan Cheng4038f9c2010-04-08 01:03:47 +0000336 MLI = &getAnalysis<MachineLoopInfo>();
337 DT = &getAnalysis<MachineDominatorTree>();
338 AA = &getAnalysis<AliasAnalysis>();
Bill Wendling0f940c92007-12-07 21:42:31 +0000339
Dan Gohmanaa742602010-07-09 18:49:45 +0000340 SmallVector<MachineLoop *, 8> Worklist(MLI->begin(), MLI->end());
341 while (!Worklist.empty()) {
342 CurLoop = Worklist.pop_back_val();
Dan Gohman853d3fb2010-06-22 17:25:57 +0000343 CurPreheader = 0;
Bill Wendling0f940c92007-12-07 21:42:31 +0000344
Evan Cheng4038f9c2010-04-08 01:03:47 +0000345 // If this is done before regalloc, only visit outer-most preheader-sporting
346 // loops.
Dan Gohmanaa742602010-07-09 18:49:45 +0000347 if (PreRegAlloc && !LoopIsOuterMostWithPredecessor(CurLoop)) {
348 Worklist.append(CurLoop->begin(), CurLoop->end());
Dan Gohmanc475c362009-01-15 22:01:38 +0000349 continue;
Dan Gohmanaa742602010-07-09 18:49:45 +0000350 }
Dan Gohmanc475c362009-01-15 22:01:38 +0000351
Evan Chengd94671a2010-04-07 00:41:17 +0000352 if (!PreRegAlloc)
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000353 HoistRegionPostRA();
Evan Chengd94671a2010-04-07 00:41:17 +0000354 else {
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000355 // CSEMap is initialized for loop header when the first instruction is
356 // being hoisted.
357 MachineDomTreeNode *N = DT->getNode(CurLoop->getHeader());
Evan Cheng82e0a1a2010-05-29 00:06:36 +0000358 FirstInLoop = true;
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000359 HoistRegion(N, true);
Evan Chengd94671a2010-04-07 00:41:17 +0000360 CSEMap.clear();
361 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000362 }
363
364 return Changed;
365}
366
Evan Cheng4038f9c2010-04-08 01:03:47 +0000367/// InstructionStoresToFI - Return true if instruction stores to the
368/// specified frame.
369static bool InstructionStoresToFI(const MachineInstr *MI, int FI) {
370 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
371 oe = MI->memoperands_end(); o != oe; ++o) {
372 if (!(*o)->isStore() || !(*o)->getValue())
373 continue;
374 if (const FixedStackPseudoSourceValue *Value =
375 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
376 if (Value->getFrameIndex() == FI)
377 return true;
378 }
379 }
380 return false;
381}
382
383/// ProcessMI - Examine the instruction for potentai LICM candidate. Also
384/// gather register def and frame object update information.
385void MachineLICM::ProcessMI(MachineInstr *MI,
386 unsigned *PhysRegDefs,
387 SmallSet<int, 32> &StoredFIs,
388 SmallVector<CandidateInfo, 32> &Candidates) {
389 bool RuledOut = false;
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000390 bool HasNonInvariantUse = false;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000391 unsigned Def = 0;
392 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
393 const MachineOperand &MO = MI->getOperand(i);
394 if (MO.isFI()) {
395 // Remember if the instruction stores to the frame index.
396 int FI = MO.getIndex();
397 if (!StoredFIs.count(FI) &&
398 MFI->isSpillSlotObjectIndex(FI) &&
399 InstructionStoresToFI(MI, FI))
400 StoredFIs.insert(FI);
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000401 HasNonInvariantUse = true;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000402 continue;
403 }
404
405 if (!MO.isReg())
406 continue;
407 unsigned Reg = MO.getReg();
408 if (!Reg)
409 continue;
410 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
411 "Not expecting virtual register!");
412
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000413 if (!MO.isDef()) {
Evan Cheng63275372010-04-13 22:13:34 +0000414 if (Reg && PhysRegDefs[Reg])
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000415 // If it's using a non-loop-invariant register, then it's obviously not
416 // safe to hoist.
417 HasNonInvariantUse = true;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000418 continue;
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000419 }
Evan Cheng4038f9c2010-04-08 01:03:47 +0000420
421 if (MO.isImplicit()) {
422 ++PhysRegDefs[Reg];
423 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
424 ++PhysRegDefs[*AS];
425 if (!MO.isDead())
426 // Non-dead implicit def? This cannot be hoisted.
427 RuledOut = true;
428 // No need to check if a dead implicit def is also defined by
429 // another instruction.
430 continue;
431 }
432
433 // FIXME: For now, avoid instructions with multiple defs, unless
434 // it's a dead implicit def.
435 if (Def)
436 RuledOut = true;
437 else
438 Def = Reg;
439
440 // If we have already seen another instruction that defines the same
441 // register, then this is not safe.
442 if (++PhysRegDefs[Reg] > 1)
443 // MI defined register is seen defined by another instruction in
444 // the loop, it cannot be a LICM candidate.
445 RuledOut = true;
446 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
447 if (++PhysRegDefs[*AS] > 1)
448 RuledOut = true;
449 }
450
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000451 // Only consider reloads for now and remats which do not have register
452 // operands. FIXME: Consider unfold load folding instructions.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000453 if (Def && !RuledOut) {
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000454 int FI = INT_MIN;
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000455 if ((!HasNonInvariantUse && IsLICMCandidate(*MI)) ||
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000456 (TII->isLoadFromStackSlot(MI, FI) && MFI->isSpillSlotObjectIndex(FI)))
457 Candidates.push_back(CandidateInfo(MI, Def, FI));
Evan Cheng4038f9c2010-04-08 01:03:47 +0000458 }
459}
460
461/// HoistRegionPostRA - Walk the specified region of the CFG and hoist loop
462/// invariants out to the preheader.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000463void MachineLICM::HoistRegionPostRA() {
Evan Chengd94671a2010-04-07 00:41:17 +0000464 unsigned NumRegs = TRI->getNumRegs();
465 unsigned *PhysRegDefs = new unsigned[NumRegs];
466 std::fill(PhysRegDefs, PhysRegDefs + NumRegs, 0);
467
Evan Cheng4038f9c2010-04-08 01:03:47 +0000468 SmallVector<CandidateInfo, 32> Candidates;
Evan Chengd94671a2010-04-07 00:41:17 +0000469 SmallSet<int, 32> StoredFIs;
470
471 // Walk the entire region, count number of defs for each register, and
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000472 // collect potential LICM candidates.
473 const std::vector<MachineBasicBlock*> Blocks = CurLoop->getBlocks();
474 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
475 MachineBasicBlock *BB = Blocks[i];
Bill Wendlinga2e87912011-10-12 02:58:01 +0000476
477 // If the header of the loop containing this basic block is a landing pad,
478 // then don't try to hoist instructions out of this loop.
479 const MachineLoop *ML = MLI->getLoopFor(BB);
480 if (ML && ML->getHeader()->isLandingPad()) continue;
481
Evan Chengd94671a2010-04-07 00:41:17 +0000482 // Conservatively treat live-in's as an external def.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000483 // FIXME: That means a reload that're reused in successor block(s) will not
484 // be LICM'ed.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000485 for (MachineBasicBlock::livein_iterator I = BB->livein_begin(),
Evan Chengd94671a2010-04-07 00:41:17 +0000486 E = BB->livein_end(); I != E; ++I) {
487 unsigned Reg = *I;
488 ++PhysRegDefs[Reg];
Evan Cheng4038f9c2010-04-08 01:03:47 +0000489 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
490 ++PhysRegDefs[*AS];
Evan Chengd94671a2010-04-07 00:41:17 +0000491 }
492
Evan Chengfad62872011-10-11 23:48:44 +0000493 SpeculationState = SpeculateUnknown;
Evan Chengd94671a2010-04-07 00:41:17 +0000494 for (MachineBasicBlock::iterator
495 MII = BB->begin(), E = BB->end(); MII != E; ++MII) {
Evan Chengd94671a2010-04-07 00:41:17 +0000496 MachineInstr *MI = &*MII;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000497 ProcessMI(MI, PhysRegDefs, StoredFIs, Candidates);
Evan Chengd94671a2010-04-07 00:41:17 +0000498 }
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000499 }
Evan Chengd94671a2010-04-07 00:41:17 +0000500
501 // Now evaluate whether the potential candidates qualify.
502 // 1. Check if the candidate defined register is defined by another
503 // instruction in the loop.
504 // 2. If the candidate is a load from stack slot (always true for now),
505 // check if the slot is stored anywhere in the loop.
506 for (unsigned i = 0, e = Candidates.size(); i != e; ++i) {
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000507 if (Candidates[i].FI != INT_MIN &&
508 StoredFIs.count(Candidates[i].FI))
Evan Chengd94671a2010-04-07 00:41:17 +0000509 continue;
510
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000511 if (PhysRegDefs[Candidates[i].Def] == 1) {
512 bool Safe = true;
513 MachineInstr *MI = Candidates[i].MI;
Evan Chengc15d9132010-04-13 20:25:29 +0000514 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
515 const MachineOperand &MO = MI->getOperand(j);
Evan Cheng63275372010-04-13 22:13:34 +0000516 if (!MO.isReg() || MO.isDef() || !MO.getReg())
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000517 continue;
518 if (PhysRegDefs[MO.getReg()]) {
519 // If it's using a non-loop-invariant register, then it's obviously
520 // not safe to hoist.
521 Safe = false;
522 break;
523 }
524 }
525 if (Safe)
526 HoistPostRA(MI, Candidates[i].Def);
527 }
Evan Chengd94671a2010-04-07 00:41:17 +0000528 }
Benjamin Kramer678d9b72010-04-12 11:38:35 +0000529
530 delete[] PhysRegDefs;
Evan Chengd94671a2010-04-07 00:41:17 +0000531}
532
Jakob Stoklund Olesen9196ab62010-04-20 18:45:47 +0000533/// AddToLiveIns - Add register 'Reg' to the livein sets of BBs in the current
534/// loop, and make sure it is not killed by any instructions in the loop.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000535void MachineLICM::AddToLiveIns(unsigned Reg) {
536 const std::vector<MachineBasicBlock*> Blocks = CurLoop->getBlocks();
Jakob Stoklund Olesen9196ab62010-04-20 18:45:47 +0000537 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
538 MachineBasicBlock *BB = Blocks[i];
539 if (!BB->isLiveIn(Reg))
540 BB->addLiveIn(Reg);
541 for (MachineBasicBlock::iterator
542 MII = BB->begin(), E = BB->end(); MII != E; ++MII) {
543 MachineInstr *MI = &*MII;
544 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
545 MachineOperand &MO = MI->getOperand(i);
546 if (!MO.isReg() || !MO.getReg() || MO.isDef()) continue;
547 if (MO.getReg() == Reg || TRI->isSuperRegister(Reg, MO.getReg()))
548 MO.setIsKill(false);
549 }
550 }
551 }
Evan Cheng4038f9c2010-04-08 01:03:47 +0000552}
553
554/// HoistPostRA - When an instruction is found to only use loop invariant
555/// operands that is safe to hoist, this instruction is called to do the
556/// dirty work.
557void MachineLICM::HoistPostRA(MachineInstr *MI, unsigned Def) {
Dan Gohman853d3fb2010-06-22 17:25:57 +0000558 MachineBasicBlock *Preheader = getCurPreheader();
559 if (!Preheader) return;
560
Evan Chengd94671a2010-04-07 00:41:17 +0000561 // Now move the instructions to the predecessor, inserting it before any
562 // terminator instructions.
563 DEBUG({
564 dbgs() << "Hoisting " << *MI;
Dan Gohman853d3fb2010-06-22 17:25:57 +0000565 if (Preheader->getBasicBlock())
Evan Chengd94671a2010-04-07 00:41:17 +0000566 dbgs() << " to MachineBasicBlock "
Dan Gohman853d3fb2010-06-22 17:25:57 +0000567 << Preheader->getName();
Evan Chengd94671a2010-04-07 00:41:17 +0000568 if (MI->getParent()->getBasicBlock())
569 dbgs() << " from MachineBasicBlock "
570 << MI->getParent()->getName();
571 dbgs() << "\n";
572 });
573
574 // Splice the instruction to the preheader.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000575 MachineBasicBlock *MBB = MI->getParent();
Dan Gohman853d3fb2010-06-22 17:25:57 +0000576 Preheader->splice(Preheader->getFirstTerminator(), MBB, MI);
Evan Cheng4038f9c2010-04-08 01:03:47 +0000577
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000578 // Add register to livein list to all the BBs in the current loop since a
579 // loop invariant must be kept live throughout the whole loop. This is
580 // important to ensure later passes do not scavenge the def register.
581 AddToLiveIns(Def);
Evan Chengd94671a2010-04-07 00:41:17 +0000582
583 ++NumPostRAHoisted;
584 Changed = true;
585}
586
Devang Patel2e350472011-10-11 18:09:58 +0000587// IsGuaranteedToExecute - Check if this mbb is guaranteed to execute.
588// If not then a load from this mbb may not be safe to hoist.
589bool MachineLICM::IsGuaranteedToExecute(MachineBasicBlock *BB) {
Evan Chengfad62872011-10-11 23:48:44 +0000590 if (SpeculationState != SpeculateUnknown)
591 return SpeculationState == SpeculateFalse;
592
Devang Patel2e350472011-10-11 18:09:58 +0000593 if (BB != CurLoop->getHeader()) {
594 // Check loop exiting blocks.
595 SmallVector<MachineBasicBlock*, 8> CurrentLoopExitingBlocks;
596 CurLoop->getExitingBlocks(CurrentLoopExitingBlocks);
597 for (unsigned i = 0, e = CurrentLoopExitingBlocks.size(); i != e; ++i)
598 if (!DT->dominates(BB, CurrentLoopExitingBlocks[i])) {
Nick Lewyckyea3abd52011-10-13 01:09:50 +0000599 SpeculationState = SpeculateTrue;
600 return false;
Devang Patel2e350472011-10-11 18:09:58 +0000601 }
602 }
603
Evan Chengfad62872011-10-11 23:48:44 +0000604 SpeculationState = SpeculateFalse;
605 return true;
Devang Patel2e350472011-10-11 18:09:58 +0000606}
607
Bill Wendling0f940c92007-12-07 21:42:31 +0000608/// HoistRegion - Walk the specified region of the CFG (defined by all blocks
609/// dominated by the specified block, and that are in the current loop) in depth
610/// first order w.r.t the DominatorTree. This allows us to visit definitions
611/// before uses, allowing us to hoist a loop body in one pass without iteration.
612///
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000613void MachineLICM::HoistRegion(MachineDomTreeNode *N, bool IsHeader) {
Bill Wendling0f940c92007-12-07 21:42:31 +0000614 assert(N != 0 && "Null dominator tree node?");
615 MachineBasicBlock *BB = N->getBlock();
616
Bill Wendlinga2e87912011-10-12 02:58:01 +0000617 // If the header of the loop containing this basic block is a landing pad,
618 // then don't try to hoist instructions out of this loop.
619 const MachineLoop *ML = MLI->getLoopFor(BB);
620 if (ML && ML->getHeader()->isLandingPad()) return;
621
Bill Wendling0f940c92007-12-07 21:42:31 +0000622 // If this subregion is not in the top level loop at all, exit.
623 if (!CurLoop->contains(BB)) return;
624
Evan Cheng0e673912010-10-14 01:16:09 +0000625 MachineBasicBlock *Preheader = getCurPreheader();
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000626 if (!Preheader)
627 return;
Evan Cheng0e673912010-10-14 01:16:09 +0000628
Evan Cheng23128422010-10-19 18:58:51 +0000629 if (IsHeader) {
Evan Cheng134982d2010-10-20 22:03:58 +0000630 // Compute registers which are livein into the loop headers.
Evan Cheng23128422010-10-19 18:58:51 +0000631 RegSeen.clear();
632 BackTrace.clear();
633 InitRegPressure(Preheader);
Daniel Dunbar98694132010-10-19 17:14:24 +0000634 }
Evan Cheng11e8b742010-10-19 00:55:07 +0000635
Evan Cheng23128422010-10-19 18:58:51 +0000636 // Remember livein register pressure.
637 BackTrace.push_back(RegPressure);
638
Evan Chengfad62872011-10-11 23:48:44 +0000639 SpeculationState = SpeculateUnknown;
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000640 for (MachineBasicBlock::iterator
641 MII = BB->begin(), E = BB->end(); MII != E; ) {
642 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
643 MachineInstr *MI = &*MII;
Evan Cheng134982d2010-10-20 22:03:58 +0000644 if (!Hoist(MI, Preheader))
645 UpdateRegPressure(MI);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000646 MII = NextMII;
Dan Gohmanc475c362009-01-15 22:01:38 +0000647 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000648
Dale Johannesenbf1ae5e2010-07-20 00:50:13 +0000649 // Don't hoist things out of a large switch statement. This often causes
650 // code to be hoisted that wasn't going to be executed, and increases
651 // register pressure in a situation where it's likely to matter.
Dale Johannesen21d35c12010-07-20 21:29:12 +0000652 if (BB->succ_size() < 25) {
653 const std::vector<MachineDomTreeNode*> &Children = N->getChildren();
Dale Johannesenbf1ae5e2010-07-20 00:50:13 +0000654 for (unsigned I = 0, E = Children.size(); I != E; ++I)
655 HoistRegion(Children[I]);
Dale Johannesen21d35c12010-07-20 21:29:12 +0000656 }
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000657
Evan Cheng23128422010-10-19 18:58:51 +0000658 BackTrace.pop_back();
Bill Wendling0f940c92007-12-07 21:42:31 +0000659}
660
Evan Cheng134982d2010-10-20 22:03:58 +0000661static bool isOperandKill(const MachineOperand &MO, MachineRegisterInfo *MRI) {
662 return MO.isKill() || MRI->hasOneNonDBGUse(MO.getReg());
663}
664
Evan Cheng61560e22011-09-01 01:45:00 +0000665/// getRegisterClassIDAndCost - For a given MI, register, and the operand
666/// index, return the ID and cost of its representative register class.
667void
668MachineLICM::getRegisterClassIDAndCost(const MachineInstr *MI,
669 unsigned Reg, unsigned OpIdx,
670 unsigned &RCId, unsigned &RCCost) const {
671 const TargetRegisterClass *RC = MRI->getRegClass(Reg);
672 EVT VT = *RC->vt_begin();
Owen Anderson99aa14f2011-11-16 01:02:57 +0000673 if (VT == MVT::Untyped) {
Evan Cheng61560e22011-09-01 01:45:00 +0000674 RCId = RC->getID();
675 RCCost = 1;
676 } else {
677 RCId = TLI->getRepRegClassFor(VT)->getID();
678 RCCost = TLI->getRepRegClassCostFor(VT);
679 }
680}
681
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000682/// InitRegPressure - Find all virtual register references that are liveout of
683/// the preheader to initialize the starting "register pressure". Note this
684/// does not count live through (livein but not used) registers.
Evan Cheng0e673912010-10-14 01:16:09 +0000685void MachineLICM::InitRegPressure(MachineBasicBlock *BB) {
Evan Cheng0e673912010-10-14 01:16:09 +0000686 std::fill(RegPressure.begin(), RegPressure.end(), 0);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000687
Evan Cheng134982d2010-10-20 22:03:58 +0000688 // If the preheader has only a single predecessor and it ends with a
689 // fallthrough or an unconditional branch, then scan its predecessor for live
690 // defs as well. This happens whenever the preheader is created by splitting
691 // the critical edge from the loop predecessor to the loop header.
692 if (BB->pred_size() == 1) {
693 MachineBasicBlock *TBB = 0, *FBB = 0;
694 SmallVector<MachineOperand, 4> Cond;
695 if (!TII->AnalyzeBranch(*BB, TBB, FBB, Cond, false) && Cond.empty())
696 InitRegPressure(*BB->pred_begin());
697 }
698
Evan Cheng0e673912010-10-14 01:16:09 +0000699 for (MachineBasicBlock::iterator MII = BB->begin(), E = BB->end();
700 MII != E; ++MII) {
701 MachineInstr *MI = &*MII;
702 for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) {
703 const MachineOperand &MO = MI->getOperand(i);
704 if (!MO.isReg() || MO.isImplicit())
705 continue;
706 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000707 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng0e673912010-10-14 01:16:09 +0000708 continue;
Evan Cheng0e673912010-10-14 01:16:09 +0000709
Andrew Trickdc986d22010-10-19 02:50:50 +0000710 bool isNew = RegSeen.insert(Reg);
Evan Cheng61560e22011-09-01 01:45:00 +0000711 unsigned RCId, RCCost;
712 getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000713 if (MO.isDef())
Evan Cheng61560e22011-09-01 01:45:00 +0000714 RegPressure[RCId] += RCCost;
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000715 else {
Evan Cheng134982d2010-10-20 22:03:58 +0000716 bool isKill = isOperandKill(MO, MRI);
717 if (isNew && !isKill)
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000718 // Haven't seen this, it must be a livein.
Evan Cheng61560e22011-09-01 01:45:00 +0000719 RegPressure[RCId] += RCCost;
Evan Cheng134982d2010-10-20 22:03:58 +0000720 else if (!isNew && isKill)
Evan Cheng61560e22011-09-01 01:45:00 +0000721 RegPressure[RCId] -= RCCost;
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000722 }
Evan Cheng0e673912010-10-14 01:16:09 +0000723 }
724 }
725}
726
Evan Cheng134982d2010-10-20 22:03:58 +0000727/// UpdateRegPressure - Update estimate of register pressure after the
728/// specified instruction.
729void MachineLICM::UpdateRegPressure(const MachineInstr *MI) {
730 if (MI->isImplicitDef())
731 return;
Evan Cheng0e673912010-10-14 01:16:09 +0000732
Evan Cheng134982d2010-10-20 22:03:58 +0000733 SmallVector<unsigned, 4> Defs;
Evan Cheng0e673912010-10-14 01:16:09 +0000734 for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) {
735 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng23128422010-10-19 18:58:51 +0000736 if (!MO.isReg() || MO.isImplicit())
Evan Cheng0e673912010-10-14 01:16:09 +0000737 continue;
738 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000739 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng0e673912010-10-14 01:16:09 +0000740 continue;
741
Andrew Trickdc986d22010-10-19 02:50:50 +0000742 bool isNew = RegSeen.insert(Reg);
Evan Cheng23128422010-10-19 18:58:51 +0000743 if (MO.isDef())
744 Defs.push_back(Reg);
Evan Cheng134982d2010-10-20 22:03:58 +0000745 else if (!isNew && isOperandKill(MO, MRI)) {
Evan Cheng61560e22011-09-01 01:45:00 +0000746 unsigned RCId, RCCost;
747 getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost);
Evan Cheng134982d2010-10-20 22:03:58 +0000748 if (RCCost > RegPressure[RCId])
749 RegPressure[RCId] = 0;
750 else
Evan Cheng23128422010-10-19 18:58:51 +0000751 RegPressure[RCId] -= RCCost;
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000752 }
Evan Cheng0e673912010-10-14 01:16:09 +0000753 }
Evan Cheng0e673912010-10-14 01:16:09 +0000754
Evan Cheng61560e22011-09-01 01:45:00 +0000755 unsigned Idx = 0;
Evan Cheng23128422010-10-19 18:58:51 +0000756 while (!Defs.empty()) {
757 unsigned Reg = Defs.pop_back_val();
Evan Cheng61560e22011-09-01 01:45:00 +0000758 unsigned RCId, RCCost;
759 getRegisterClassIDAndCost(MI, Reg, Idx, RCId, RCCost);
Evan Cheng0e673912010-10-14 01:16:09 +0000760 RegPressure[RCId] += RCCost;
Evan Cheng61560e22011-09-01 01:45:00 +0000761 ++Idx;
Evan Cheng0e673912010-10-14 01:16:09 +0000762 }
763}
764
Devang Patel06e16bb2011-10-20 17:42:23 +0000765/// isLoadFromGOTOrConstantPool - Return true if this machine instruction
766/// loads from global offset table or constant pool.
767static bool isLoadFromGOTOrConstantPool(MachineInstr &MI) {
Devang Patel6c15fec2011-10-17 17:35:01 +0000768 assert (MI.getDesc().mayLoad() && "Expected MI that loads!");
769 for (MachineInstr::mmo_iterator I = MI.memoperands_begin(),
770 E = MI.memoperands_end(); I != E; ++I) {
771 if (const Value *V = (*I)->getValue()) {
772 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
Devang Patel06e16bb2011-10-20 17:42:23 +0000773 if (PSV == PSV->getGOT() || PSV == PSV->getConstantPool())
Devang Patel6c15fec2011-10-17 17:35:01 +0000774 return true;
775 }
776 }
777 return false;
778}
779
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000780/// IsLICMCandidate - Returns true if the instruction may be a suitable
781/// candidate for LICM. e.g. If the instruction is a call, then it's obviously
782/// not safe to hoist it.
783bool MachineLICM::IsLICMCandidate(MachineInstr &I) {
Chris Lattner77910802010-07-12 00:00:35 +0000784 // Check if it's safe to move the instruction.
785 bool DontMoveAcrossStore = true;
786 if (!I.isSafeToMove(TII, AA, DontMoveAcrossStore))
Chris Lattnera22edc82008-01-10 23:08:24 +0000787 return false;
Devang Patel2e350472011-10-11 18:09:58 +0000788
789 // If it is load then check if it is guaranteed to execute by making sure that
790 // it dominates all exiting blocks. If it doesn't, then there is a path out of
Devang Patele6de9f32011-10-20 17:31:18 +0000791 // the loop which does not execute this load, so we can't hoist it. Loads
792 // from constant memory are not safe to speculate all the time, for example
793 // indexed load from a jump table.
Devang Patel2e350472011-10-11 18:09:58 +0000794 // Stores and side effects are already checked by isSafeToMove.
Devang Patel06e16bb2011-10-20 17:42:23 +0000795 if (I.getDesc().mayLoad() && !isLoadFromGOTOrConstantPool(I) &&
Devang Patel6c15fec2011-10-17 17:35:01 +0000796 !IsGuaranteedToExecute(I.getParent()))
Devang Patel2e350472011-10-11 18:09:58 +0000797 return false;
798
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000799 return true;
800}
801
802/// IsLoopInvariantInst - Returns true if the instruction is loop
803/// invariant. I.e., all virtual register operands are defined outside of the
804/// loop, physical registers aren't accessed explicitly, and there are no side
805/// effects that aren't captured by the operands or other flags.
806///
807bool MachineLICM::IsLoopInvariantInst(MachineInstr &I) {
808 if (!IsLICMCandidate(I))
809 return false;
Bill Wendling074223a2008-03-10 08:13:01 +0000810
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000811 // The instruction is loop invariant if all of its operands are.
Bill Wendling0f940c92007-12-07 21:42:31 +0000812 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
813 const MachineOperand &MO = I.getOperand(i);
814
Dan Gohmand735b802008-10-03 15:45:36 +0000815 if (!MO.isReg())
Bill Wendlingfb018d02008-08-20 20:32:05 +0000816 continue;
817
Dan Gohmanc475c362009-01-15 22:01:38 +0000818 unsigned Reg = MO.getReg();
819 if (Reg == 0) continue;
820
821 // Don't hoist an instruction that uses or defines a physical register.
Dan Gohmana8fb3362009-09-25 23:58:45 +0000822 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohmana8fb3362009-09-25 23:58:45 +0000823 if (MO.isUse()) {
824 // If the physreg has no defs anywhere, it's just an ambient register
Dan Gohman45094e32009-09-26 02:34:00 +0000825 // and we can freely move its uses. Alternatively, if it's allocatable,
826 // it could get allocated to something with a def during allocation.
Evan Cheng0e673912010-10-14 01:16:09 +0000827 if (!MRI->def_empty(Reg))
Dan Gohmana8fb3362009-09-25 23:58:45 +0000828 return false;
Dan Gohman45094e32009-09-26 02:34:00 +0000829 if (AllocatableSet.test(Reg))
830 return false;
Dan Gohmana8fb3362009-09-25 23:58:45 +0000831 // Check for a def among the register's aliases too.
Dan Gohman45094e32009-09-26 02:34:00 +0000832 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
833 unsigned AliasReg = *Alias;
Evan Cheng0e673912010-10-14 01:16:09 +0000834 if (!MRI->def_empty(AliasReg))
Dan Gohmana8fb3362009-09-25 23:58:45 +0000835 return false;
Dan Gohman45094e32009-09-26 02:34:00 +0000836 if (AllocatableSet.test(AliasReg))
837 return false;
838 }
Dan Gohmana8fb3362009-09-25 23:58:45 +0000839 // Otherwise it's safe to move.
840 continue;
841 } else if (!MO.isDead()) {
842 // A def that isn't dead. We can't move it.
843 return false;
Dan Gohmana363a9b2010-02-28 00:08:44 +0000844 } else if (CurLoop->getHeader()->isLiveIn(Reg)) {
845 // If the reg is live into the loop, we can't hoist an instruction
846 // which would clobber it.
847 return false;
Dan Gohmana8fb3362009-09-25 23:58:45 +0000848 }
849 }
Bill Wendlingfb018d02008-08-20 20:32:05 +0000850
851 if (!MO.isUse())
Bill Wendling0f940c92007-12-07 21:42:31 +0000852 continue;
853
Evan Cheng0e673912010-10-14 01:16:09 +0000854 assert(MRI->getVRegDef(Reg) &&
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000855 "Machine instr not mapped for this vreg?!");
Bill Wendling0f940c92007-12-07 21:42:31 +0000856
857 // If the loop contains the definition of an operand, then the instruction
858 // isn't loop invariant.
Evan Cheng0e673912010-10-14 01:16:09 +0000859 if (CurLoop->contains(MRI->getVRegDef(Reg)))
Bill Wendling0f940c92007-12-07 21:42:31 +0000860 return false;
861 }
862
863 // If we got this far, the instruction is loop invariant!
864 return true;
865}
866
Evan Chengaf6949d2009-02-05 08:45:46 +0000867
Evan Chengd67705f2011-04-11 21:09:18 +0000868/// HasAnyPHIUse - Return true if the specified register is used by any
869/// phi node.
870bool MachineLICM::HasAnyPHIUse(unsigned Reg) const {
Evan Cheng0e673912010-10-14 01:16:09 +0000871 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(Reg),
872 UE = MRI->use_end(); UI != UE; ++UI) {
Evan Cheng45e94d62009-02-04 09:19:56 +0000873 MachineInstr *UseMI = &*UI;
Chris Lattner518bb532010-02-09 19:54:29 +0000874 if (UseMI->isPHI())
Evan Chengaf6949d2009-02-05 08:45:46 +0000875 return true;
Evan Chengd67705f2011-04-11 21:09:18 +0000876 // Look pass copies as well.
877 if (UseMI->isCopy()) {
878 unsigned Def = UseMI->getOperand(0).getReg();
879 if (TargetRegisterInfo::isVirtualRegister(Def) &&
880 HasAnyPHIUse(Def))
881 return true;
882 }
Evan Cheng45e94d62009-02-04 09:19:56 +0000883 }
Evan Chengaf6949d2009-02-05 08:45:46 +0000884 return false;
Evan Cheng45e94d62009-02-04 09:19:56 +0000885}
886
Evan Cheng23128422010-10-19 18:58:51 +0000887/// HasHighOperandLatency - Compute operand latency between a def of 'Reg'
888/// and an use in the current loop, return true if the target considered
889/// it 'high'.
890bool MachineLICM::HasHighOperandLatency(MachineInstr &MI,
Evan Chengc8141df2010-10-26 02:08:50 +0000891 unsigned DefIdx, unsigned Reg) const {
892 if (!InstrItins || InstrItins->isEmpty() || MRI->use_nodbg_empty(Reg))
Evan Cheng23128422010-10-19 18:58:51 +0000893 return false;
Evan Cheng0e673912010-10-14 01:16:09 +0000894
Evan Cheng0e673912010-10-14 01:16:09 +0000895 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
896 E = MRI->use_nodbg_end(); I != E; ++I) {
897 MachineInstr *UseMI = &*I;
Evan Chengc8141df2010-10-26 02:08:50 +0000898 if (UseMI->isCopyLike())
899 continue;
Evan Cheng0e673912010-10-14 01:16:09 +0000900 if (!CurLoop->contains(UseMI->getParent()))
901 continue;
902 for (unsigned i = 0, e = UseMI->getNumOperands(); i != e; ++i) {
903 const MachineOperand &MO = UseMI->getOperand(i);
904 if (!MO.isReg() || !MO.isUse())
905 continue;
906 unsigned MOReg = MO.getReg();
907 if (MOReg != Reg)
908 continue;
909
Evan Cheng23128422010-10-19 18:58:51 +0000910 if (TII->hasHighOperandLatency(InstrItins, MRI, &MI, DefIdx, UseMI, i))
911 return true;
Evan Cheng0e673912010-10-14 01:16:09 +0000912 }
913
Evan Cheng23128422010-10-19 18:58:51 +0000914 // Only look at the first in loop use.
915 break;
Evan Cheng0e673912010-10-14 01:16:09 +0000916 }
917
Evan Cheng23128422010-10-19 18:58:51 +0000918 return false;
Evan Cheng0e673912010-10-14 01:16:09 +0000919}
920
Evan Chengc8141df2010-10-26 02:08:50 +0000921/// IsCheapInstruction - Return true if the instruction is marked "cheap" or
922/// the operand latency between its def and a use is one or less.
923bool MachineLICM::IsCheapInstruction(MachineInstr &MI) const {
924 if (MI.getDesc().isAsCheapAsAMove() || MI.isCopyLike())
925 return true;
926 if (!InstrItins || InstrItins->isEmpty())
927 return false;
928
929 bool isCheap = false;
930 unsigned NumDefs = MI.getDesc().getNumDefs();
931 for (unsigned i = 0, e = MI.getNumOperands(); NumDefs && i != e; ++i) {
932 MachineOperand &DefMO = MI.getOperand(i);
933 if (!DefMO.isReg() || !DefMO.isDef())
934 continue;
935 --NumDefs;
936 unsigned Reg = DefMO.getReg();
937 if (TargetRegisterInfo::isPhysicalRegister(Reg))
938 continue;
939
940 if (!TII->hasLowDefLatency(InstrItins, &MI, i))
941 return false;
942 isCheap = true;
943 }
944
945 return isCheap;
946}
947
Evan Cheng134982d2010-10-20 22:03:58 +0000948/// CanCauseHighRegPressure - Visit BBs from header to current BB, check
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000949/// if hoisting an instruction of the given cost matrix can cause high
950/// register pressure.
Evan Cheng134982d2010-10-20 22:03:58 +0000951bool MachineLICM::CanCauseHighRegPressure(DenseMap<unsigned, int> &Cost) {
952 for (DenseMap<unsigned, int>::iterator CI = Cost.begin(), CE = Cost.end();
953 CI != CE; ++CI) {
954 if (CI->second <= 0)
955 continue;
956
957 unsigned RCId = CI->first;
958 for (unsigned i = BackTrace.size(); i != 0; --i) {
959 SmallVector<unsigned, 8> &RP = BackTrace[i-1];
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000960 if (RP[RCId] + CI->second >= RegLimit[RCId])
961 return true;
962 }
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000963 }
964
965 return false;
966}
967
Evan Cheng134982d2010-10-20 22:03:58 +0000968/// UpdateBackTraceRegPressure - Traverse the back trace from header to the
969/// current block and update their register pressures to reflect the effect
970/// of hoisting MI from the current block to the preheader.
971void MachineLICM::UpdateBackTraceRegPressure(const MachineInstr *MI) {
972 if (MI->isImplicitDef())
973 return;
974
975 // First compute the 'cost' of the instruction, i.e. its contribution
976 // to register pressure.
977 DenseMap<unsigned, int> Cost;
978 for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) {
979 const MachineOperand &MO = MI->getOperand(i);
980 if (!MO.isReg() || MO.isImplicit())
981 continue;
982 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000983 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng134982d2010-10-20 22:03:58 +0000984 continue;
985
Evan Cheng61560e22011-09-01 01:45:00 +0000986 unsigned RCId, RCCost;
987 getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost);
Evan Cheng134982d2010-10-20 22:03:58 +0000988 if (MO.isDef()) {
989 DenseMap<unsigned, int>::iterator CI = Cost.find(RCId);
990 if (CI != Cost.end())
991 CI->second += RCCost;
992 else
993 Cost.insert(std::make_pair(RCId, RCCost));
994 } else if (isOperandKill(MO, MRI)) {
995 DenseMap<unsigned, int>::iterator CI = Cost.find(RCId);
996 if (CI != Cost.end())
997 CI->second -= RCCost;
998 else
999 Cost.insert(std::make_pair(RCId, -RCCost));
1000 }
1001 }
1002
1003 // Update register pressure of blocks from loop header to current block.
1004 for (unsigned i = 0, e = BackTrace.size(); i != e; ++i) {
1005 SmallVector<unsigned, 8> &RP = BackTrace[i];
1006 for (DenseMap<unsigned, int>::iterator CI = Cost.begin(), CE = Cost.end();
1007 CI != CE; ++CI) {
1008 unsigned RCId = CI->first;
1009 RP[RCId] += CI->second;
1010 }
1011 }
1012}
1013
Evan Cheng45e94d62009-02-04 09:19:56 +00001014/// IsProfitableToHoist - Return true if it is potentially profitable to hoist
1015/// the given loop invariant.
Evan Chengc26abd92009-11-20 23:31:34 +00001016bool MachineLICM::IsProfitableToHoist(MachineInstr &MI) {
Evan Cheng0e673912010-10-14 01:16:09 +00001017 if (MI.isImplicitDef())
1018 return true;
1019
Evan Cheng23128422010-10-19 18:58:51 +00001020 // If the instruction is cheap, only hoist if it is re-materilizable. LICM
1021 // will increase register pressure. It's probably not worth it if the
1022 // instruction is cheap.
Evan Cheng87b75ba2009-11-20 19:55:37 +00001023 // Also hoist loads from constant memory, e.g. load from stubs, GOT. Hoisting
1024 // these tend to help performance in low register pressure situation. The
1025 // trade off is it may cause spill in high pressure situation. It will end up
1026 // adding a store in the loop preheader. But the reload is no more expensive.
1027 // The side benefit is these loads are frequently CSE'ed.
Evan Chengc8141df2010-10-26 02:08:50 +00001028 if (IsCheapInstruction(MI)) {
Evan Cheng23128422010-10-19 18:58:51 +00001029 if (!TII->isTriviallyReMaterializable(&MI, AA))
Evan Cheng0e673912010-10-14 01:16:09 +00001030 return false;
1031 } else {
Evan Cheng23128422010-10-19 18:58:51 +00001032 // Estimate register pressure to determine whether to LICM the instruction.
Evan Cheng0e673912010-10-14 01:16:09 +00001033 // In low register pressure situation, we can be more aggressive about
1034 // hoisting. Also, favors hoisting long latency instructions even in
1035 // moderately high pressure situation.
Dan Gohmanfca0b102010-11-11 18:08:43 +00001036 // FIXME: If there are long latency loop-invariant instructions inside the
1037 // loop at this point, why didn't the optimizer's LICM hoist them?
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001038 DenseMap<unsigned, int> Cost;
Evan Cheng0e673912010-10-14 01:16:09 +00001039 for (unsigned i = 0, e = MI.getDesc().getNumOperands(); i != e; ++i) {
1040 const MachineOperand &MO = MI.getOperand(i);
1041 if (!MO.isReg() || MO.isImplicit())
1042 continue;
1043 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001044 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng0e673912010-10-14 01:16:09 +00001045 continue;
Evan Cheng61560e22011-09-01 01:45:00 +00001046
1047 unsigned RCId, RCCost;
1048 getRegisterClassIDAndCost(&MI, Reg, i, RCId, RCCost);
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001049 if (MO.isDef()) {
Evan Cheng23128422010-10-19 18:58:51 +00001050 if (HasHighOperandLatency(MI, i, Reg)) {
1051 ++NumHighLatency;
1052 return true;
Evan Cheng0e673912010-10-14 01:16:09 +00001053 }
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001054
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001055 DenseMap<unsigned, int>::iterator CI = Cost.find(RCId);
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001056 if (CI != Cost.end())
1057 CI->second += RCCost;
1058 else
1059 Cost.insert(std::make_pair(RCId, RCCost));
Evan Cheng134982d2010-10-20 22:03:58 +00001060 } else if (isOperandKill(MO, MRI)) {
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001061 // Is a virtual register use is a kill, hoisting it out of the loop
1062 // may actually reduce register pressure or be register pressure
Evan Cheng134982d2010-10-20 22:03:58 +00001063 // neutral.
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001064 DenseMap<unsigned, int>::iterator CI = Cost.find(RCId);
1065 if (CI != Cost.end())
1066 CI->second -= RCCost;
1067 else
1068 Cost.insert(std::make_pair(RCId, -RCCost));
Evan Cheng0e673912010-10-14 01:16:09 +00001069 }
1070 }
1071
Evan Cheng134982d2010-10-20 22:03:58 +00001072 // Visit BBs from header to current BB, if hoisting this doesn't cause
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001073 // high register pressure, then it's safe to proceed.
Evan Cheng134982d2010-10-20 22:03:58 +00001074 if (!CanCauseHighRegPressure(Cost)) {
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001075 ++NumLowRP;
Evan Cheng0e673912010-10-14 01:16:09 +00001076 return true;
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001077 }
Evan Cheng0e673912010-10-14 01:16:09 +00001078
Evan Cheng7007e4c2011-10-12 21:33:49 +00001079 // Do not "speculate" in high register pressure situation. If an
Evan Chengfad62872011-10-11 23:48:44 +00001080 // instruction is not guaranteed to be executed in the loop, it's best to be
1081 // conservative.
Evan Cheng7007e4c2011-10-12 21:33:49 +00001082 if (AvoidSpeculation &&
1083 (!IsGuaranteedToExecute(MI.getParent()) && !MayCSE(&MI)))
1084 return false;
1085
1086 // High register pressure situation, only hoist if the instruction is going to
1087 // be remat'ed.
1088 if (!TII->isTriviallyReMaterializable(&MI, AA) &&
1089 !MI.isInvariantLoad(AA))
Evan Cheng87b75ba2009-11-20 19:55:37 +00001090 return false;
Evan Cheng87b75ba2009-11-20 19:55:37 +00001091 }
Evan Cheng45e94d62009-02-04 09:19:56 +00001092
Evan Chengd67705f2011-04-11 21:09:18 +00001093 // If result(s) of this instruction is used by PHIs outside of the loop, then
1094 // don't hoist it if the instruction because it will introduce an extra copy.
Evan Cheng45e94d62009-02-04 09:19:56 +00001095 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1096 const MachineOperand &MO = MI.getOperand(i);
1097 if (!MO.isReg() || !MO.isDef())
1098 continue;
Evan Chengd67705f2011-04-11 21:09:18 +00001099 if (HasAnyPHIUse(MO.getReg()))
Evan Chengaf6949d2009-02-05 08:45:46 +00001100 return false;
Evan Cheng45e94d62009-02-04 09:19:56 +00001101 }
Evan Chengaf6949d2009-02-05 08:45:46 +00001102
1103 return true;
1104}
1105
Dan Gohman5c952302009-10-29 17:47:20 +00001106MachineInstr *MachineLICM::ExtractHoistableLoad(MachineInstr *MI) {
Evan Chenge95f3192010-10-08 18:59:19 +00001107 // Don't unfold simple loads.
1108 if (MI->getDesc().canFoldAsLoad())
1109 return 0;
1110
Dan Gohman5c952302009-10-29 17:47:20 +00001111 // If not, we may be able to unfold a load and hoist that.
1112 // First test whether the instruction is loading from an amenable
1113 // memory location.
Evan Cheng9fe20092011-01-20 08:34:58 +00001114 if (!MI->isInvariantLoad(AA))
Evan Cheng87b75ba2009-11-20 19:55:37 +00001115 return 0;
1116
Dan Gohman5c952302009-10-29 17:47:20 +00001117 // Next determine the register class for a temporary register.
Dan Gohman0115e162009-10-30 22:18:41 +00001118 unsigned LoadRegIndex;
Dan Gohman5c952302009-10-29 17:47:20 +00001119 unsigned NewOpc =
1120 TII->getOpcodeAfterMemoryUnfold(MI->getOpcode(),
1121 /*UnfoldLoad=*/true,
Dan Gohman0115e162009-10-30 22:18:41 +00001122 /*UnfoldStore=*/false,
1123 &LoadRegIndex);
Dan Gohman5c952302009-10-29 17:47:20 +00001124 if (NewOpc == 0) return 0;
Evan Chenge837dea2011-06-28 19:10:37 +00001125 const MCInstrDesc &MID = TII->get(NewOpc);
1126 if (MID.getNumDefs() != 1) return 0;
1127 const TargetRegisterClass *RC = TII->getRegClass(MID, LoadRegIndex, TRI);
Dan Gohman5c952302009-10-29 17:47:20 +00001128 // Ok, we're unfolding. Create a temporary register and do the unfold.
Evan Cheng0e673912010-10-14 01:16:09 +00001129 unsigned Reg = MRI->createVirtualRegister(RC);
Evan Cheng87b75ba2009-11-20 19:55:37 +00001130
1131 MachineFunction &MF = *MI->getParent()->getParent();
Dan Gohman5c952302009-10-29 17:47:20 +00001132 SmallVector<MachineInstr *, 2> NewMIs;
1133 bool Success =
1134 TII->unfoldMemoryOperand(MF, MI, Reg,
1135 /*UnfoldLoad=*/true, /*UnfoldStore=*/false,
1136 NewMIs);
1137 (void)Success;
1138 assert(Success &&
1139 "unfoldMemoryOperand failed when getOpcodeAfterMemoryUnfold "
1140 "succeeded!");
1141 assert(NewMIs.size() == 2 &&
1142 "Unfolded a load into multiple instructions!");
1143 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng7c2a4a32011-12-06 22:12:01 +00001144 MachineBasicBlock::iterator Pos = MI;
1145 MBB->insert(Pos, NewMIs[0]);
1146 MBB->insert(Pos, NewMIs[1]);
Dan Gohman5c952302009-10-29 17:47:20 +00001147 // If unfolding produced a load that wasn't loop-invariant or profitable to
1148 // hoist, discard the new instructions and bail.
Evan Chengc26abd92009-11-20 23:31:34 +00001149 if (!IsLoopInvariantInst(*NewMIs[0]) || !IsProfitableToHoist(*NewMIs[0])) {
Dan Gohman5c952302009-10-29 17:47:20 +00001150 NewMIs[0]->eraseFromParent();
1151 NewMIs[1]->eraseFromParent();
1152 return 0;
1153 }
Evan Cheng134982d2010-10-20 22:03:58 +00001154
1155 // Update register pressure for the unfolded instruction.
1156 UpdateRegPressure(NewMIs[1]);
1157
Dan Gohman5c952302009-10-29 17:47:20 +00001158 // Otherwise we successfully unfolded a load that we can hoist.
1159 MI->eraseFromParent();
1160 return NewMIs[0];
1161}
1162
Evan Cheng777c6b72009-11-03 21:40:02 +00001163void MachineLICM::InitCSEMap(MachineBasicBlock *BB) {
1164 for (MachineBasicBlock::iterator I = BB->begin(),E = BB->end(); I != E; ++I) {
1165 const MachineInstr *MI = &*I;
Evan Cheng9fe20092011-01-20 08:34:58 +00001166 unsigned Opcode = MI->getOpcode();
1167 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator
1168 CI = CSEMap.find(Opcode);
1169 if (CI != CSEMap.end())
1170 CI->second.push_back(MI);
1171 else {
1172 std::vector<const MachineInstr*> CSEMIs;
1173 CSEMIs.push_back(MI);
1174 CSEMap.insert(std::make_pair(Opcode, CSEMIs));
Evan Cheng777c6b72009-11-03 21:40:02 +00001175 }
1176 }
1177}
1178
Evan Cheng78e5c112009-11-07 03:52:02 +00001179const MachineInstr*
1180MachineLICM::LookForDuplicate(const MachineInstr *MI,
1181 std::vector<const MachineInstr*> &PrevMIs) {
Evan Cheng9fb744e2009-11-05 00:51:13 +00001182 for (unsigned i = 0, e = PrevMIs.size(); i != e; ++i) {
1183 const MachineInstr *PrevMI = PrevMIs[i];
Evan Cheng9fe20092011-01-20 08:34:58 +00001184 if (TII->produceSameValue(MI, PrevMI, (PreRegAlloc ? MRI : 0)))
Evan Cheng9fb744e2009-11-05 00:51:13 +00001185 return PrevMI;
1186 }
1187 return 0;
1188}
1189
1190bool MachineLICM::EliminateCSE(MachineInstr *MI,
1191 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator &CI) {
Evan Chengdb898092010-07-14 01:22:19 +00001192 // Do not CSE implicit_def so ProcessImplicitDefs can properly propagate
1193 // the undef property onto uses.
1194 if (CI == CSEMap.end() || MI->isImplicitDef())
Evan Cheng78e5c112009-11-07 03:52:02 +00001195 return false;
1196
1197 if (const MachineInstr *Dup = LookForDuplicate(MI, CI->second)) {
David Greene65a41eb2010-01-05 00:03:48 +00001198 DEBUG(dbgs() << "CSEing " << *MI << " with " << *Dup);
Dan Gohman6ac33b42010-02-28 01:33:43 +00001199
1200 // Replace virtual registers defined by MI by their counterparts defined
1201 // by Dup.
Evan Cheng1025cce2011-10-17 19:50:12 +00001202 SmallVector<unsigned, 2> Defs;
Evan Cheng78e5c112009-11-07 03:52:02 +00001203 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1204 const MachineOperand &MO = MI->getOperand(i);
Dan Gohman6ac33b42010-02-28 01:33:43 +00001205
1206 // Physical registers may not differ here.
1207 assert((!MO.isReg() || MO.getReg() == 0 ||
1208 !TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
1209 MO.getReg() == Dup->getOperand(i).getReg()) &&
1210 "Instructions with different phys regs are not identical!");
1211
1212 if (MO.isReg() && MO.isDef() &&
Evan Cheng1025cce2011-10-17 19:50:12 +00001213 !TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
1214 Defs.push_back(i);
1215 }
1216
1217 SmallVector<const TargetRegisterClass*, 2> OrigRCs;
1218 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
1219 unsigned Idx = Defs[i];
1220 unsigned Reg = MI->getOperand(Idx).getReg();
1221 unsigned DupReg = Dup->getOperand(Idx).getReg();
1222 OrigRCs.push_back(MRI->getRegClass(DupReg));
1223
1224 if (!MRI->constrainRegClass(DupReg, MRI->getRegClass(Reg))) {
1225 // Restore old RCs if more than one defs.
1226 for (unsigned j = 0; j != i; ++j)
1227 MRI->setRegClass(Dup->getOperand(Defs[j]).getReg(), OrigRCs[j]);
1228 return false;
Dan Gohmane6cd7572010-05-13 20:34:42 +00001229 }
Evan Cheng9fb744e2009-11-05 00:51:13 +00001230 }
Evan Cheng1025cce2011-10-17 19:50:12 +00001231
1232 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
1233 unsigned Idx = Defs[i];
1234 unsigned Reg = MI->getOperand(Idx).getReg();
1235 unsigned DupReg = Dup->getOperand(Idx).getReg();
1236 MRI->replaceRegWith(Reg, DupReg);
1237 MRI->clearKillFlags(DupReg);
1238 }
1239
Evan Cheng78e5c112009-11-07 03:52:02 +00001240 MI->eraseFromParent();
1241 ++NumCSEed;
1242 return true;
Evan Cheng9fb744e2009-11-05 00:51:13 +00001243 }
1244 return false;
1245}
1246
Evan Cheng7efba852011-10-12 00:09:14 +00001247/// MayCSE - Return true if the given instruction will be CSE'd if it's
1248/// hoisted out of the loop.
1249bool MachineLICM::MayCSE(MachineInstr *MI) {
1250 unsigned Opcode = MI->getOpcode();
1251 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator
1252 CI = CSEMap.find(Opcode);
1253 // Do not CSE implicit_def so ProcessImplicitDefs can properly propagate
1254 // the undef property onto uses.
1255 if (CI == CSEMap.end() || MI->isImplicitDef())
1256 return false;
1257
1258 return LookForDuplicate(MI, CI->second) != 0;
1259}
1260
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +00001261/// Hoist - When an instruction is found to use only loop invariant operands
1262/// that are safe to hoist, this instruction is called to do the dirty work.
Bill Wendling0f940c92007-12-07 21:42:31 +00001263///
Evan Cheng134982d2010-10-20 22:03:58 +00001264bool MachineLICM::Hoist(MachineInstr *MI, MachineBasicBlock *Preheader) {
Dan Gohman589f1f52009-10-28 03:21:57 +00001265 // First check whether we should hoist this instruction.
Evan Chengc26abd92009-11-20 23:31:34 +00001266 if (!IsLoopInvariantInst(*MI) || !IsProfitableToHoist(*MI)) {
Dan Gohman5c952302009-10-29 17:47:20 +00001267 // If not, try unfolding a hoistable load.
1268 MI = ExtractHoistableLoad(MI);
Evan Cheng134982d2010-10-20 22:03:58 +00001269 if (!MI) return false;
Dan Gohman589f1f52009-10-28 03:21:57 +00001270 }
Bill Wendling0f940c92007-12-07 21:42:31 +00001271
Dan Gohmanc475c362009-01-15 22:01:38 +00001272 // Now move the instructions to the predecessor, inserting it before any
1273 // terminator instructions.
1274 DEBUG({
David Greene65a41eb2010-01-05 00:03:48 +00001275 dbgs() << "Hoisting " << *MI;
Dan Gohman853d3fb2010-06-22 17:25:57 +00001276 if (Preheader->getBasicBlock())
David Greene65a41eb2010-01-05 00:03:48 +00001277 dbgs() << " to MachineBasicBlock "
Dan Gohman853d3fb2010-06-22 17:25:57 +00001278 << Preheader->getName();
Dan Gohman589f1f52009-10-28 03:21:57 +00001279 if (MI->getParent()->getBasicBlock())
David Greene65a41eb2010-01-05 00:03:48 +00001280 dbgs() << " from MachineBasicBlock "
Jakob Stoklund Olesen324da762009-11-20 01:17:03 +00001281 << MI->getParent()->getName();
David Greene65a41eb2010-01-05 00:03:48 +00001282 dbgs() << "\n";
Dan Gohmanc475c362009-01-15 22:01:38 +00001283 });
Bill Wendling0f940c92007-12-07 21:42:31 +00001284
Evan Cheng777c6b72009-11-03 21:40:02 +00001285 // If this is the first instruction being hoisted to the preheader,
1286 // initialize the CSE map with potential common expressions.
Evan Cheng82e0a1a2010-05-29 00:06:36 +00001287 if (FirstInLoop) {
Dan Gohman853d3fb2010-06-22 17:25:57 +00001288 InitCSEMap(Preheader);
Evan Cheng82e0a1a2010-05-29 00:06:36 +00001289 FirstInLoop = false;
1290 }
Evan Cheng777c6b72009-11-03 21:40:02 +00001291
Evan Chengaf6949d2009-02-05 08:45:46 +00001292 // Look for opportunity to CSE the hoisted instruction.
Evan Cheng777c6b72009-11-03 21:40:02 +00001293 unsigned Opcode = MI->getOpcode();
1294 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator
1295 CI = CSEMap.find(Opcode);
Evan Cheng9fb744e2009-11-05 00:51:13 +00001296 if (!EliminateCSE(MI, CI)) {
1297 // Otherwise, splice the instruction to the preheader.
Dan Gohman853d3fb2010-06-22 17:25:57 +00001298 Preheader->splice(Preheader->getFirstTerminator(),MI->getParent(),MI);
Evan Cheng777c6b72009-11-03 21:40:02 +00001299
Evan Cheng134982d2010-10-20 22:03:58 +00001300 // Update register pressure for BBs from header to this block.
1301 UpdateBackTraceRegPressure(MI);
1302
Dan Gohmane6cd7572010-05-13 20:34:42 +00001303 // Clear the kill flags of any register this instruction defines,
1304 // since they may need to be live throughout the entire loop
1305 // rather than just live for part of it.
1306 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1307 MachineOperand &MO = MI->getOperand(i);
1308 if (MO.isReg() && MO.isDef() && !MO.isDead())
Evan Cheng0e673912010-10-14 01:16:09 +00001309 MRI->clearKillFlags(MO.getReg());
Dan Gohmane6cd7572010-05-13 20:34:42 +00001310 }
1311
Evan Chengaf6949d2009-02-05 08:45:46 +00001312 // Add to the CSE map.
1313 if (CI != CSEMap.end())
Dan Gohman589f1f52009-10-28 03:21:57 +00001314 CI->second.push_back(MI);
Evan Chengaf6949d2009-02-05 08:45:46 +00001315 else {
1316 std::vector<const MachineInstr*> CSEMIs;
Dan Gohman589f1f52009-10-28 03:21:57 +00001317 CSEMIs.push_back(MI);
Evan Cheng777c6b72009-11-03 21:40:02 +00001318 CSEMap.insert(std::make_pair(Opcode, CSEMIs));
Evan Chengaf6949d2009-02-05 08:45:46 +00001319 }
1320 }
Bill Wendling0f940c92007-12-07 21:42:31 +00001321
Dan Gohmanc475c362009-01-15 22:01:38 +00001322 ++NumHoisted;
Bill Wendling0f940c92007-12-07 21:42:31 +00001323 Changed = true;
Evan Cheng134982d2010-10-20 22:03:58 +00001324
1325 return true;
Bill Wendling0f940c92007-12-07 21:42:31 +00001326}
Dan Gohman853d3fb2010-06-22 17:25:57 +00001327
1328MachineBasicBlock *MachineLICM::getCurPreheader() {
1329 // Determine the block to which to hoist instructions. If we can't find a
1330 // suitable loop predecessor, we can't do any hoisting.
1331
1332 // If we've tried to get a preheader and failed, don't try again.
1333 if (CurPreheader == reinterpret_cast<MachineBasicBlock *>(-1))
1334 return 0;
1335
1336 if (!CurPreheader) {
1337 CurPreheader = CurLoop->getLoopPreheader();
1338 if (!CurPreheader) {
1339 MachineBasicBlock *Pred = CurLoop->getLoopPredecessor();
1340 if (!Pred) {
1341 CurPreheader = reinterpret_cast<MachineBasicBlock *>(-1);
1342 return 0;
1343 }
1344
1345 CurPreheader = Pred->SplitCriticalEdge(CurLoop->getHeader(), this);
1346 if (!CurPreheader) {
1347 CurPreheader = reinterpret_cast<MachineBasicBlock *>(-1);
1348 return 0;
1349 }
1350 }
1351 }
1352 return CurPreheader;
1353}