blob: 4d8dafc01e2f28ad2c52187d9639567454467b24 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMFrameLowering.cpp - ARM Frame Information ----------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010// This file contains the ARM implementation of TargetFrameLowering class.
Anton Korobeynikov33464912010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000014#include "ARMFrameLowering.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000015#include "ARMBaseInstrInfo.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000016#include "ARMBaseRegisterInfo.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000017#include "ARMMachineFunctionInfo.h"
Eric Christophere94ac882012-08-03 00:05:53 +000018#include "llvm/CallingConv.h"
19#include "llvm/Function.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +000021#include "llvm/Function.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chengab5c7032010-11-22 18:12:04 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +000026#include "llvm/CodeGen/RegisterScavenging.h"
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000027#include "llvm/Target/TargetOptions.h"
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +000028#include "llvm/Support/CommandLine.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000029
30using namespace llvm;
31
Benjamin Kramer120cfdf2012-02-24 22:09:25 +000032static cl::opt<bool>
Jakob Stoklund Olesenbad1e6b2012-01-06 22:19:37 +000033SpillAlignedNEONRegs("align-neon-spills", cl::Hidden, cl::init(true),
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +000034 cl::desc("Align ARM NEON spills in prolog and epilog"));
35
36static MachineBasicBlock::iterator
37skipAlignedDPRCS2Spills(MachineBasicBlock::iterator MI,
38 unsigned NumAlignedDPRCS2Regs);
39
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000040/// hasFP - Return true if the specified function should have a dedicated frame
41/// pointer register. This is true if the function has variable sized allocas
42/// or if frame pointer elimination is disabled.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000043bool ARMFrameLowering::hasFP(const MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000044 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
45
Evan Chengafad0fe2012-01-04 01:55:04 +000046 // iOS requires FP not to be clobbered for backtracing purpose.
47 if (STI.isTargetIOS())
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000048 return true;
49
50 const MachineFrameInfo *MFI = MF.getFrameInfo();
51 // Always eliminate non-leaf frame pointers.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000052 return ((MF.getTarget().Options.DisableFramePointerElim(MF) &&
53 MFI->hasCalls()) ||
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000054 RegInfo->needsStackRealignment(MF) ||
55 MFI->hasVarSizedObjects() ||
56 MFI->isFrameAddressTaken());
57}
58
Bob Wilson42257852011-01-13 21:10:12 +000059/// hasReservedCallFrame - Under normal circumstances, when a frame pointer is
60/// not required, we reserve argument space for call sites in the function
61/// immediately on entry to the current function. This eliminates the need for
62/// add/sub sp brackets around call sites. Returns true if the call frame is
63/// included as part of the stack frame.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000064bool ARMFrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000065 const MachineFrameInfo *FFI = MF.getFrameInfo();
66 unsigned CFSize = FFI->getMaxCallFrameSize();
67 // It's not always a good idea to include the call frame as part of the
68 // stack frame. ARM (especially Thumb) has small immediate offset to
69 // address the stack frame. So a large call frame can cause poor codegen
70 // and may even makes it impossible to scavenge a register.
71 if (CFSize >= ((1 << 12) - 1) / 2) // Half of imm12
72 return false;
73
74 return !MF.getFrameInfo()->hasVarSizedObjects();
75}
76
Bob Wilson42257852011-01-13 21:10:12 +000077/// canSimplifyCallFramePseudos - If there is a reserved call frame, the
78/// call frame pseudos can be simplified. Unlike most targets, having a FP
79/// is not sufficient here since we still may reference some objects via SP
80/// even when FP is available in Thumb2 mode.
81bool
82ARMFrameLowering::canSimplifyCallFramePseudos(const MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000083 return hasReservedCallFrame(MF) || MF.getFrameInfo()->hasVarSizedObjects();
84}
85
Craig Topper015f2282012-03-04 03:33:22 +000086static bool isCalleeSavedRegister(unsigned Reg, const uint16_t *CSRegs) {
Anton Korobeynikov33464912010-11-15 00:06:54 +000087 for (unsigned i = 0; CSRegs[i]; ++i)
88 if (Reg == CSRegs[i])
89 return true;
90 return false;
91}
92
93static bool isCSRestore(MachineInstr *MI,
94 const ARMBaseInstrInfo &TII,
Craig Topper015f2282012-03-04 03:33:22 +000095 const uint16_t *CSRegs) {
Eric Christopher8b3ca622010-11-18 19:40:05 +000096 // Integer spill area is handled with "pop".
97 if (MI->getOpcode() == ARM::LDMIA_RET ||
98 MI->getOpcode() == ARM::t2LDMIA_RET ||
99 MI->getOpcode() == ARM::LDMIA_UPD ||
100 MI->getOpcode() == ARM::t2LDMIA_UPD ||
101 MI->getOpcode() == ARM::VLDMDIA_UPD) {
102 // The first two operands are predicates. The last two are
103 // imp-def and imp-use of SP. Check everything in between.
104 for (int i = 5, e = MI->getNumOperands(); i != e; ++i)
105 if (!isCalleeSavedRegister(MI->getOperand(i).getReg(), CSRegs))
106 return false;
107 return true;
108 }
Owen Anderson793e7962011-07-26 20:54:26 +0000109 if ((MI->getOpcode() == ARM::LDR_POST_IMM ||
110 MI->getOpcode() == ARM::LDR_POST_REG ||
Jim Grosbach568f5282010-12-10 18:41:15 +0000111 MI->getOpcode() == ARM::t2LDR_POST) &&
112 isCalleeSavedRegister(MI->getOperand(0).getReg(), CSRegs) &&
113 MI->getOperand(1).getReg() == ARM::SP)
114 return true;
Eric Christopher8b3ca622010-11-18 19:40:05 +0000115
116 return false;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000117}
118
119static void
120emitSPUpdate(bool isARM,
121 MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
122 DebugLoc dl, const ARMBaseInstrInfo &TII,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000123 int NumBytes, unsigned MIFlags = MachineInstr::NoFlags) {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000124 if (isARM)
125 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000126 ARMCC::AL, 0, TII, MIFlags);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000127 else
128 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000129 ARMCC::AL, 0, TII, MIFlags);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000130}
131
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000132void ARMFrameLowering::emitPrologue(MachineFunction &MF) const {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000133 MachineBasicBlock &MBB = MF.front();
134 MachineBasicBlock::iterator MBBI = MBB.begin();
135 MachineFrameInfo *MFI = MF.getFrameInfo();
136 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
137 const ARMBaseRegisterInfo *RegInfo =
138 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo());
139 const ARMBaseInstrInfo &TII =
140 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
141 assert(!AFI->isThumb1OnlyFunction() &&
142 "This emitPrologue does not support Thumb1!");
143 bool isARM = !AFI->isThumbFunction();
144 unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize();
145 unsigned NumBytes = MFI->getStackSize();
146 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
147 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
148 unsigned FramePtr = RegInfo->getFrameRegister(MF);
149
150 // Determine the sizes of each callee-save spill areas and record which frame
151 // belongs to which callee-save spill areas.
152 unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0;
153 int FramePtrSpillFI = 0;
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000154 int D8SpillFI = 0;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000155
Jakob Stoklund Olesenbe5ec8c2012-10-26 21:46:57 +0000156 // All calls are tail calls in GHC calling conv, and functions have no
157 // prologue/epilogue.
Eric Christophere94ac882012-08-03 00:05:53 +0000158 if (MF.getFunction()->getCallingConv() == CallingConv::GHC)
159 return;
160
Anton Korobeynikov33464912010-11-15 00:06:54 +0000161 // Allocate the vararg register save area. This is not counted in NumBytes.
162 if (VARegSaveSize)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000163 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -VARegSaveSize,
164 MachineInstr::FrameSetup);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000165
166 if (!AFI->hasStackFrame()) {
167 if (NumBytes != 0)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000168 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -NumBytes,
169 MachineInstr::FrameSetup);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000170 return;
171 }
172
173 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
174 unsigned Reg = CSI[i].getReg();
175 int FI = CSI[i].getFrameIdx();
176 switch (Reg) {
177 case ARM::R4:
178 case ARM::R5:
179 case ARM::R6:
180 case ARM::R7:
181 case ARM::LR:
182 if (Reg == FramePtr)
183 FramePtrSpillFI = FI;
184 AFI->addGPRCalleeSavedArea1Frame(FI);
185 GPRCS1Size += 4;
186 break;
187 case ARM::R8:
188 case ARM::R9:
189 case ARM::R10:
190 case ARM::R11:
191 if (Reg == FramePtr)
192 FramePtrSpillFI = FI;
Evan Chengafad0fe2012-01-04 01:55:04 +0000193 if (STI.isTargetIOS()) {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000194 AFI->addGPRCalleeSavedArea2Frame(FI);
195 GPRCS2Size += 4;
196 } else {
197 AFI->addGPRCalleeSavedArea1Frame(FI);
198 GPRCS1Size += 4;
199 }
200 break;
201 default:
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000202 // This is a DPR. Exclude the aligned DPRCS2 spills.
203 if (Reg == ARM::D8)
204 D8SpillFI = FI;
205 if (Reg < ARM::D8 || Reg >= ARM::D8 + AFI->getNumAlignedDPRCS2Regs()) {
206 AFI->addDPRCalleeSavedAreaFrame(FI);
207 DPRCSSize += 8;
208 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000209 }
210 }
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000211
Eric Christopher8b3ca622010-11-18 19:40:05 +0000212 // Move past area 1.
213 if (GPRCS1Size > 0) MBBI++;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000214
Anton Korobeynikov33464912010-11-15 00:06:54 +0000215 // Set FP to point to the stack slot that contains the previous FP.
Evan Chengafad0fe2012-01-04 01:55:04 +0000216 // For iOS, FP is R7, which has now been stored in spill area 1.
217 // Otherwise, if this is not iOS, all the callee-saved registers go
Anton Korobeynikov33464912010-11-15 00:06:54 +0000218 // into spill area 1, including the FP in R11. In either case, it is
219 // now safe to emit this assignment.
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000220 bool HasFP = hasFP(MF);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000221 if (HasFP) {
222 unsigned ADDriOpc = !AFI->isThumbFunction() ? ARM::ADDri : ARM::t2ADDri;
223 MachineInstrBuilder MIB =
224 BuildMI(MBB, MBBI, dl, TII.get(ADDriOpc), FramePtr)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000225 .addFrameIndex(FramePtrSpillFI).addImm(0)
226 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000227 AddDefaultCC(AddDefaultPred(MIB));
228 }
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000229
Eric Christopher8b3ca622010-11-18 19:40:05 +0000230 // Move past area 2.
231 if (GPRCS2Size > 0) MBBI++;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000232
Anton Korobeynikov33464912010-11-15 00:06:54 +0000233 // Determine starting offsets of spill areas.
234 unsigned DPRCSOffset = NumBytes - (GPRCS1Size + GPRCS2Size + DPRCSSize);
235 unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize;
236 unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size;
237 if (HasFP)
238 AFI->setFramePtrSpillOffset(MFI->getObjectOffset(FramePtrSpillFI) +
239 NumBytes);
240 AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset);
241 AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset);
242 AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset);
243
Eric Christopher8b3ca622010-11-18 19:40:05 +0000244 // Move past area 3.
Evan Chengacca09b2011-02-25 00:24:46 +0000245 if (DPRCSSize > 0) {
246 MBBI++;
247 // Since vpush register list cannot have gaps, there may be multiple vpush
Evan Cheng9831f2d2011-02-25 01:29:29 +0000248 // instructions in the prologue.
Evan Chengacca09b2011-02-25 00:24:46 +0000249 while (MBBI->getOpcode() == ARM::VSTMDDB_UPD)
250 MBBI++;
251 }
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000252
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000253 // Move past the aligned DPRCS2 area.
254 if (AFI->getNumAlignedDPRCS2Regs() > 0) {
255 MBBI = skipAlignedDPRCS2Spills(MBBI, AFI->getNumAlignedDPRCS2Regs());
256 // The code inserted by emitAlignedDPRCS2Spills realigns the stack, and
257 // leaves the stack pointer pointing to the DPRCS2 area.
258 //
259 // Adjust NumBytes to represent the stack slots below the DPRCS2 area.
260 NumBytes += MFI->getObjectOffset(D8SpillFI);
261 } else
262 NumBytes = DPRCSOffset;
263
Anton Korobeynikov33464912010-11-15 00:06:54 +0000264 if (NumBytes) {
265 // Adjust SP after all the callee-save spills.
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000266 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -NumBytes,
267 MachineInstr::FrameSetup);
Evan Chengab5c7032010-11-22 18:12:04 +0000268 if (HasFP && isARM)
269 // Restore from fp only in ARM mode: e.g. sub sp, r7, #24
270 // Note it's not safe to do this in Thumb2 mode because it would have
271 // taken two instructions:
272 // mov sp, r7
273 // sub sp, #24
274 // If an interrupt is taken between the two instructions, then sp is in
275 // an inconsistent state (pointing to the middle of callee-saved area).
276 // The interrupt handler can end up clobbering the registers.
Anton Korobeynikov33464912010-11-15 00:06:54 +0000277 AFI->setShouldRestoreSPFromFP(true);
278 }
279
Evan Chengab5c7032010-11-22 18:12:04 +0000280 if (STI.isTargetELF() && hasFP(MF))
Anton Korobeynikov33464912010-11-15 00:06:54 +0000281 MFI->setOffsetAdjustment(MFI->getOffsetAdjustment() -
282 AFI->getFramePtrSpillOffset());
Anton Korobeynikov33464912010-11-15 00:06:54 +0000283
284 AFI->setGPRCalleeSavedArea1Size(GPRCS1Size);
285 AFI->setGPRCalleeSavedArea2Size(GPRCS2Size);
286 AFI->setDPRCalleeSavedAreaSize(DPRCSSize);
287
288 // If we need dynamic stack realignment, do it here. Be paranoid and make
289 // sure if we also have VLAs, we have a base pointer for frame access.
Jakob Stoklund Olesen43ea32c2011-12-24 04:17:01 +0000290 // If aligned NEON registers were spilled, the stack has already been
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000291 // realigned.
292 if (!AFI->getNumAlignedDPRCS2Regs() && RegInfo->needsStackRealignment(MF)) {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000293 unsigned MaxAlign = MFI->getMaxAlignment();
294 assert (!AFI->isThumb1OnlyFunction());
295 if (!AFI->isThumbFunction()) {
296 // Emit bic sp, sp, MaxAlign
297 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl,
298 TII.get(ARM::BICri), ARM::SP)
299 .addReg(ARM::SP, RegState::Kill)
300 .addImm(MaxAlign-1)));
301 } else {
302 // We cannot use sp as source/dest register here, thus we're emitting the
303 // following sequence:
304 // mov r4, sp
305 // bic r4, r4, MaxAlign
306 // mov sp, r4
307 // FIXME: It will be better just to find spare register here.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000308 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), ARM::R4)
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000309 .addReg(ARM::SP, RegState::Kill));
Anton Korobeynikov33464912010-11-15 00:06:54 +0000310 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl,
311 TII.get(ARM::t2BICri), ARM::R4)
312 .addReg(ARM::R4, RegState::Kill)
313 .addImm(MaxAlign-1)));
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000314 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), ARM::SP)
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000315 .addReg(ARM::R4, RegState::Kill));
Anton Korobeynikov33464912010-11-15 00:06:54 +0000316 }
317
318 AFI->setShouldRestoreSPFromFP(true);
319 }
320
321 // If we need a base pointer, set it up here. It's whatever the value
322 // of the stack pointer is at this point. Any variable size objects
323 // will be allocated after this, so we can still use the base pointer
324 // to reference locals.
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000325 // FIXME: Clarify FrameSetup flags here.
Anton Korobeynikov33464912010-11-15 00:06:54 +0000326 if (RegInfo->hasBasePointer(MF)) {
327 if (isARM)
328 BuildMI(MBB, MBBI, dl,
329 TII.get(ARM::MOVr), RegInfo->getBaseRegister())
330 .addReg(ARM::SP)
331 .addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
332 else
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000333 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000334 RegInfo->getBaseRegister())
335 .addReg(ARM::SP));
Anton Korobeynikov33464912010-11-15 00:06:54 +0000336 }
337
338 // If the frame has variable sized objects then the epilogue must restore
Eric Christopher4dd312f2011-01-10 23:10:59 +0000339 // the sp from fp. We can assume there's an FP here since hasFP already
340 // checks for hasVarSizedObjects.
Evan Chengab5c7032010-11-22 18:12:04 +0000341 if (MFI->hasVarSizedObjects())
Anton Korobeynikov33464912010-11-15 00:06:54 +0000342 AFI->setShouldRestoreSPFromFP(true);
343}
344
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000345void ARMFrameLowering::emitEpilogue(MachineFunction &MF,
Bob Wilson42257852011-01-13 21:10:12 +0000346 MachineBasicBlock &MBB) const {
Jakob Stoklund Olesen4f28c1c2011-01-13 21:28:52 +0000347 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000348 assert(MBBI->isReturn() && "Can only insert epilog into returning blocks");
Anton Korobeynikov33464912010-11-15 00:06:54 +0000349 unsigned RetOpcode = MBBI->getOpcode();
350 DebugLoc dl = MBBI->getDebugLoc();
351 MachineFrameInfo *MFI = MF.getFrameInfo();
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +0000352 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000353 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
354 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
355 const ARMBaseInstrInfo &TII =
356 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
357 assert(!AFI->isThumb1OnlyFunction() &&
358 "This emitEpilogue does not support Thumb1!");
359 bool isARM = !AFI->isThumbFunction();
360
361 unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize();
362 int NumBytes = (int)MFI->getStackSize();
363 unsigned FramePtr = RegInfo->getFrameRegister(MF);
364
Jakob Stoklund Olesenbe5ec8c2012-10-26 21:46:57 +0000365 // All calls are tail calls in GHC calling conv, and functions have no
366 // prologue/epilogue.
Eric Christophere94ac882012-08-03 00:05:53 +0000367 if (MF.getFunction()->getCallingConv() == CallingConv::GHC)
368 return;
369
Anton Korobeynikov33464912010-11-15 00:06:54 +0000370 if (!AFI->hasStackFrame()) {
371 if (NumBytes != 0)
372 emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes);
373 } else {
374 // Unwind MBBI to point to first LDR / VLDRD.
Craig Topper015f2282012-03-04 03:33:22 +0000375 const uint16_t *CSRegs = RegInfo->getCalleeSavedRegs();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000376 if (MBBI != MBB.begin()) {
377 do
378 --MBBI;
379 while (MBBI != MBB.begin() && isCSRestore(MBBI, TII, CSRegs));
380 if (!isCSRestore(MBBI, TII, CSRegs))
381 ++MBBI;
382 }
383
384 // Move SP to start of FP callee save spill area.
385 NumBytes -= (AFI->getGPRCalleeSavedArea1Size() +
386 AFI->getGPRCalleeSavedArea2Size() +
387 AFI->getDPRCalleeSavedAreaSize());
388
389 // Reset SP based on frame pointer only if the stack frame extends beyond
390 // frame pointer stack slot or target is ELF and the function has FP.
391 if (AFI->shouldRestoreSPFromFP()) {
392 NumBytes = AFI->getFramePtrSpillOffset() - NumBytes;
393 if (NumBytes) {
394 if (isARM)
395 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, FramePtr, -NumBytes,
396 ARMCC::AL, 0, TII);
Evan Chengab5c7032010-11-22 18:12:04 +0000397 else {
398 // It's not possible to restore SP from FP in a single instruction.
Evan Chengafad0fe2012-01-04 01:55:04 +0000399 // For iOS, this looks like:
Evan Chengab5c7032010-11-22 18:12:04 +0000400 // mov sp, r7
401 // sub sp, #24
402 // This is bad, if an interrupt is taken after the mov, sp is in an
403 // inconsistent state.
404 // Use the first callee-saved register as a scratch register.
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +0000405 assert(MRI.isPhysRegUsed(ARM::R4) &&
Evan Chengab5c7032010-11-22 18:12:04 +0000406 "No scratch register to restore SP from FP!");
407 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::R4, FramePtr, -NumBytes,
Anton Korobeynikov33464912010-11-15 00:06:54 +0000408 ARMCC::AL, 0, TII);
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000409 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000410 ARM::SP)
411 .addReg(ARM::R4));
Evan Chengab5c7032010-11-22 18:12:04 +0000412 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000413 } else {
414 // Thumb2 or ARM.
415 if (isARM)
416 BuildMI(MBB, MBBI, dl, TII.get(ARM::MOVr), ARM::SP)
417 .addReg(FramePtr).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
418 else
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000419 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000420 ARM::SP)
421 .addReg(FramePtr));
Anton Korobeynikov33464912010-11-15 00:06:54 +0000422 }
423 } else if (NumBytes)
424 emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes);
425
Eric Christopher8b3ca622010-11-18 19:40:05 +0000426 // Increment past our save areas.
Evan Chengacca09b2011-02-25 00:24:46 +0000427 if (AFI->getDPRCalleeSavedAreaSize()) {
428 MBBI++;
429 // Since vpop register list cannot have gaps, there may be multiple vpop
430 // instructions in the epilogue.
431 while (MBBI->getOpcode() == ARM::VLDMDIA_UPD)
432 MBBI++;
433 }
Eric Christopher8b3ca622010-11-18 19:40:05 +0000434 if (AFI->getGPRCalleeSavedArea2Size()) MBBI++;
435 if (AFI->getGPRCalleeSavedArea1Size()) MBBI++;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000436 }
437
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +0000438 if (RetOpcode == ARM::TCRETURNdi || RetOpcode == ARM::TCRETURNri) {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000439 // Tail call return: adjust the stack pointer and jump to callee.
Jakob Stoklund Olesen4f28c1c2011-01-13 21:28:52 +0000440 MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000441 MachineOperand &JumpTarget = MBBI->getOperand(0);
442
443 // Jump to label or value in register.
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +0000444 if (RetOpcode == ARM::TCRETURNdi) {
445 unsigned TCOpcode = STI.isThumb() ?
446 (STI.isTargetIOS() ? ARM::tTAILJMPd : ARM::tTAILJMPdND) :
447 ARM::TAILJMPd;
Evan Cheng3d2125c2010-11-30 23:55:39 +0000448 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode));
449 if (JumpTarget.isGlobal())
450 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
451 JumpTarget.getTargetFlags());
452 else {
453 assert(JumpTarget.isSymbol());
454 MIB.addExternalSymbol(JumpTarget.getSymbolName(),
455 JumpTarget.getTargetFlags());
456 }
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000457
458 // Add the default predicate in Thumb mode.
459 if (STI.isThumb()) MIB.addImm(ARMCC::AL).addReg(0);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000460 } else if (RetOpcode == ARM::TCRETURNri) {
Jim Grosbach5edf24e2011-03-15 00:30:40 +0000461 BuildMI(MBB, MBBI, dl,
462 TII.get(STI.isThumb() ? ARM::tTAILJMPr : ARM::TAILJMPr)).
Anton Korobeynikov33464912010-11-15 00:06:54 +0000463 addReg(JumpTarget.getReg(), RegState::Kill);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000464 }
465
466 MachineInstr *NewMI = prior(MBBI);
467 for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i)
468 NewMI->addOperand(MBBI->getOperand(i));
469
470 // Delete the pseudo instruction TCRETURN.
471 MBB.erase(MBBI);
Cameron Zwarichcd4e0b52011-06-17 02:16:43 +0000472 MBBI = NewMI;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000473 }
474
475 if (VARegSaveSize)
476 emitSPUpdate(isARM, MBB, MBBI, dl, TII, VARegSaveSize);
477}
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000478
Bob Wilson42257852011-01-13 21:10:12 +0000479/// getFrameIndexReference - Provide a base+offset reference to an FI slot for
480/// debug info. It's the same as what we use for resolving the code-gen
481/// references for now. FIXME: This can go wrong when references are
482/// SP-relative and simple call frames aren't used.
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000483int
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000484ARMFrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI,
Bob Wilson42257852011-01-13 21:10:12 +0000485 unsigned &FrameReg) const {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000486 return ResolveFrameIndexReference(MF, FI, FrameReg, 0);
487}
488
489int
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000490ARMFrameLowering::ResolveFrameIndexReference(const MachineFunction &MF,
Evan Chengdb6cbe12011-04-22 01:42:52 +0000491 int FI, unsigned &FrameReg,
Bob Wilson42257852011-01-13 21:10:12 +0000492 int SPAdj) const {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000493 const MachineFrameInfo *MFI = MF.getFrameInfo();
494 const ARMBaseRegisterInfo *RegInfo =
495 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo());
496 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
497 int Offset = MFI->getObjectOffset(FI) + MFI->getStackSize();
498 int FPOffset = Offset - AFI->getFramePtrSpillOffset();
499 bool isFixed = MFI->isFixedObjectIndex(FI);
500
501 FrameReg = ARM::SP;
502 Offset += SPAdj;
503 if (AFI->isGPRCalleeSavedArea1Frame(FI))
504 return Offset - AFI->getGPRCalleeSavedArea1Offset();
505 else if (AFI->isGPRCalleeSavedArea2Frame(FI))
506 return Offset - AFI->getGPRCalleeSavedArea2Offset();
507 else if (AFI->isDPRCalleeSavedAreaFrame(FI))
508 return Offset - AFI->getDPRCalleeSavedAreaOffset();
509
Jakob Stoklund Olesen0f9d07f2012-02-28 01:15:01 +0000510 // SP can move around if there are allocas. We may also lose track of SP
511 // when emergency spilling inside a non-reserved call frame setup.
Bob Wilson055a8122012-03-20 19:28:22 +0000512 bool hasMovingSP = !hasReservedCallFrame(MF);
Jakob Stoklund Olesen0f9d07f2012-02-28 01:15:01 +0000513
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000514 // When dynamically realigning the stack, use the frame pointer for
515 // parameters, and the stack/base pointer for locals.
516 if (RegInfo->needsStackRealignment(MF)) {
517 assert (hasFP(MF) && "dynamic stack realignment without a FP!");
518 if (isFixed) {
519 FrameReg = RegInfo->getFrameRegister(MF);
520 Offset = FPOffset;
Jakob Stoklund Olesen0f9d07f2012-02-28 01:15:01 +0000521 } else if (hasMovingSP) {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000522 assert(RegInfo->hasBasePointer(MF) &&
523 "VLAs and dynamic stack alignment, but missing base pointer!");
524 FrameReg = RegInfo->getBaseRegister();
525 }
526 return Offset;
527 }
528
529 // If there is a frame pointer, use it when we can.
530 if (hasFP(MF) && AFI->hasStackFrame()) {
531 // Use frame pointer to reference fixed objects. Use it for locals if
532 // there are VLAs (and thus the SP isn't reliable as a base).
Jakob Stoklund Olesen0f9d07f2012-02-28 01:15:01 +0000533 if (isFixed || (hasMovingSP && !RegInfo->hasBasePointer(MF))) {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000534 FrameReg = RegInfo->getFrameRegister(MF);
535 return FPOffset;
Jakob Stoklund Olesen0f9d07f2012-02-28 01:15:01 +0000536 } else if (hasMovingSP) {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000537 assert(RegInfo->hasBasePointer(MF) && "missing base pointer!");
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000538 if (AFI->isThumb2Function()) {
Evan Chengdb6cbe12011-04-22 01:42:52 +0000539 // Try to use the frame pointer if we can, else use the base pointer
540 // since it's available. This is handy for the emergency spill slot, in
541 // particular.
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000542 if (FPOffset >= -255 && FPOffset < 0) {
543 FrameReg = RegInfo->getFrameRegister(MF);
544 return FPOffset;
545 }
Evan Chengdb6cbe12011-04-22 01:42:52 +0000546 }
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000547 } else if (AFI->isThumb2Function()) {
Andrew Trick51972da2011-08-25 17:40:54 +0000548 // Use add <rd>, sp, #<imm8>
Evan Chengdb6cbe12011-04-22 01:42:52 +0000549 // ldr <rd>, [sp, #<imm8>]
550 // if at all possible to save space.
551 if (Offset >= 0 && (Offset & 3) == 0 && Offset <= 1020)
552 return Offset;
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000553 // In Thumb2 mode, the negative offset is very limited. Try to avoid
Evan Chengdb6cbe12011-04-22 01:42:52 +0000554 // out of range references. ldr <rt>,[<rn>, #-<imm8>]
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000555 if (FPOffset >= -255 && FPOffset < 0) {
556 FrameReg = RegInfo->getFrameRegister(MF);
557 return FPOffset;
558 }
559 } else if (Offset > (FPOffset < 0 ? -FPOffset : FPOffset)) {
560 // Otherwise, use SP or FP, whichever is closer to the stack slot.
561 FrameReg = RegInfo->getFrameRegister(MF);
562 return FPOffset;
563 }
564 }
565 // Use the base pointer if we have one.
566 if (RegInfo->hasBasePointer(MF))
567 FrameReg = RegInfo->getBaseRegister();
568 return Offset;
569}
570
Bob Wilson42257852011-01-13 21:10:12 +0000571int ARMFrameLowering::getFrameIndexOffset(const MachineFunction &MF,
572 int FI) const {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000573 unsigned FrameReg;
574 return getFrameIndexReference(MF, FI, FrameReg);
575}
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000576
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000577void ARMFrameLowering::emitPushInst(MachineBasicBlock &MBB,
Bob Wilson42257852011-01-13 21:10:12 +0000578 MachineBasicBlock::iterator MI,
579 const std::vector<CalleeSavedInfo> &CSI,
580 unsigned StmOpc, unsigned StrOpc,
581 bool NoGap,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000582 bool(*Func)(unsigned, bool),
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000583 unsigned NumAlignedDPRCS2Regs,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000584 unsigned MIFlags) const {
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000585 MachineFunction &MF = *MBB.getParent();
586 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
587
588 DebugLoc DL;
589 if (MI != MBB.end()) DL = MI->getDebugLoc();
590
Evan Cheng9801b5c2010-12-07 19:59:34 +0000591 SmallVector<std::pair<unsigned,bool>, 4> Regs;
Evan Cheng06d65f52010-12-07 23:08:38 +0000592 unsigned i = CSI.size();
593 while (i != 0) {
594 unsigned LastReg = 0;
595 for (; i != 0; --i) {
596 unsigned Reg = CSI[i-1].getReg();
Evan Chengafad0fe2012-01-04 01:55:04 +0000597 if (!(Func)(Reg, STI.isTargetIOS())) continue;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000598
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000599 // D-registers in the aligned area DPRCS2 are NOT spilled here.
600 if (Reg >= ARM::D8 && Reg < ARM::D8 + NumAlignedDPRCS2Regs)
601 continue;
602
Evan Cheng06d65f52010-12-07 23:08:38 +0000603 // Add the callee-saved register as live-in unless it's LR and
Jim Grosbach2a4f0982010-12-09 16:14:46 +0000604 // @llvm.returnaddress is called. If LR is returned for
605 // @llvm.returnaddress then it's already added to the function and
606 // entry block live-in sets.
Evan Cheng06d65f52010-12-07 23:08:38 +0000607 bool isKill = true;
608 if (Reg == ARM::LR) {
609 if (MF.getFrameInfo()->isReturnAddressTaken() &&
610 MF.getRegInfo().isLiveIn(Reg))
611 isKill = false;
612 }
613
614 if (isKill)
615 MBB.addLiveIn(Reg);
616
Eric Christopher1a48c032010-12-09 01:57:45 +0000617 // If NoGap is true, push consecutive registers and then leave the rest
Evan Cheng275bf632010-12-08 06:29:02 +0000618 // for other instructions. e.g.
Eric Christopher1a48c032010-12-09 01:57:45 +0000619 // vpush {d8, d10, d11} -> vpush {d8}, vpush {d10, d11}
Evan Cheng275bf632010-12-08 06:29:02 +0000620 if (NoGap && LastReg && LastReg != Reg-1)
621 break;
Evan Cheng06d65f52010-12-07 23:08:38 +0000622 LastReg = Reg;
623 Regs.push_back(std::make_pair(Reg, isKill));
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000624 }
625
Jim Grosbachc6f92612010-12-09 18:31:13 +0000626 if (Regs.empty())
627 continue;
628 if (Regs.size() > 1 || StrOpc== 0) {
Evan Cheng06d65f52010-12-07 23:08:38 +0000629 MachineInstrBuilder MIB =
Jim Grosbachc6f92612010-12-09 18:31:13 +0000630 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(StmOpc), ARM::SP)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000631 .addReg(ARM::SP).setMIFlags(MIFlags));
Evan Cheng06d65f52010-12-07 23:08:38 +0000632 for (unsigned i = 0, e = Regs.size(); i < e; ++i)
633 MIB.addReg(Regs[i].first, getKillRegState(Regs[i].second));
Jim Grosbachc6f92612010-12-09 18:31:13 +0000634 } else if (Regs.size() == 1) {
635 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(StrOpc),
636 ARM::SP)
637 .addReg(Regs[0].first, getKillRegState(Regs[0].second))
Jim Grosbach19dec202011-08-05 20:35:44 +0000638 .addReg(ARM::SP).setMIFlags(MIFlags)
639 .addImm(-4);
Jim Grosbachc6f92612010-12-09 18:31:13 +0000640 AddDefaultPred(MIB);
Evan Cheng06d65f52010-12-07 23:08:38 +0000641 }
Jim Grosbachc6f92612010-12-09 18:31:13 +0000642 Regs.clear();
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000643 }
Evan Cheng06d65f52010-12-07 23:08:38 +0000644}
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000645
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000646void ARMFrameLowering::emitPopInst(MachineBasicBlock &MBB,
Bob Wilson42257852011-01-13 21:10:12 +0000647 MachineBasicBlock::iterator MI,
648 const std::vector<CalleeSavedInfo> &CSI,
649 unsigned LdmOpc, unsigned LdrOpc,
650 bool isVarArg, bool NoGap,
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000651 bool(*Func)(unsigned, bool),
652 unsigned NumAlignedDPRCS2Regs) const {
Evan Cheng06d65f52010-12-07 23:08:38 +0000653 MachineFunction &MF = *MBB.getParent();
654 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
655 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
656 DebugLoc DL = MI->getDebugLoc();
Evan Cheng7cfa6562011-01-25 01:28:33 +0000657 unsigned RetOpcode = MI->getOpcode();
658 bool isTailCall = (RetOpcode == ARM::TCRETURNdi ||
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +0000659 RetOpcode == ARM::TCRETURNri);
Evan Cheng06d65f52010-12-07 23:08:38 +0000660
661 SmallVector<unsigned, 4> Regs;
662 unsigned i = CSI.size();
663 while (i != 0) {
664 unsigned LastReg = 0;
665 bool DeleteRet = false;
666 for (; i != 0; --i) {
667 unsigned Reg = CSI[i-1].getReg();
Evan Chengafad0fe2012-01-04 01:55:04 +0000668 if (!(Func)(Reg, STI.isTargetIOS())) continue;
Evan Cheng06d65f52010-12-07 23:08:38 +0000669
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000670 // The aligned reloads from area DPRCS2 are not inserted here.
671 if (Reg >= ARM::D8 && Reg < ARM::D8 + NumAlignedDPRCS2Regs)
672 continue;
673
Evan Cheng7cfa6562011-01-25 01:28:33 +0000674 if (Reg == ARM::LR && !isTailCall && !isVarArg && STI.hasV5TOps()) {
Evan Cheng06d65f52010-12-07 23:08:38 +0000675 Reg = ARM::PC;
Jim Grosbachc6f92612010-12-09 18:31:13 +0000676 LdmOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_RET : ARM::LDMIA_RET;
Evan Cheng06d65f52010-12-07 23:08:38 +0000677 // Fold the return instruction into the LDM.
678 DeleteRet = true;
679 }
680
Evan Cheng275bf632010-12-08 06:29:02 +0000681 // If NoGap is true, pop consecutive registers and then leave the rest
682 // for other instructions. e.g.
683 // vpop {d8, d10, d11} -> vpop {d8}, vpop {d10, d11}
684 if (NoGap && LastReg && LastReg != Reg-1)
685 break;
686
Evan Cheng06d65f52010-12-07 23:08:38 +0000687 LastReg = Reg;
688 Regs.push_back(Reg);
689 }
690
Jim Grosbachc6f92612010-12-09 18:31:13 +0000691 if (Regs.empty())
692 continue;
693 if (Regs.size() > 1 || LdrOpc == 0) {
Evan Cheng06d65f52010-12-07 23:08:38 +0000694 MachineInstrBuilder MIB =
Jim Grosbachc6f92612010-12-09 18:31:13 +0000695 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(LdmOpc), ARM::SP)
Evan Cheng06d65f52010-12-07 23:08:38 +0000696 .addReg(ARM::SP));
697 for (unsigned i = 0, e = Regs.size(); i < e; ++i)
698 MIB.addReg(Regs[i], getDefRegState(true));
Andrew Trickb9ca5122011-08-25 17:50:53 +0000699 if (DeleteRet) {
700 MIB->copyImplicitOps(&*MI);
Evan Cheng06d65f52010-12-07 23:08:38 +0000701 MI->eraseFromParent();
Andrew Trickb9ca5122011-08-25 17:50:53 +0000702 }
Evan Cheng06d65f52010-12-07 23:08:38 +0000703 MI = MIB;
Jim Grosbachc6f92612010-12-09 18:31:13 +0000704 } else if (Regs.size() == 1) {
705 // If we adjusted the reg to PC from LR above, switch it back here. We
706 // only do that for LDM.
707 if (Regs[0] == ARM::PC)
708 Regs[0] = ARM::LR;
709 MachineInstrBuilder MIB =
710 BuildMI(MBB, MI, DL, TII.get(LdrOpc), Regs[0])
711 .addReg(ARM::SP, RegState::Define)
712 .addReg(ARM::SP);
713 // ARM mode needs an extra reg0 here due to addrmode2. Will go away once
714 // that refactoring is complete (eventually).
Owen Anderson793e7962011-07-26 20:54:26 +0000715 if (LdrOpc == ARM::LDR_POST_REG || LdrOpc == ARM::LDR_POST_IMM) {
Jim Grosbachc6f92612010-12-09 18:31:13 +0000716 MIB.addReg(0);
717 MIB.addImm(ARM_AM::getAM2Opc(ARM_AM::add, 4, ARM_AM::no_shift));
718 } else
719 MIB.addImm(4);
720 AddDefaultPred(MIB);
Evan Cheng06d65f52010-12-07 23:08:38 +0000721 }
Jim Grosbachc6f92612010-12-09 18:31:13 +0000722 Regs.clear();
Evan Cheng9801b5c2010-12-07 19:59:34 +0000723 }
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000724}
725
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000726/// Emit aligned spill instructions for NumAlignedDPRCS2Regs D-registers
Jakob Stoklund Olesen43ea32c2011-12-24 04:17:01 +0000727/// starting from d8. Also insert stack realignment code and leave the stack
728/// pointer pointing to the d8 spill slot.
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000729static void emitAlignedDPRCS2Spills(MachineBasicBlock &MBB,
730 MachineBasicBlock::iterator MI,
731 unsigned NumAlignedDPRCS2Regs,
732 const std::vector<CalleeSavedInfo> &CSI,
733 const TargetRegisterInfo *TRI) {
734 MachineFunction &MF = *MBB.getParent();
735 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
736 DebugLoc DL = MI->getDebugLoc();
737 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
738 MachineFrameInfo &MFI = *MF.getFrameInfo();
739
740 // Mark the D-register spill slots as properly aligned. Since MFI computes
741 // stack slot layout backwards, this can actually mean that the d-reg stack
742 // slot offsets can be wrong. The offset for d8 will always be correct.
743 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
744 unsigned DNum = CSI[i].getReg() - ARM::D8;
745 if (DNum >= 8)
746 continue;
747 int FI = CSI[i].getFrameIdx();
748 // The even-numbered registers will be 16-byte aligned, the odd-numbered
749 // registers will be 8-byte aligned.
750 MFI.setObjectAlignment(FI, DNum % 2 ? 8 : 16);
751
752 // The stack slot for D8 needs to be maximally aligned because this is
753 // actually the point where we align the stack pointer. MachineFrameInfo
754 // computes all offsets relative to the incoming stack pointer which is a
755 // bit weird when realigning the stack. Any extra padding for this
756 // over-alignment is not realized because the code inserted below adjusts
757 // the stack pointer by numregs * 8 before aligning the stack pointer.
758 if (DNum == 0)
759 MFI.setObjectAlignment(FI, MFI.getMaxAlignment());
760 }
761
762 // Move the stack pointer to the d8 spill slot, and align it at the same
763 // time. Leave the stack slot address in the scratch register r4.
764 //
765 // sub r4, sp, #numregs * 8
766 // bic r4, r4, #align - 1
767 // mov sp, r4
768 //
769 bool isThumb = AFI->isThumbFunction();
770 assert(!AFI->isThumb1OnlyFunction() && "Can't realign stack for thumb1");
771 AFI->setShouldRestoreSPFromFP(true);
772
773 // sub r4, sp, #numregs * 8
774 // The immediate is <= 64, so it doesn't need any special encoding.
775 unsigned Opc = isThumb ? ARM::t2SUBri : ARM::SUBri;
776 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(Opc), ARM::R4)
777 .addReg(ARM::SP)
778 .addImm(8 * NumAlignedDPRCS2Regs)));
779
780 // bic r4, r4, #align-1
781 Opc = isThumb ? ARM::t2BICri : ARM::BICri;
782 unsigned MaxAlign = MF.getFrameInfo()->getMaxAlignment();
783 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(Opc), ARM::R4)
784 .addReg(ARM::R4, RegState::Kill)
785 .addImm(MaxAlign - 1)));
786
787 // mov sp, r4
788 // The stack pointer must be adjusted before spilling anything, otherwise
789 // the stack slots could be clobbered by an interrupt handler.
790 // Leave r4 live, it is used below.
791 Opc = isThumb ? ARM::tMOVr : ARM::MOVr;
792 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(Opc), ARM::SP)
793 .addReg(ARM::R4);
794 MIB = AddDefaultPred(MIB);
795 if (!isThumb)
796 AddDefaultCC(MIB);
797
798 // Now spill NumAlignedDPRCS2Regs registers starting from d8.
799 // r4 holds the stack slot address.
800 unsigned NextReg = ARM::D8;
801
802 // 16-byte aligned vst1.64 with 4 d-regs and address writeback.
803 // The writeback is only needed when emitting two vst1.64 instructions.
804 if (NumAlignedDPRCS2Regs >= 6) {
805 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
Craig Topper420761a2012-04-20 07:30:17 +0000806 &ARM::QQPRRegClass);
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000807 MBB.addLiveIn(SupReg);
808 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VST1d64Qwb_fixed),
809 ARM::R4)
810 .addReg(ARM::R4, RegState::Kill).addImm(16)
811 .addReg(NextReg)
812 .addReg(SupReg, RegState::ImplicitKill));
813 NextReg += 4;
814 NumAlignedDPRCS2Regs -= 4;
815 }
816
817 // We won't modify r4 beyond this point. It currently points to the next
818 // register to be spilled.
819 unsigned R4BaseReg = NextReg;
820
821 // 16-byte aligned vst1.64 with 4 d-regs, no writeback.
822 if (NumAlignedDPRCS2Regs >= 4) {
823 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
Craig Topper420761a2012-04-20 07:30:17 +0000824 &ARM::QQPRRegClass);
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000825 MBB.addLiveIn(SupReg);
826 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VST1d64Q))
827 .addReg(ARM::R4).addImm(16).addReg(NextReg)
828 .addReg(SupReg, RegState::ImplicitKill));
829 NextReg += 4;
830 NumAlignedDPRCS2Regs -= 4;
831 }
832
833 // 16-byte aligned vst1.64 with 2 d-regs.
834 if (NumAlignedDPRCS2Regs >= 2) {
835 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
Craig Topper420761a2012-04-20 07:30:17 +0000836 &ARM::QPRRegClass);
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000837 MBB.addLiveIn(SupReg);
838 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VST1q64))
Jim Grosbach28f08c92012-03-05 19:33:30 +0000839 .addReg(ARM::R4).addImm(16).addReg(SupReg));
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000840 NextReg += 2;
841 NumAlignedDPRCS2Regs -= 2;
842 }
843
844 // Finally, use a vanilla vstr.64 for the odd last register.
845 if (NumAlignedDPRCS2Regs) {
846 MBB.addLiveIn(NextReg);
847 // vstr.64 uses addrmode5 which has an offset scale of 4.
848 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VSTRD))
849 .addReg(NextReg)
850 .addReg(ARM::R4).addImm((NextReg-R4BaseReg)*2));
851 }
852
853 // The last spill instruction inserted should kill the scratch register r4.
854 llvm::prior(MI)->addRegisterKilled(ARM::R4, TRI);
855}
856
857/// Skip past the code inserted by emitAlignedDPRCS2Spills, and return an
858/// iterator to the following instruction.
859static MachineBasicBlock::iterator
860skipAlignedDPRCS2Spills(MachineBasicBlock::iterator MI,
861 unsigned NumAlignedDPRCS2Regs) {
862 // sub r4, sp, #numregs * 8
863 // bic r4, r4, #align - 1
864 // mov sp, r4
865 ++MI; ++MI; ++MI;
866 assert(MI->mayStore() && "Expecting spill instruction");
867
868 // These switches all fall through.
869 switch(NumAlignedDPRCS2Regs) {
870 case 7:
871 ++MI;
872 assert(MI->mayStore() && "Expecting spill instruction");
873 default:
874 ++MI;
875 assert(MI->mayStore() && "Expecting spill instruction");
876 case 1:
877 case 2:
878 case 4:
879 assert(MI->killsRegister(ARM::R4) && "Missed kill flag");
880 ++MI;
881 }
882 return MI;
883}
884
885/// Emit aligned reload instructions for NumAlignedDPRCS2Regs D-registers
886/// starting from d8. These instructions are assumed to execute while the
887/// stack is still aligned, unlike the code inserted by emitPopInst.
888static void emitAlignedDPRCS2Restores(MachineBasicBlock &MBB,
889 MachineBasicBlock::iterator MI,
890 unsigned NumAlignedDPRCS2Regs,
891 const std::vector<CalleeSavedInfo> &CSI,
892 const TargetRegisterInfo *TRI) {
893 MachineFunction &MF = *MBB.getParent();
894 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
895 DebugLoc DL = MI->getDebugLoc();
896 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
897
898 // Find the frame index assigned to d8.
899 int D8SpillFI = 0;
900 for (unsigned i = 0, e = CSI.size(); i != e; ++i)
901 if (CSI[i].getReg() == ARM::D8) {
902 D8SpillFI = CSI[i].getFrameIdx();
903 break;
904 }
905
906 // Materialize the address of the d8 spill slot into the scratch register r4.
907 // This can be fairly complicated if the stack frame is large, so just use
908 // the normal frame index elimination mechanism to do it. This code runs as
909 // the initial part of the epilog where the stack and base pointers haven't
910 // been changed yet.
911 bool isThumb = AFI->isThumbFunction();
912 assert(!AFI->isThumb1OnlyFunction() && "Can't realign stack for thumb1");
913
914 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
915 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(Opc), ARM::R4)
916 .addFrameIndex(D8SpillFI).addImm(0)));
917
918 // Now restore NumAlignedDPRCS2Regs registers starting from d8.
919 unsigned NextReg = ARM::D8;
920
921 // 16-byte aligned vld1.64 with 4 d-regs and writeback.
922 if (NumAlignedDPRCS2Regs >= 6) {
923 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
Craig Topper420761a2012-04-20 07:30:17 +0000924 &ARM::QQPRRegClass);
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000925 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLD1d64Qwb_fixed), NextReg)
926 .addReg(ARM::R4, RegState::Define)
927 .addReg(ARM::R4, RegState::Kill).addImm(16)
928 .addReg(SupReg, RegState::ImplicitDefine));
929 NextReg += 4;
930 NumAlignedDPRCS2Regs -= 4;
931 }
932
933 // We won't modify r4 beyond this point. It currently points to the next
934 // register to be spilled.
935 unsigned R4BaseReg = NextReg;
936
937 // 16-byte aligned vld1.64 with 4 d-regs, no writeback.
938 if (NumAlignedDPRCS2Regs >= 4) {
939 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
Craig Topper420761a2012-04-20 07:30:17 +0000940 &ARM::QQPRRegClass);
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000941 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLD1d64Q), NextReg)
942 .addReg(ARM::R4).addImm(16)
943 .addReg(SupReg, RegState::ImplicitDefine));
944 NextReg += 4;
945 NumAlignedDPRCS2Regs -= 4;
946 }
947
948 // 16-byte aligned vld1.64 with 2 d-regs.
949 if (NumAlignedDPRCS2Regs >= 2) {
950 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
Craig Topper420761a2012-04-20 07:30:17 +0000951 &ARM::QPRRegClass);
Jim Grosbach28f08c92012-03-05 19:33:30 +0000952 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLD1q64), SupReg)
953 .addReg(ARM::R4).addImm(16));
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000954 NextReg += 2;
955 NumAlignedDPRCS2Regs -= 2;
956 }
957
958 // Finally, use a vanilla vldr.64 for the remaining odd register.
959 if (NumAlignedDPRCS2Regs)
960 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLDRD), NextReg)
961 .addReg(ARM::R4).addImm(2*(NextReg-R4BaseReg)));
962
963 // Last store kills r4.
964 llvm::prior(MI)->addRegisterKilled(ARM::R4, TRI);
965}
966
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000967bool ARMFrameLowering::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bob Wilson42257852011-01-13 21:10:12 +0000968 MachineBasicBlock::iterator MI,
969 const std::vector<CalleeSavedInfo> &CSI,
970 const TargetRegisterInfo *TRI) const {
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000971 if (CSI.empty())
972 return false;
973
974 MachineFunction &MF = *MBB.getParent();
975 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000976
977 unsigned PushOpc = AFI->isThumbFunction() ? ARM::t2STMDB_UPD : ARM::STMDB_UPD;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000978 unsigned PushOneOpc = AFI->isThumbFunction() ?
979 ARM::t2STR_PRE : ARM::STR_PRE_IMM;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000980 unsigned FltOpc = ARM::VSTMDDB_UPD;
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000981 unsigned NumAlignedDPRCS2Regs = AFI->getNumAlignedDPRCS2Regs();
982 emitPushInst(MBB, MI, CSI, PushOpc, PushOneOpc, false, &isARMArea1Register, 0,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000983 MachineInstr::FrameSetup);
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000984 emitPushInst(MBB, MI, CSI, PushOpc, PushOneOpc, false, &isARMArea2Register, 0,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000985 MachineInstr::FrameSetup);
986 emitPushInst(MBB, MI, CSI, FltOpc, 0, true, &isARMArea3Register,
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000987 NumAlignedDPRCS2Regs, MachineInstr::FrameSetup);
988
989 // The code above does not insert spill code for the aligned DPRCS2 registers.
990 // The stack realignment code will be inserted between the push instructions
991 // and these spills.
992 if (NumAlignedDPRCS2Regs)
993 emitAlignedDPRCS2Spills(MBB, MI, NumAlignedDPRCS2Regs, CSI, TRI);
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000994
995 return true;
996}
997
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000998bool ARMFrameLowering::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bob Wilson42257852011-01-13 21:10:12 +0000999 MachineBasicBlock::iterator MI,
1000 const std::vector<CalleeSavedInfo> &CSI,
1001 const TargetRegisterInfo *TRI) const {
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001002 if (CSI.empty())
1003 return false;
1004
1005 MachineFunction &MF = *MBB.getParent();
1006 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1007 bool isVarArg = AFI->getVarArgsRegSaveSize() > 0;
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +00001008 unsigned NumAlignedDPRCS2Regs = AFI->getNumAlignedDPRCS2Regs();
1009
1010 // The emitPopInst calls below do not insert reloads for the aligned DPRCS2
1011 // registers. Do that here instead.
1012 if (NumAlignedDPRCS2Regs)
1013 emitAlignedDPRCS2Restores(MBB, MI, NumAlignedDPRCS2Regs, CSI, TRI);
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001014
1015 unsigned PopOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_UPD : ARM::LDMIA_UPD;
Jim Grosbach8e0c7692011-09-02 18:46:15 +00001016 unsigned LdrOpc = AFI->isThumbFunction() ? ARM::t2LDR_POST :ARM::LDR_POST_IMM;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001017 unsigned FltOpc = ARM::VLDMDIA_UPD;
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +00001018 emitPopInst(MBB, MI, CSI, FltOpc, 0, isVarArg, true, &isARMArea3Register,
1019 NumAlignedDPRCS2Regs);
Jim Grosbachc6f92612010-12-09 18:31:13 +00001020 emitPopInst(MBB, MI, CSI, PopOpc, LdrOpc, isVarArg, false,
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +00001021 &isARMArea2Register, 0);
Jim Grosbachc6f92612010-12-09 18:31:13 +00001022 emitPopInst(MBB, MI, CSI, PopOpc, LdrOpc, isVarArg, false,
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +00001023 &isARMArea1Register, 0);
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001024
1025 return true;
1026}
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001027
1028// FIXME: Make generic?
1029static unsigned GetFunctionSizeInBytes(const MachineFunction &MF,
1030 const ARMBaseInstrInfo &TII) {
1031 unsigned FnSize = 0;
1032 for (MachineFunction::const_iterator MBBI = MF.begin(), E = MF.end();
1033 MBBI != E; ++MBBI) {
1034 const MachineBasicBlock &MBB = *MBBI;
1035 for (MachineBasicBlock::const_iterator I = MBB.begin(),E = MBB.end();
1036 I != E; ++I)
1037 FnSize += TII.GetInstSizeInBytes(I);
1038 }
1039 return FnSize;
1040}
1041
1042/// estimateStackSize - Estimate and return the size of the frame.
1043/// FIXME: Make generic?
1044static unsigned estimateStackSize(MachineFunction &MF) {
Jim Grosbachbc20e4f2011-07-05 16:05:50 +00001045 const MachineFrameInfo *MFI = MF.getFrameInfo();
1046 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
1047 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
1048 unsigned MaxAlign = MFI->getMaxAlignment();
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001049 int Offset = 0;
Jim Grosbachbc20e4f2011-07-05 16:05:50 +00001050
1051 // This code is very, very similar to PEI::calculateFrameObjectOffsets().
1052 // It really should be refactored to share code. Until then, changes
1053 // should keep in mind that there's tight coupling between the two.
1054
1055 for (int i = MFI->getObjectIndexBegin(); i != 0; ++i) {
1056 int FixedOff = -MFI->getObjectOffset(i);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001057 if (FixedOff > Offset) Offset = FixedOff;
1058 }
Jim Grosbachbc20e4f2011-07-05 16:05:50 +00001059 for (unsigned i = 0, e = MFI->getObjectIndexEnd(); i != e; ++i) {
1060 if (MFI->isDeadObjectIndex(i))
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001061 continue;
Jim Grosbachbc20e4f2011-07-05 16:05:50 +00001062 Offset += MFI->getObjectSize(i);
1063 unsigned Align = MFI->getObjectAlignment(i);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001064 // Adjust to alignment boundary
1065 Offset = (Offset+Align-1)/Align*Align;
Jim Grosbachbc20e4f2011-07-05 16:05:50 +00001066
1067 MaxAlign = std::max(Align, MaxAlign);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001068 }
Jim Grosbachbc20e4f2011-07-05 16:05:50 +00001069
1070 if (MFI->adjustsStack() && TFI->hasReservedCallFrame(MF))
1071 Offset += MFI->getMaxCallFrameSize();
1072
1073 // Round up the size to a multiple of the alignment. If the function has
1074 // any calls or alloca's, align to the target's StackAlignment value to
1075 // ensure that the callee's frame or the alloca data is suitably aligned;
1076 // otherwise, for leaf functions, align to the TransientStackAlignment
1077 // value.
1078 unsigned StackAlign;
1079 if (MFI->adjustsStack() || MFI->hasVarSizedObjects() ||
1080 (RegInfo->needsStackRealignment(MF) && MFI->getObjectIndexEnd() != 0))
1081 StackAlign = TFI->getStackAlignment();
1082 else
1083 StackAlign = TFI->getTransientStackAlignment();
1084
1085 // If the frame pointer is eliminated, all frame offsets will be relative to
1086 // SP not FP. Align to MaxAlign so this works.
1087 StackAlign = std::max(StackAlign, MaxAlign);
1088 unsigned AlignMask = StackAlign - 1;
1089 Offset = (Offset + AlignMask) & ~uint64_t(AlignMask);
1090
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001091 return (unsigned)Offset;
1092}
1093
1094/// estimateRSStackSizeLimit - Look at each instruction that references stack
1095/// frames and return the stack size limit beyond which some of these
1096/// instructions will require a scratch register during their expansion later.
1097// FIXME: Move to TII?
1098static unsigned estimateRSStackSizeLimit(MachineFunction &MF,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001099 const TargetFrameLowering *TFI) {
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001100 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1101 unsigned Limit = (1 << 12) - 1;
1102 for (MachineFunction::iterator BB = MF.begin(),E = MF.end(); BB != E; ++BB) {
1103 for (MachineBasicBlock::iterator I = BB->begin(), E = BB->end();
1104 I != E; ++I) {
1105 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
1106 if (!I->getOperand(i).isFI()) continue;
1107
1108 // When using ADDri to get the address of a stack object, 255 is the
1109 // largest offset guaranteed to fit in the immediate offset.
1110 if (I->getOpcode() == ARM::ADDri) {
1111 Limit = std::min(Limit, (1U << 8) - 1);
1112 break;
1113 }
1114
1115 // Otherwise check the addressing mode.
1116 switch (I->getDesc().TSFlags & ARMII::AddrModeMask) {
1117 case ARMII::AddrMode3:
1118 case ARMII::AddrModeT2_i8:
1119 Limit = std::min(Limit, (1U << 8) - 1);
1120 break;
1121 case ARMII::AddrMode5:
1122 case ARMII::AddrModeT2_i8s4:
1123 Limit = std::min(Limit, ((1U << 8) - 1) * 4);
1124 break;
1125 case ARMII::AddrModeT2_i12:
1126 // i12 supports only positive offset so these will be converted to
1127 // i8 opcodes. See llvm::rewriteT2FrameIndex.
1128 if (TFI->hasFP(MF) && AFI->hasStackFrame())
1129 Limit = std::min(Limit, (1U << 8) - 1);
1130 break;
1131 case ARMII::AddrMode4:
1132 case ARMII::AddrMode6:
1133 // Addressing modes 4 & 6 (load/store) instructions can't encode an
1134 // immediate offset for stack references.
1135 return 0;
1136 default:
1137 break;
1138 }
1139 break; // At most one FI per instruction
1140 }
1141 }
1142 }
1143
1144 return Limit;
1145}
1146
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +00001147// In functions that realign the stack, it can be an advantage to spill the
1148// callee-saved vector registers after realigning the stack. The vst1 and vld1
1149// instructions take alignment hints that can improve performance.
1150//
1151static void checkNumAlignedDPRCS2Regs(MachineFunction &MF) {
1152 MF.getInfo<ARMFunctionInfo>()->setNumAlignedDPRCS2Regs(0);
1153 if (!SpillAlignedNEONRegs)
1154 return;
1155
1156 // Naked functions don't spill callee-saved registers.
Bill Wendling67658342012-10-09 07:45:08 +00001157 if (MF.getFunction()->getFnAttributes().hasAttribute(Attributes::Naked))
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +00001158 return;
1159
1160 // We are planning to use NEON instructions vst1 / vld1.
1161 if (!MF.getTarget().getSubtarget<ARMSubtarget>().hasNEON())
1162 return;
1163
1164 // Don't bother if the default stack alignment is sufficiently high.
1165 if (MF.getTarget().getFrameLowering()->getStackAlignment() >= 8)
1166 return;
1167
1168 // Aligned spills require stack realignment.
1169 const ARMBaseRegisterInfo *RegInfo =
1170 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo());
1171 if (!RegInfo->canRealignStack(MF))
1172 return;
1173
1174 // We always spill contiguous d-registers starting from d8. Count how many
1175 // needs spilling. The register allocator will almost always use the
1176 // callee-saved registers in order, but it can happen that there are holes in
1177 // the range. Registers above the hole will be spilled to the standard DPRCS
1178 // area.
1179 MachineRegisterInfo &MRI = MF.getRegInfo();
1180 unsigned NumSpills = 0;
1181 for (; NumSpills < 8; ++NumSpills)
Jakob Stoklund Olesen9aa6e0a2012-10-17 18:44:18 +00001182 if (!MRI.isPhysRegUsed(ARM::D8 + NumSpills))
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +00001183 break;
1184
1185 // Don't do this for just one d-register. It's not worth it.
1186 if (NumSpills < 2)
1187 return;
1188
1189 // Spill the first NumSpills D-registers after realigning the stack.
1190 MF.getInfo<ARMFunctionInfo>()->setNumAlignedDPRCS2Regs(NumSpills);
1191
1192 // A scratch register is required for the vst1 / vld1 instructions.
1193 MF.getRegInfo().setPhysRegUsed(ARM::R4);
1194}
1195
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001196void
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001197ARMFrameLowering::processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
Bob Wilson42257852011-01-13 21:10:12 +00001198 RegScavenger *RS) const {
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001199 // This tells PEI to spill the FP as if it is any other callee-save register
1200 // to take advantage the eliminateFrameIndex machinery. This also ensures it
1201 // is spilled in the order specified by getCalleeSavedRegs() to make it easier
1202 // to combine multiple loads / stores.
1203 bool CanEliminateFrame = true;
1204 bool CS1Spilled = false;
1205 bool LRSpilled = false;
1206 unsigned NumGPRSpills = 0;
1207 SmallVector<unsigned, 4> UnspilledCS1GPRs;
1208 SmallVector<unsigned, 4> UnspilledCS2GPRs;
1209 const ARMBaseRegisterInfo *RegInfo =
1210 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo());
1211 const ARMBaseInstrInfo &TII =
1212 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
1213 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1214 MachineFrameInfo *MFI = MF.getFrameInfo();
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +00001215 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001216 unsigned FramePtr = RegInfo->getFrameRegister(MF);
1217
1218 // Spill R4 if Thumb2 function requires stack realignment - it will be used as
1219 // scratch register. Also spill R4 if Thumb2 function has varsized objects,
Evan Chengdf55fea2011-01-16 05:14:33 +00001220 // since it's not always possible to restore sp from fp in a single
1221 // instruction.
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001222 // FIXME: It will be better just to find spare register here.
1223 if (AFI->isThumb2Function() &&
1224 (MFI->hasVarSizedObjects() || RegInfo->needsStackRealignment(MF)))
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +00001225 MRI.setPhysRegUsed(ARM::R4);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001226
Evan Chengdf55fea2011-01-16 05:14:33 +00001227 if (AFI->isThumb1OnlyFunction()) {
1228 // Spill LR if Thumb1 function uses variable length argument lists.
1229 if (AFI->getVarArgsRegSaveSize() > 0)
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +00001230 MRI.setPhysRegUsed(ARM::LR);
Evan Chengdf55fea2011-01-16 05:14:33 +00001231
Jim Grosbach7980f612011-06-13 21:18:25 +00001232 // Spill R4 if Thumb1 epilogue has to restore SP from FP. We don't know
1233 // for sure what the stack size will be, but for this, an estimate is good
1234 // enough. If there anything changes it, it'll be a spill, which implies
1235 // we've used all the registers and so R4 is already used, so not marking
Chad Rosier6690bca2011-10-20 00:07:12 +00001236 // it here will be OK.
Evan Chengdf55fea2011-01-16 05:14:33 +00001237 // FIXME: It will be better just to find spare register here.
Jim Grosbach7980f612011-06-13 21:18:25 +00001238 unsigned StackSize = estimateStackSize(MF);
Chad Rosier6690bca2011-10-20 00:07:12 +00001239 if (MFI->hasVarSizedObjects() || StackSize > 508)
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +00001240 MRI.setPhysRegUsed(ARM::R4);
Evan Chengdf55fea2011-01-16 05:14:33 +00001241 }
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001242
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +00001243 // See if we can spill vector registers to aligned stack.
1244 checkNumAlignedDPRCS2Regs(MF);
1245
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001246 // Spill the BasePtr if it's used.
1247 if (RegInfo->hasBasePointer(MF))
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +00001248 MRI.setPhysRegUsed(RegInfo->getBaseRegister());
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001249
1250 // Don't spill FP if the frame can be eliminated. This is determined
1251 // by scanning the callee-save registers to see if any is used.
Craig Topper015f2282012-03-04 03:33:22 +00001252 const uint16_t *CSRegs = RegInfo->getCalleeSavedRegs();
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001253 for (unsigned i = 0; CSRegs[i]; ++i) {
1254 unsigned Reg = CSRegs[i];
1255 bool Spilled = false;
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +00001256 if (MRI.isPhysRegUsed(Reg)) {
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001257 Spilled = true;
1258 CanEliminateFrame = false;
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001259 }
1260
Craig Topper420761a2012-04-20 07:30:17 +00001261 if (!ARM::GPRRegClass.contains(Reg))
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001262 continue;
1263
1264 if (Spilled) {
1265 NumGPRSpills++;
1266
Evan Chengafad0fe2012-01-04 01:55:04 +00001267 if (!STI.isTargetIOS()) {
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001268 if (Reg == ARM::LR)
1269 LRSpilled = true;
1270 CS1Spilled = true;
1271 continue;
1272 }
1273
1274 // Keep track if LR and any of R4, R5, R6, and R7 is spilled.
1275 switch (Reg) {
1276 case ARM::LR:
1277 LRSpilled = true;
1278 // Fallthrough
1279 case ARM::R4: case ARM::R5:
1280 case ARM::R6: case ARM::R7:
1281 CS1Spilled = true;
1282 break;
1283 default:
1284 break;
1285 }
1286 } else {
Evan Chengafad0fe2012-01-04 01:55:04 +00001287 if (!STI.isTargetIOS()) {
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001288 UnspilledCS1GPRs.push_back(Reg);
1289 continue;
1290 }
1291
1292 switch (Reg) {
1293 case ARM::R4: case ARM::R5:
1294 case ARM::R6: case ARM::R7:
1295 case ARM::LR:
1296 UnspilledCS1GPRs.push_back(Reg);
1297 break;
1298 default:
1299 UnspilledCS2GPRs.push_back(Reg);
1300 break;
1301 }
1302 }
1303 }
1304
1305 bool ForceLRSpill = false;
1306 if (!LRSpilled && AFI->isThumb1OnlyFunction()) {
1307 unsigned FnSize = GetFunctionSizeInBytes(MF, TII);
1308 // Force LR to be spilled if the Thumb function size is > 2048. This enables
1309 // use of BL to implement far jump. If it turns out that it's not needed
1310 // then the branch fix up path will undo it.
1311 if (FnSize >= (1 << 11)) {
1312 CanEliminateFrame = false;
1313 ForceLRSpill = true;
1314 }
1315 }
1316
1317 // If any of the stack slot references may be out of range of an immediate
1318 // offset, make sure a register (or a spill slot) is available for the
1319 // register scavenger. Note that if we're indexing off the frame pointer, the
1320 // effective stack size is 4 bytes larger since the FP points to the stack
1321 // slot of the previous FP. Also, if we have variable sized objects in the
1322 // function, stack slot references will often be negative, and some of
1323 // our instructions are positive-offset only, so conservatively consider
1324 // that case to want a spill slot (or register) as well. Similarly, if
1325 // the function adjusts the stack pointer during execution and the
1326 // adjustments aren't already part of our stack size estimate, our offset
1327 // calculations may be off, so be conservative.
1328 // FIXME: We could add logic to be more precise about negative offsets
1329 // and which instructions will need a scratch register for them. Is it
1330 // worth the effort and added fragility?
1331 bool BigStack =
1332 (RS &&
1333 (estimateStackSize(MF) + ((hasFP(MF) && AFI->hasStackFrame()) ? 4:0) >=
1334 estimateRSStackSizeLimit(MF, this)))
1335 || MFI->hasVarSizedObjects()
1336 || (MFI->adjustsStack() && !canSimplifyCallFramePseudos(MF));
1337
1338 bool ExtraCSSpill = false;
1339 if (BigStack || !CanEliminateFrame || RegInfo->cannotEliminateFrame(MF)) {
1340 AFI->setHasStackFrame(true);
1341
1342 // If LR is not spilled, but at least one of R4, R5, R6, and R7 is spilled.
1343 // Spill LR as well so we can fold BX_RET to the registers restore (LDM).
1344 if (!LRSpilled && CS1Spilled) {
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +00001345 MRI.setPhysRegUsed(ARM::LR);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001346 NumGPRSpills++;
1347 UnspilledCS1GPRs.erase(std::find(UnspilledCS1GPRs.begin(),
1348 UnspilledCS1GPRs.end(), (unsigned)ARM::LR));
1349 ForceLRSpill = false;
1350 ExtraCSSpill = true;
1351 }
1352
1353 if (hasFP(MF)) {
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +00001354 MRI.setPhysRegUsed(FramePtr);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001355 NumGPRSpills++;
1356 }
1357
1358 // If stack and double are 8-byte aligned and we are spilling an odd number
1359 // of GPRs, spill one extra callee save GPR so we won't have to pad between
1360 // the integer and double callee save areas.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001361 unsigned TargetAlign = getStackAlignment();
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001362 if (TargetAlign == 8 && (NumGPRSpills & 1)) {
1363 if (CS1Spilled && !UnspilledCS1GPRs.empty()) {
1364 for (unsigned i = 0, e = UnspilledCS1GPRs.size(); i != e; ++i) {
1365 unsigned Reg = UnspilledCS1GPRs[i];
1366 // Don't spill high register if the function is thumb1
1367 if (!AFI->isThumb1OnlyFunction() ||
1368 isARMLowRegister(Reg) || Reg == ARM::LR) {
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +00001369 MRI.setPhysRegUsed(Reg);
1370 if (!MRI.isReserved(Reg))
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001371 ExtraCSSpill = true;
1372 break;
1373 }
1374 }
1375 } else if (!UnspilledCS2GPRs.empty() && !AFI->isThumb1OnlyFunction()) {
1376 unsigned Reg = UnspilledCS2GPRs.front();
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +00001377 MRI.setPhysRegUsed(Reg);
1378 if (!MRI.isReserved(Reg))
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001379 ExtraCSSpill = true;
1380 }
1381 }
1382
1383 // Estimate if we might need to scavenge a register at some point in order
1384 // to materialize a stack offset. If so, either spill one additional
1385 // callee-saved register or reserve a special spill slot to facilitate
1386 // register scavenging. Thumb1 needs a spill slot for stack pointer
1387 // adjustments also, even when the frame itself is small.
1388 if (BigStack && !ExtraCSSpill) {
1389 // If any non-reserved CS register isn't spilled, just spill one or two
1390 // extra. That should take care of it!
1391 unsigned NumExtras = TargetAlign / 4;
1392 SmallVector<unsigned, 2> Extras;
1393 while (NumExtras && !UnspilledCS1GPRs.empty()) {
1394 unsigned Reg = UnspilledCS1GPRs.back();
1395 UnspilledCS1GPRs.pop_back();
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +00001396 if (!MRI.isReserved(Reg) &&
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001397 (!AFI->isThumb1OnlyFunction() || isARMLowRegister(Reg) ||
1398 Reg == ARM::LR)) {
1399 Extras.push_back(Reg);
1400 NumExtras--;
1401 }
1402 }
1403 // For non-Thumb1 functions, also check for hi-reg CS registers
1404 if (!AFI->isThumb1OnlyFunction()) {
1405 while (NumExtras && !UnspilledCS2GPRs.empty()) {
1406 unsigned Reg = UnspilledCS2GPRs.back();
1407 UnspilledCS2GPRs.pop_back();
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +00001408 if (!MRI.isReserved(Reg)) {
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001409 Extras.push_back(Reg);
1410 NumExtras--;
1411 }
1412 }
1413 }
1414 if (Extras.size() && NumExtras == 0) {
1415 for (unsigned i = 0, e = Extras.size(); i != e; ++i) {
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +00001416 MRI.setPhysRegUsed(Extras[i]);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001417 }
1418 } else if (!AFI->isThumb1OnlyFunction()) {
1419 // note: Thumb1 functions spill to R12, not the stack. Reserve a slot
1420 // closest to SP or frame pointer.
Craig Topper420761a2012-04-20 07:30:17 +00001421 const TargetRegisterClass *RC = &ARM::GPRRegClass;
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001422 RS->setScavengingFrameIndex(MFI->CreateStackObject(RC->getSize(),
1423 RC->getAlignment(),
1424 false));
1425 }
1426 }
1427 }
1428
1429 if (ForceLRSpill) {
Jakob Stoklund Olesenb1f994a2012-10-26 21:43:05 +00001430 MRI.setPhysRegUsed(ARM::LR);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001431 AFI->setLRIsSpilledForFarJump(true);
1432 }
1433}