blob: 30d377aef79586665eaeed8707ddd873e2db52a6 [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsSubtarget.cpp - Mips Subtarget Information --------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
Evan Cheng5b1b44892011-07-01 21:01:15 +000010// This file implements the Mips specific subclass of TargetSubtargetInfo.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
14#include "MipsSubtarget.h"
15#include "Mips.h"
Akira Hatanaka81a424b2012-03-28 00:24:17 +000016#include "MipsRegisterInfo.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000017#include "llvm/Support/TargetRegistry.h"
Evan Cheng94214702011-07-01 20:45:01 +000018
Evan Cheng94214702011-07-01 20:45:01 +000019#define GET_SUBTARGETINFO_TARGET_DESC
Evan Chengebdeeab2011-07-08 01:53:10 +000020#define GET_SUBTARGETINFO_CTOR
Evan Cheng385e9302011-07-01 22:36:09 +000021#include "MipsGenSubtargetInfo.inc"
Evan Cheng94214702011-07-01 20:45:01 +000022
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023using namespace llvm;
24
David Blaikie2d24e2a2011-12-20 02:50:00 +000025void MipsSubtarget::anchor() { }
26
Evan Cheng276365d2011-06-30 01:53:36 +000027MipsSubtarget::MipsSubtarget(const std::string &TT, const std::string &CPU,
Akira Hatanakae7338cd2012-08-22 03:18:13 +000028 const std::string &FS, bool little,
29 Reloc::Model RM) :
Evan Cheng0ddff1b2011-07-07 07:07:08 +000030 MipsGenSubtargetInfo(TT, CPU, FS),
Jia Liubb481f82012-02-28 07:46:26 +000031 MipsArchVersion(Mips32), MipsABI(UnknownABI), IsLittle(little),
Akira Hatanaka0e64f812011-09-21 17:31:45 +000032 IsSingleFloat(false), IsFP64bit(false), IsGP64bit(false), HasVFPU(false),
Akira Hatanaka64ed8e92012-12-07 03:04:05 +000033 IsLinux(true), HasSEInReg(false), HasCondMov(false), HasSwap(false),
34 HasBitCount(false), HasFPIdx(false),
Akira Hatanaka0301bc52012-11-15 21:17:13 +000035 InMips16Mode(false), HasDSP(false), HasDSPR2(false), IsAndroid(false)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036{
Evan Cheng276365d2011-06-30 01:53:36 +000037 std::string CPUName = CPU;
38 if (CPUName.empty())
Akira Hatanakaed2a7d22011-11-29 23:08:41 +000039 CPUName = "mips32";
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000040
41 // Parse features string.
Evan Cheng0ddff1b2011-07-07 07:07:08 +000042 ParseSubtargetFeatures(CPUName, FS);
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000043
Evan Cheng94214702011-07-01 20:45:01 +000044 // Initialize scheduling itinerary for the specified CPU.
45 InstrItins = getInstrItineraryForCPU(CPUName);
46
Akira Hatanaka8c1b4bf2011-09-21 02:45:29 +000047 // Set MipsABI if it hasn't been set yet.
48 if (MipsABI == UnknownABI)
Jia Liubb481f82012-02-28 07:46:26 +000049 MipsABI = hasMips64() ? N64 : O32;
Akira Hatanaka8c1b4bf2011-09-21 02:45:29 +000050
51 // Check if Architecture and ABI are compatible.
52 assert(((!hasMips64() && (isABI_O32() || isABI_EABI())) ||
53 (hasMips64() && (isABI_N32() || isABI_N64()))) &&
54 "Invalid Arch & ABI pair.");
55
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000056 // Is the target system Linux ?
57 if (TT.find("linux") == std::string::npos)
58 IsLinux = false;
Akira Hatanakae7338cd2012-08-22 03:18:13 +000059
60 // Set UseSmallSection.
61 UseSmallSection = !IsLinux && (RM == Reloc::Static);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000062}
Akira Hatanaka81a424b2012-03-28 00:24:17 +000063
64bool
65MipsSubtarget::enablePostRAScheduler(CodeGenOpt::Level OptLevel,
Akira Hatanaka864f6602012-06-14 21:10:56 +000066 TargetSubtargetInfo::AntiDepBreakMode &Mode,
67 RegClassVector &CriticalPathRCs) const {
Akira Hatanaka24d86e02012-05-15 03:14:52 +000068 Mode = TargetSubtargetInfo::ANTIDEP_NONE;
Akira Hatanaka81a424b2012-03-28 00:24:17 +000069 CriticalPathRCs.clear();
70 CriticalPathRCs.push_back(hasMips64() ?
71 &Mips::CPU64RegsRegClass : &Mips::CPURegsRegClass);
Akira Hatanaka5ca6b022012-03-28 00:52:23 +000072 return OptLevel >= CodeGenOpt::Aggressive;
Akira Hatanaka81a424b2012-03-28 00:24:17 +000073}