blob: f9e86eb36e04e58fff7ce0f678436ef23dcc0e59 [file] [log] [blame]
Evan Cheng48575f62010-12-05 22:04:16 +00001//===-- MLxExpansionPass.cpp - Expand MLx instrs to avoid hazards ----------=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Expand VFP / NEON floating point MLA / MLS instructions (each to a pair of
11// multiple and add / sub instructions) when special VMLx hazards are detected.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mlx-expansion"
16#include "ARM.h"
17#include "ARMBaseInstrInfo.h"
18#include "llvm/CodeGen/MachineInstr.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
22#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng48575f62010-12-05 22:04:16 +000023#include "llvm/ADT/Statistic.h"
24#include "llvm/Support/CommandLine.h"
25#include "llvm/Support/Debug.h"
26#include "llvm/Support/raw_ostream.h"
27using namespace llvm;
28
29static cl::opt<bool>
30ForceExapnd("expand-all-fp-mlx", cl::init(false), cl::Hidden);
31static cl::opt<unsigned>
32ExpandLimit("expand-limit", cl::init(~0U), cl::Hidden);
33
34STATISTIC(NumExpand, "Number of fp MLA / MLS instructions expanded");
35
36namespace {
37 struct MLxExpansion : public MachineFunctionPass {
38 static char ID;
39 MLxExpansion() : MachineFunctionPass(ID) {}
40
41 virtual bool runOnMachineFunction(MachineFunction &Fn);
42
43 virtual const char *getPassName() const {
44 return "ARM MLA / MLS expansion pass";
45 }
46
47 private:
48 const ARMBaseInstrInfo *TII;
49 const TargetRegisterInfo *TRI;
50 MachineRegisterInfo *MRI;
51
Evan Cheng48575f62010-12-05 22:04:16 +000052 unsigned MIIdx;
53 MachineInstr* LastMIs[4];
54
55 void clearStack();
56 void pushStack(MachineInstr *MI);
57 MachineInstr *getAccDefMI(MachineInstr *MI) const;
58 unsigned getDefReg(MachineInstr *MI) const;
59 bool hasRAWHazard(unsigned Reg, MachineInstr *MI) const;
60 bool FindMLxHazard(MachineInstr *MI) const;
61 void ExpandFPMLxInstruction(MachineBasicBlock &MBB, MachineInstr *MI,
62 unsigned MulOpc, unsigned AddSubOpc,
63 bool NegAcc, bool HasLane);
64 bool ExpandFPMLxInstructions(MachineBasicBlock &MBB);
65 };
66 char MLxExpansion::ID = 0;
67}
68
69void MLxExpansion::clearStack() {
70 std::fill(LastMIs, LastMIs + 4, (MachineInstr*)0);
71 MIIdx = 0;
72}
73
74void MLxExpansion::pushStack(MachineInstr *MI) {
75 LastMIs[MIIdx] = MI;
76 if (++MIIdx == 4)
77 MIIdx = 0;
78}
79
80MachineInstr *MLxExpansion::getAccDefMI(MachineInstr *MI) const {
81 // Look past COPY and INSERT_SUBREG instructions to find the
82 // real definition MI. This is important for _sfp instructions.
83 unsigned Reg = MI->getOperand(1).getReg();
84 if (TargetRegisterInfo::isPhysicalRegister(Reg))
85 return 0;
86
87 MachineBasicBlock *MBB = MI->getParent();
88 MachineInstr *DefMI = MRI->getVRegDef(Reg);
89 while (true) {
90 if (DefMI->getParent() != MBB)
91 break;
92 if (DefMI->isCopyLike()) {
93 Reg = DefMI->getOperand(1).getReg();
94 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
95 DefMI = MRI->getVRegDef(Reg);
96 continue;
97 }
98 } else if (DefMI->isInsertSubreg()) {
99 Reg = DefMI->getOperand(2).getReg();
100 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
101 DefMI = MRI->getVRegDef(Reg);
102 continue;
103 }
104 }
105 break;
106 }
107 return DefMI;
108}
109
110unsigned MLxExpansion::getDefReg(MachineInstr *MI) const {
111 unsigned Reg = MI->getOperand(0).getReg();
112 if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
113 !MRI->hasOneNonDBGUse(Reg))
114 return Reg;
115
116 MachineBasicBlock *MBB = MI->getParent();
117 MachineInstr *UseMI = &*MRI->use_nodbg_begin(Reg);
118 if (UseMI->getParent() != MBB)
119 return Reg;
120
121 while (UseMI->isCopy() || UseMI->isInsertSubreg()) {
122 Reg = UseMI->getOperand(0).getReg();
123 if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
124 !MRI->hasOneNonDBGUse(Reg))
125 return Reg;
126 UseMI = &*MRI->use_nodbg_begin(Reg);
127 if (UseMI->getParent() != MBB)
128 return Reg;
129 }
130
131 return Reg;
132}
133
134bool MLxExpansion::hasRAWHazard(unsigned Reg, MachineInstr *MI) const {
135 const TargetInstrDesc &TID = MI->getDesc();
136 // FIXME: Detect integer instructions properly.
137 unsigned Domain = TID.TSFlags & ARMII::DomainMask;
138 if (Domain == ARMII::DomainVFP) {
139 unsigned Opcode = TID.getOpcode();
140 if (Opcode == ARM::VSTRS || Opcode == ARM::VSTRD ||
141 Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD)
142 return false;
143 } else if (Domain == ARMII::DomainNEON) {
144 if (TID.mayStore() || TID.mayLoad())
145 return false;
146 } else {
147 return false;
148 }
149
150 return MI->readsRegister(Reg, TRI);
151 return false;
152}
153
154
155bool MLxExpansion::FindMLxHazard(MachineInstr *MI) const {
156 if (NumExpand >= ExpandLimit)
157 return false;
158
159 if (ForceExapnd)
160 return true;
161
162 MachineInstr *DefMI = getAccDefMI(MI);
163 if (TII->isFpMLxInstruction(DefMI->getOpcode()))
164 // r0 = vmla
165 // r3 = vmla r0, r1, r2
166 // takes 16 - 17 cycles
167 //
168 // r0 = vmla
169 // r4 = vmul r1, r2
170 // r3 = vadd r0, r4
171 // takes about 14 - 15 cycles even with vmul stalling for 4 cycles.
172 return true;
173
174 // If a VMLA.F is followed by an VADD.F or VMUL.F with no RAW hazard, the
175 // VADD.F or VMUL.F will stall 4 cycles before issue. The 4 cycle stall
176 // preserves the in-order retirement of the instructions.
177 // Look at the next few instructions, if *most* of them can cause hazards,
178 // then the scheduler can't *fix* this, we'd better break up the VMLA.
179 for (unsigned i = 1; i <= 4; ++i) {
180 int Idx = ((int)MIIdx - i + 4) % 4;
181 MachineInstr *NextMI = LastMIs[Idx];
182 if (!NextMI)
183 continue;
184
185 if (TII->canCauseFpMLxStall(NextMI->getOpcode()))
Evan Chengf79ed102010-12-05 23:03:35 +0000186 return true;
Evan Cheng48575f62010-12-05 22:04:16 +0000187
188 // Look for VMLx RAW hazard.
189 if (hasRAWHazard(getDefReg(MI), NextMI))
190 return true;
191 }
192
193 return false;
194}
195
196/// ExpandFPMLxInstructions - Expand a MLA / MLS instruction into a pair
197/// of MUL + ADD / SUB instructions.
198void
199MLxExpansion::ExpandFPMLxInstruction(MachineBasicBlock &MBB, MachineInstr *MI,
200 unsigned MulOpc, unsigned AddSubOpc,
201 bool NegAcc, bool HasLane) {
202 unsigned DstReg = MI->getOperand(0).getReg();
203 bool DstDead = MI->getOperand(0).isDead();
204 unsigned AccReg = MI->getOperand(1).getReg();
205 unsigned Src1Reg = MI->getOperand(2).getReg();
206 unsigned Src2Reg = MI->getOperand(3).getReg();
207 bool Src1Kill = MI->getOperand(2).isKill();
208 bool Src2Kill = MI->getOperand(3).isKill();
209 unsigned LaneImm = HasLane ? MI->getOperand(4).getImm() : 0;
210 unsigned NextOp = HasLane ? 5 : 4;
211 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NextOp).getImm();
212 unsigned PredReg = MI->getOperand(++NextOp).getReg();
213
214 const TargetInstrDesc &TID1 = TII->get(MulOpc);
215 const TargetInstrDesc &TID2 = TII->get(AddSubOpc);
216 unsigned TmpReg = MRI->createVirtualRegister(TID1.getRegClass(0, TRI));
217
218 MachineInstrBuilder MIB = BuildMI(MBB, *MI, MI->getDebugLoc(), TID1, TmpReg)
219 .addReg(Src1Reg, getKillRegState(Src1Kill))
220 .addReg(Src2Reg, getKillRegState(Src2Kill));
221 if (HasLane)
222 MIB.addImm(LaneImm);
223 MIB.addImm(Pred).addReg(PredReg);
224
225 MIB = BuildMI(MBB, *MI, MI->getDebugLoc(), TID2)
226 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstDead));
227
228 if (NegAcc) {
229 bool AccKill = MRI->hasOneNonDBGUse(AccReg);
230 MIB.addReg(TmpReg, getKillRegState(true))
231 .addReg(AccReg, getKillRegState(AccKill));
232 } else {
233 MIB.addReg(AccReg).addReg(TmpReg, getKillRegState(true));
234 }
235 MIB.addImm(Pred).addReg(PredReg);
236
237 DEBUG({
238 dbgs() << "Expanding: " << *MI;
239 dbgs() << " to:\n";
240 MachineBasicBlock::iterator MII = MI;
241 MII = llvm::prior(MII);
242 MachineInstr &MI2 = *MII;
243 MII = llvm::prior(MII);
244 MachineInstr &MI1 = *MII;
245 dbgs() << " " << MI1;
246 dbgs() << " " << MI2;
247 });
248
249 MI->eraseFromParent();
250 ++NumExpand;
251}
252
253bool MLxExpansion::ExpandFPMLxInstructions(MachineBasicBlock &MBB) {
254 bool Changed = false;
255
256 clearStack();
257
258 unsigned Skip = 0;
259 MachineBasicBlock::reverse_iterator MII = MBB.rbegin(), E = MBB.rend();
260 while (MII != E) {
261 MachineInstr *MI = &*MII;
262
263 if (MI->isLabel() || MI->isImplicitDef() || MI->isCopy()) {
264 ++MII;
265 continue;
266 }
267
268 const TargetInstrDesc &TID = MI->getDesc();
269 if (TID.isBarrier()) {
270 clearStack();
271 Skip = 0;
272 ++MII;
273 continue;
274 }
275
276 unsigned Domain = TID.TSFlags & ARMII::DomainMask;
277 if (Domain == ARMII::DomainGeneral) {
278 if (++Skip == 2)
279 // Assume dual issues of non-VFP / NEON instructions.
280 pushStack(0);
281 } else {
282 Skip = 0;
283
284 unsigned MulOpc, AddSubOpc;
285 bool NegAcc, HasLane;
286 if (!TII->isFpMLxInstruction(TID.getOpcode(),
287 MulOpc, AddSubOpc, NegAcc, HasLane) ||
288 !FindMLxHazard(MI))
289 pushStack(MI);
290 else {
291 ExpandFPMLxInstruction(MBB, MI, MulOpc, AddSubOpc, NegAcc, HasLane);
292 E = MBB.rend(); // May have changed if MI was the 1st instruction.
293 Changed = true;
294 continue;
295 }
296 }
297
298 ++MII;
299 }
300
301 return Changed;
302}
303
304bool MLxExpansion::runOnMachineFunction(MachineFunction &Fn) {
305 TII = static_cast<const ARMBaseInstrInfo*>(Fn.getTarget().getInstrInfo());
306 TRI = Fn.getTarget().getRegisterInfo();
307 MRI = &Fn.getRegInfo();
308
309 bool Modified = false;
310 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
311 ++MFI) {
312 MachineBasicBlock &MBB = *MFI;
313 Modified |= ExpandFPMLxInstructions(MBB);
314 }
315
316 return Modified;
317}
318
319FunctionPass *llvm::createMLxExpansionPass() {
320 return new MLxExpansion();
321}