blob: 7ae2e4461a8e57aaa619a888b34bf3ef47272334 [file] [log] [blame]
Evan Cheng48575f62010-12-05 22:04:16 +00001//===-- MLxExpansionPass.cpp - Expand MLx instrs to avoid hazards ----------=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Expand VFP / NEON floating point MLA / MLS instructions (each to a pair of
11// multiple and add / sub instructions) when special VMLx hazards are detected.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mlx-expansion"
16#include "ARM.h"
17#include "ARMBaseInstrInfo.h"
18#include "llvm/CodeGen/MachineInstr.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
22#include "llvm/Target/TargetRegisterInfo.h"
23#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/SmallSet.h"
25#include "llvm/ADT/Statistic.h"
26#include "llvm/Support/CommandLine.h"
27#include "llvm/Support/Debug.h"
28#include "llvm/Support/raw_ostream.h"
29using namespace llvm;
30
31static cl::opt<bool>
32ForceExapnd("expand-all-fp-mlx", cl::init(false), cl::Hidden);
33static cl::opt<unsigned>
34ExpandLimit("expand-limit", cl::init(~0U), cl::Hidden);
35
36STATISTIC(NumExpand, "Number of fp MLA / MLS instructions expanded");
37
38namespace {
39 struct MLxExpansion : public MachineFunctionPass {
40 static char ID;
41 MLxExpansion() : MachineFunctionPass(ID) {}
42
43 virtual bool runOnMachineFunction(MachineFunction &Fn);
44
45 virtual const char *getPassName() const {
46 return "ARM MLA / MLS expansion pass";
47 }
48
49 private:
50 const ARMBaseInstrInfo *TII;
51 const TargetRegisterInfo *TRI;
52 MachineRegisterInfo *MRI;
53
Evan Cheng48575f62010-12-05 22:04:16 +000054 unsigned MIIdx;
55 MachineInstr* LastMIs[4];
56
57 void clearStack();
58 void pushStack(MachineInstr *MI);
59 MachineInstr *getAccDefMI(MachineInstr *MI) const;
60 unsigned getDefReg(MachineInstr *MI) const;
61 bool hasRAWHazard(unsigned Reg, MachineInstr *MI) const;
62 bool FindMLxHazard(MachineInstr *MI) const;
63 void ExpandFPMLxInstruction(MachineBasicBlock &MBB, MachineInstr *MI,
64 unsigned MulOpc, unsigned AddSubOpc,
65 bool NegAcc, bool HasLane);
66 bool ExpandFPMLxInstructions(MachineBasicBlock &MBB);
67 };
68 char MLxExpansion::ID = 0;
69}
70
71void MLxExpansion::clearStack() {
72 std::fill(LastMIs, LastMIs + 4, (MachineInstr*)0);
73 MIIdx = 0;
74}
75
76void MLxExpansion::pushStack(MachineInstr *MI) {
77 LastMIs[MIIdx] = MI;
78 if (++MIIdx == 4)
79 MIIdx = 0;
80}
81
82MachineInstr *MLxExpansion::getAccDefMI(MachineInstr *MI) const {
83 // Look past COPY and INSERT_SUBREG instructions to find the
84 // real definition MI. This is important for _sfp instructions.
85 unsigned Reg = MI->getOperand(1).getReg();
86 if (TargetRegisterInfo::isPhysicalRegister(Reg))
87 return 0;
88
89 MachineBasicBlock *MBB = MI->getParent();
90 MachineInstr *DefMI = MRI->getVRegDef(Reg);
91 while (true) {
92 if (DefMI->getParent() != MBB)
93 break;
94 if (DefMI->isCopyLike()) {
95 Reg = DefMI->getOperand(1).getReg();
96 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
97 DefMI = MRI->getVRegDef(Reg);
98 continue;
99 }
100 } else if (DefMI->isInsertSubreg()) {
101 Reg = DefMI->getOperand(2).getReg();
102 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
103 DefMI = MRI->getVRegDef(Reg);
104 continue;
105 }
106 }
107 break;
108 }
109 return DefMI;
110}
111
112unsigned MLxExpansion::getDefReg(MachineInstr *MI) const {
113 unsigned Reg = MI->getOperand(0).getReg();
114 if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
115 !MRI->hasOneNonDBGUse(Reg))
116 return Reg;
117
118 MachineBasicBlock *MBB = MI->getParent();
119 MachineInstr *UseMI = &*MRI->use_nodbg_begin(Reg);
120 if (UseMI->getParent() != MBB)
121 return Reg;
122
123 while (UseMI->isCopy() || UseMI->isInsertSubreg()) {
124 Reg = UseMI->getOperand(0).getReg();
125 if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
126 !MRI->hasOneNonDBGUse(Reg))
127 return Reg;
128 UseMI = &*MRI->use_nodbg_begin(Reg);
129 if (UseMI->getParent() != MBB)
130 return Reg;
131 }
132
133 return Reg;
134}
135
136bool MLxExpansion::hasRAWHazard(unsigned Reg, MachineInstr *MI) const {
137 const TargetInstrDesc &TID = MI->getDesc();
138 // FIXME: Detect integer instructions properly.
139 unsigned Domain = TID.TSFlags & ARMII::DomainMask;
140 if (Domain == ARMII::DomainVFP) {
141 unsigned Opcode = TID.getOpcode();
142 if (Opcode == ARM::VSTRS || Opcode == ARM::VSTRD ||
143 Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD)
144 return false;
145 } else if (Domain == ARMII::DomainNEON) {
146 if (TID.mayStore() || TID.mayLoad())
147 return false;
148 } else {
149 return false;
150 }
151
152 return MI->readsRegister(Reg, TRI);
153 return false;
154}
155
156
157bool MLxExpansion::FindMLxHazard(MachineInstr *MI) const {
158 if (NumExpand >= ExpandLimit)
159 return false;
160
161 if (ForceExapnd)
162 return true;
163
164 MachineInstr *DefMI = getAccDefMI(MI);
165 if (TII->isFpMLxInstruction(DefMI->getOpcode()))
166 // r0 = vmla
167 // r3 = vmla r0, r1, r2
168 // takes 16 - 17 cycles
169 //
170 // r0 = vmla
171 // r4 = vmul r1, r2
172 // r3 = vadd r0, r4
173 // takes about 14 - 15 cycles even with vmul stalling for 4 cycles.
174 return true;
175
176 // If a VMLA.F is followed by an VADD.F or VMUL.F with no RAW hazard, the
177 // VADD.F or VMUL.F will stall 4 cycles before issue. The 4 cycle stall
178 // preserves the in-order retirement of the instructions.
179 // Look at the next few instructions, if *most* of them can cause hazards,
180 // then the scheduler can't *fix* this, we'd better break up the VMLA.
181 for (unsigned i = 1; i <= 4; ++i) {
182 int Idx = ((int)MIIdx - i + 4) % 4;
183 MachineInstr *NextMI = LastMIs[Idx];
184 if (!NextMI)
185 continue;
186
187 if (TII->canCauseFpMLxStall(NextMI->getOpcode()))
Evan Chengf79ed102010-12-05 23:03:35 +0000188 return true;
Evan Cheng48575f62010-12-05 22:04:16 +0000189
190 // Look for VMLx RAW hazard.
191 if (hasRAWHazard(getDefReg(MI), NextMI))
192 return true;
193 }
194
195 return false;
196}
197
198/// ExpandFPMLxInstructions - Expand a MLA / MLS instruction into a pair
199/// of MUL + ADD / SUB instructions.
200void
201MLxExpansion::ExpandFPMLxInstruction(MachineBasicBlock &MBB, MachineInstr *MI,
202 unsigned MulOpc, unsigned AddSubOpc,
203 bool NegAcc, bool HasLane) {
204 unsigned DstReg = MI->getOperand(0).getReg();
205 bool DstDead = MI->getOperand(0).isDead();
206 unsigned AccReg = MI->getOperand(1).getReg();
207 unsigned Src1Reg = MI->getOperand(2).getReg();
208 unsigned Src2Reg = MI->getOperand(3).getReg();
209 bool Src1Kill = MI->getOperand(2).isKill();
210 bool Src2Kill = MI->getOperand(3).isKill();
211 unsigned LaneImm = HasLane ? MI->getOperand(4).getImm() : 0;
212 unsigned NextOp = HasLane ? 5 : 4;
213 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NextOp).getImm();
214 unsigned PredReg = MI->getOperand(++NextOp).getReg();
215
216 const TargetInstrDesc &TID1 = TII->get(MulOpc);
217 const TargetInstrDesc &TID2 = TII->get(AddSubOpc);
218 unsigned TmpReg = MRI->createVirtualRegister(TID1.getRegClass(0, TRI));
219
220 MachineInstrBuilder MIB = BuildMI(MBB, *MI, MI->getDebugLoc(), TID1, TmpReg)
221 .addReg(Src1Reg, getKillRegState(Src1Kill))
222 .addReg(Src2Reg, getKillRegState(Src2Kill));
223 if (HasLane)
224 MIB.addImm(LaneImm);
225 MIB.addImm(Pred).addReg(PredReg);
226
227 MIB = BuildMI(MBB, *MI, MI->getDebugLoc(), TID2)
228 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstDead));
229
230 if (NegAcc) {
231 bool AccKill = MRI->hasOneNonDBGUse(AccReg);
232 MIB.addReg(TmpReg, getKillRegState(true))
233 .addReg(AccReg, getKillRegState(AccKill));
234 } else {
235 MIB.addReg(AccReg).addReg(TmpReg, getKillRegState(true));
236 }
237 MIB.addImm(Pred).addReg(PredReg);
238
239 DEBUG({
240 dbgs() << "Expanding: " << *MI;
241 dbgs() << " to:\n";
242 MachineBasicBlock::iterator MII = MI;
243 MII = llvm::prior(MII);
244 MachineInstr &MI2 = *MII;
245 MII = llvm::prior(MII);
246 MachineInstr &MI1 = *MII;
247 dbgs() << " " << MI1;
248 dbgs() << " " << MI2;
249 });
250
251 MI->eraseFromParent();
252 ++NumExpand;
253}
254
255bool MLxExpansion::ExpandFPMLxInstructions(MachineBasicBlock &MBB) {
256 bool Changed = false;
257
258 clearStack();
259
260 unsigned Skip = 0;
261 MachineBasicBlock::reverse_iterator MII = MBB.rbegin(), E = MBB.rend();
262 while (MII != E) {
263 MachineInstr *MI = &*MII;
264
265 if (MI->isLabel() || MI->isImplicitDef() || MI->isCopy()) {
266 ++MII;
267 continue;
268 }
269
270 const TargetInstrDesc &TID = MI->getDesc();
271 if (TID.isBarrier()) {
272 clearStack();
273 Skip = 0;
274 ++MII;
275 continue;
276 }
277
278 unsigned Domain = TID.TSFlags & ARMII::DomainMask;
279 if (Domain == ARMII::DomainGeneral) {
280 if (++Skip == 2)
281 // Assume dual issues of non-VFP / NEON instructions.
282 pushStack(0);
283 } else {
284 Skip = 0;
285
286 unsigned MulOpc, AddSubOpc;
287 bool NegAcc, HasLane;
288 if (!TII->isFpMLxInstruction(TID.getOpcode(),
289 MulOpc, AddSubOpc, NegAcc, HasLane) ||
290 !FindMLxHazard(MI))
291 pushStack(MI);
292 else {
293 ExpandFPMLxInstruction(MBB, MI, MulOpc, AddSubOpc, NegAcc, HasLane);
294 E = MBB.rend(); // May have changed if MI was the 1st instruction.
295 Changed = true;
296 continue;
297 }
298 }
299
300 ++MII;
301 }
302
303 return Changed;
304}
305
306bool MLxExpansion::runOnMachineFunction(MachineFunction &Fn) {
307 TII = static_cast<const ARMBaseInstrInfo*>(Fn.getTarget().getInstrInfo());
308 TRI = Fn.getTarget().getRegisterInfo();
309 MRI = &Fn.getRegInfo();
310
311 bool Modified = false;
312 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
313 ++MFI) {
314 MachineBasicBlock &MBB = *MFI;
315 Modified |= ExpandFPMLxInstructions(MBB);
316 }
317
318 return Modified;
319}
320
321FunctionPass *llvm::createMLxExpansionPass() {
322 return new MLxExpansion();
323}