blob: 531713e47fbceb17bff4f8cf7827daae95a30e7f [file] [log] [blame]
Christopher Lambbab24742007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "lowersubregs"
11#include "llvm/CodeGen/Passes.h"
12#include "llvm/Function.h"
13#include "llvm/CodeGen/MachineFunctionPass.h"
14#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000015#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000016#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000017#include "llvm/Target/TargetInstrInfo.h"
18#include "llvm/Target/TargetMachine.h"
19#include "llvm/Support/Debug.h"
20#include "llvm/Support/Compiler.h"
21using namespace llvm;
22
23namespace {
24 struct VISIBILITY_HIDDEN LowerSubregsInstructionPass
25 : public MachineFunctionPass {
26 static char ID; // Pass identification, replacement for typeid
27 LowerSubregsInstructionPass() : MachineFunctionPass((intptr_t)&ID) {}
28
29 const char *getPassName() const {
30 return "Subregister lowering instruction pass";
31 }
32
33 /// runOnMachineFunction - pass entry point
34 bool runOnMachineFunction(MachineFunction&);
Christopher Lamb98363222007-08-06 16:33:56 +000035
36 bool LowerExtract(MachineInstr *MI);
37 bool LowerInsert(MachineInstr *MI);
Christopher Lambbab24742007-07-26 08:18:32 +000038 };
39
40 char LowerSubregsInstructionPass::ID = 0;
41}
42
43FunctionPass *llvm::createLowerSubregsPass() {
44 return new LowerSubregsInstructionPass();
45}
46
Christopher Lamb98363222007-08-06 16:33:56 +000047bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
48 MachineBasicBlock *MBB = MI->getParent();
49 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +000050 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +000051 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Christopher Lamb98363222007-08-06 16:33:56 +000052
53 assert(MI->getOperand(0).isRegister() && MI->getOperand(0).isDef() &&
54 MI->getOperand(1).isRegister() && MI->getOperand(1).isUse() &&
Dan Gohman92dfe202007-09-14 20:33:02 +000055 MI->getOperand(2).isImmediate() && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +000056
57 unsigned SuperReg = MI->getOperand(1).getReg();
58 unsigned SubIdx = MI->getOperand(2).getImm();
59
Dan Gohman6f0d0242008-02-10 18:45:23 +000060 assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +000061 "Extract supperg source must be a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +000062 unsigned SrcReg = TRI.getSubReg(SuperReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +000063 unsigned DstReg = MI->getOperand(0).getReg();
64
65 DOUT << "subreg: CONVERTING: " << *MI;
66
67 if (SrcReg != DstReg) {
68 const TargetRegisterClass *TRC = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +000069 if (TargetRegisterInfo::isPhysicalRegister(DstReg)) {
Evan Chengea237812008-03-11 07:55:13 +000070 TRC = TRI.getPhysicalRegisterRegClass(DstReg);
Christopher Lamb98363222007-08-06 16:33:56 +000071 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +000072 TRC = MF.getRegInfo().getRegClass(DstReg);
Christopher Lamb98363222007-08-06 16:33:56 +000073 }
Evan Chengea237812008-03-11 07:55:13 +000074 assert(TRC == TRI.getPhysicalRegisterRegClass(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +000075 "Extract subreg and Dst must be of same register class");
76
Owen Andersond10fd972007-12-31 06:32:00 +000077 TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC, TRC);
Christopher Lamb98363222007-08-06 16:33:56 +000078 MachineBasicBlock::iterator dMI = MI;
79 DOUT << "subreg: " << *(--dMI);
80 }
81
82 DOUT << "\n";
Christopher Lamb8b165732007-08-10 21:11:55 +000083 MBB->remove(MI);
Christopher Lamb98363222007-08-06 16:33:56 +000084 return true;
85}
86
87
88bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
89 MachineBasicBlock *MBB = MI->getParent();
90 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +000091 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +000092 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Christopher Lamb1fab4a62008-03-11 10:09:17 +000093 assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) &&
94 ((MI->getOperand(1).isRegister() && MI->getOperand(1).isUse()) ||
95 MI->getOperand(1).isImmediate()) &&
96 (MI->getOperand(2).isRegister() && MI->getOperand(2).isUse()) &&
97 MI->getOperand(3).isImmediate() && "Invalid insert_subreg");
98
99 unsigned DstReg = MI->getOperand(0).getReg();
Christopher Lamb98363222007-08-06 16:33:56 +0000100 unsigned SrcReg = 0;
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000101 // Check if we're inserting into an implicit value.
102 if (MI->getOperand(1).isImmediate())
Christopher Lamb98363222007-08-06 16:33:56 +0000103 SrcReg = DstReg;
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000104 else
Christopher Lamb98363222007-08-06 16:33:56 +0000105 SrcReg = MI->getOperand(1).getReg();
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000106 unsigned InsReg = MI->getOperand(2).getReg();
107 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lamb98363222007-08-06 16:33:56 +0000108
109 assert(SubIdx != 0 && "Invalid index for extract_subreg");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000110 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +0000111
Dan Gohman6f0d0242008-02-10 18:45:23 +0000112 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000113 "Insert superreg source must be in a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000114 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000115 "Insert destination must be in a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000116 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000117 "Inserted value must be in a physical register");
118
119 DOUT << "subreg: CONVERTING: " << *MI;
120
121 // If the inserted register is already allocated into a subregister
122 // of the destination, we copy the subreg into the source
123 // However, this is only safe if the insert instruction is the kill
124 // of the source register
Dan Gohman6f0d0242008-02-10 18:45:23 +0000125 bool revCopyOrder = TRI.isSubRegister(DstReg, InsReg);
Christopher Lamb8b165732007-08-10 21:11:55 +0000126 if (revCopyOrder && InsReg != DstSubReg) {
Christopher Lamb98363222007-08-06 16:33:56 +0000127 if (MI->getOperand(1).isKill()) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000128 DstSubReg = TRI.getSubReg(SrcReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +0000129 // Insert sub-register copy
130 const TargetRegisterClass *TRC1 = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000131 if (TargetRegisterInfo::isPhysicalRegister(InsReg)) {
Evan Chengea237812008-03-11 07:55:13 +0000132 TRC1 = TRI.getPhysicalRegisterRegClass(InsReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000133 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000134 TRC1 = MF.getRegInfo().getRegClass(InsReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000135 }
Owen Andersond10fd972007-12-31 06:32:00 +0000136 TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC1, TRC1);
Christopher Lamb8b165732007-08-10 21:11:55 +0000137
138#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +0000139 MachineBasicBlock::iterator dMI = MI;
140 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000141#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000142 } else {
143 assert(0 && "Don't know how to convert this insert");
144 }
145 }
Christopher Lamb8b165732007-08-10 21:11:55 +0000146#ifndef NDEBUG
147 if (InsReg == DstSubReg) {
148 DOUT << "subreg: Eliminated subreg copy\n";
149 }
150#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000151
152 if (SrcReg != DstReg) {
153 // Insert super-register copy
154 const TargetRegisterClass *TRC0 = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000155 if (TargetRegisterInfo::isPhysicalRegister(DstReg)) {
Evan Chengea237812008-03-11 07:55:13 +0000156 TRC0 = TRI.getPhysicalRegisterRegClass(DstReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000157 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000158 TRC0 = MF.getRegInfo().getRegClass(DstReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000159 }
Evan Chengea237812008-03-11 07:55:13 +0000160 assert(TRC0 == TRI.getPhysicalRegisterRegClass(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000161 "Insert superreg and Dst must be of same register class");
162
Owen Andersond10fd972007-12-31 06:32:00 +0000163 TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC0, TRC0);
Christopher Lamb8b165732007-08-10 21:11:55 +0000164
165#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +0000166 MachineBasicBlock::iterator dMI = MI;
167 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000168#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000169 }
Christopher Lamb8b165732007-08-10 21:11:55 +0000170
171#ifndef NDEBUG
172 if (SrcReg == DstReg) {
173 DOUT << "subreg: Eliminated superreg copy\n";
174 }
175#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000176
177 if (!revCopyOrder && InsReg != DstSubReg) {
178 // Insert sub-register copy
179 const TargetRegisterClass *TRC1 = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000180 if (TargetRegisterInfo::isPhysicalRegister(InsReg)) {
Evan Chengea237812008-03-11 07:55:13 +0000181 TRC1 = TRI.getPhysicalRegisterRegClass(InsReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000182 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000183 TRC1 = MF.getRegInfo().getRegClass(InsReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000184 }
Owen Andersond10fd972007-12-31 06:32:00 +0000185 TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC1, TRC1);
Christopher Lamb8b165732007-08-10 21:11:55 +0000186
187#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +0000188 MachineBasicBlock::iterator dMI = MI;
189 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000190#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000191 }
192
193 DOUT << "\n";
Christopher Lamb8b165732007-08-10 21:11:55 +0000194 MBB->remove(MI);
Christopher Lamb98363222007-08-06 16:33:56 +0000195 return true;
196}
Christopher Lambbab24742007-07-26 08:18:32 +0000197
198/// runOnMachineFunction - Reduce subregister inserts and extracts to register
199/// copies.
200///
201bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
202 DOUT << "Machine Function\n";
Christopher Lambbab24742007-07-26 08:18:32 +0000203
204 bool MadeChange = false;
205
206 DOUT << "********** LOWERING SUBREG INSTRS **********\n";
207 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
208
209 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
210 mbbi != mbbe; ++mbbi) {
211 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000212 mi != me;) {
213 MachineInstr *MI = mi++;
214
215 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
216 MadeChange |= LowerExtract(MI);
217 } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
218 MadeChange |= LowerInsert(MI);
Christopher Lambbab24742007-07-26 08:18:32 +0000219 }
220 }
221 }
222
223 return MadeChange;
224}