blob: 5fa725724acd9de532841d75fda291966aa018eb [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- LiveIntervals.cpp - Live Interval Analysis ------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Alkis Evlogimenos98e17cf2004-02-23 01:01:21 +000019#include "LiveIntervals.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000021#include "llvm/Analysis/LoopInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
25#include "llvm/CodeGen/Passes.h"
26#include "llvm/CodeGen/SSARegMap.h"
27#include "llvm/Target/MRegisterInfo.h"
28#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenose88280a2004-01-22 23:08:45 +000030#include "Support/CommandLine.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000031#include "Support/Debug.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000032#include "Support/Statistic.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000033#include "Support/STLExtras.h"
Alkis Evlogimenos5f375022004-03-01 20:05:10 +000034#include "VirtRegMap.h"
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +000035#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000036#include <iostream>
37
38using namespace llvm;
39
40namespace {
41 RegisterAnalysis<LiveIntervals> X("liveintervals",
42 "Live Interval Analysis");
43
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000044 Statistic<> numIntervals
45 ("liveintervals", "Number of original intervals");
46
47 Statistic<> numIntervalsAfter
48 ("liveintervals", "Number of intervals after coalescing");
49
50 Statistic<> numJoins
51 ("liveintervals", "Number of interval joins performed");
52
53 Statistic<> numPeep
54 ("liveintervals", "Number of identity moves eliminated after coalescing");
55
56 Statistic<> numFolded
Alkis Evlogimenosd6f6d1a2004-02-21 18:07:33 +000057 ("liveintervals", "Number of loads/stores folded into instructions");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000058
Alkis Evlogimenose88280a2004-01-22 23:08:45 +000059 cl::opt<bool>
Chris Lattnere1b95362004-07-17 21:51:25 +000060 EnableJoining("join-liveintervals",
61 cl::desc("Join compatible live intervals"),
62 cl::init(true));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000063};
64
65void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const
66{
Alkis Evlogimenosf6f91bf2003-12-15 04:55:38 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000068 AU.addRequired<LiveVariables>();
Alkis Evlogimenosf6f91bf2003-12-15 04:55:38 +000069 AU.addPreservedID(PHIEliminationID);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000070 AU.addRequiredID(PHIEliminationID);
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000071 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000072 AU.addRequired<LoopInfo>();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000073 MachineFunctionPass::getAnalysisUsage(AU);
74}
75
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000076void LiveIntervals::releaseMemory()
77{
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000078 mi2iMap_.clear();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000079 i2miMap_.clear();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000080 r2iMap_.clear();
81 r2rMap_.clear();
82 intervals_.clear();
83}
84
85
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000086/// runOnMachineFunction - Register allocate the whole function
87///
88bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000089 mf_ = &fn;
90 tm_ = &fn.getTarget();
91 mri_ = tm_->getRegisterInfo();
92 lv_ = &getAnalysis<LiveVariables>();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000093
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000094 // number MachineInstrs
95 unsigned miIndex = 0;
96 for (MachineFunction::iterator mbb = mf_->begin(), mbbEnd = mf_->end();
Chris Lattner6097d132004-07-19 02:15:56 +000097 mbb != mbbEnd; ++mbb)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000098 for (MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end();
99 mi != miEnd; ++mi) {
Chris Lattner6097d132004-07-19 02:15:56 +0000100 bool inserted = mi2iMap_.insert(std::make_pair(mi, miIndex)).second;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000101 assert(inserted && "multiple MachineInstr -> index mappings");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000102 i2miMap_.push_back(mi);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000103 miIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000104 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000105
106 computeIntervals();
107
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000108 numIntervals += intervals_.size();
Alkis Evlogimenos7a40eaa2003-12-24 15:44:53 +0000109
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000110 // join intervals if requested
Chris Lattnere1b95362004-07-17 21:51:25 +0000111 if (EnableJoining) joinIntervals();
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000112
Alkis Evlogimenos007726c2004-02-20 20:53:26 +0000113 numIntervalsAfter += intervals_.size();
114
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000115 // perform a final pass over the instructions and compute spill
116 // weights, coalesce virtual registers and remove identity moves
117 const LoopInfo& loopInfo = getAnalysis<LoopInfo>();
Chris Lattner9bcdcd12004-06-02 05:57:12 +0000118 const TargetInstrInfo& tii = *tm_->getInstrInfo();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000119
120 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
121 mbbi != mbbe; ++mbbi) {
122 MachineBasicBlock* mbb = mbbi;
123 unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock());
124
125 for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end();
126 mii != mie; ) {
Alkis Evlogimenos43b61f72004-04-12 17:39:20 +0000127 // if the move will be an identity move delete it
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000128 unsigned srcReg, dstReg;
Alkis Evlogimenos43b61f72004-04-12 17:39:20 +0000129 if (tii.isMoveInstr(*mii, srcReg, dstReg) &&
130 rep(srcReg) == rep(dstReg)) {
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000131 // remove from def list
Chris Lattner418da552004-06-21 13:10:56 +0000132 LiveInterval& interval = getOrCreateInterval(rep(dstReg));
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000133 // remove index -> MachineInstr and
134 // MachineInstr -> index mappings
135 Mi2IndexMap::iterator mi2i = mi2iMap_.find(mii);
136 if (mi2i != mi2iMap_.end()) {
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000137 i2miMap_[mi2i->second/InstrSlots::NUM] = 0;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000138 mi2iMap_.erase(mi2i);
139 }
140 mii = mbbi->erase(mii);
141 ++numPeep;
142 }
Alkis Evlogimenos43b61f72004-04-12 17:39:20 +0000143 else {
144 for (unsigned i = 0; i < mii->getNumOperands(); ++i) {
145 const MachineOperand& mop = mii->getOperand(i);
146 if (mop.isRegister() && mop.getReg() &&
147 MRegisterInfo::isVirtualRegister(mop.getReg())) {
148 // replace register with representative register
149 unsigned reg = rep(mop.getReg());
150 mii->SetMachineOperandReg(i, reg);
151
152 Reg2IntervalMap::iterator r2iit = r2iMap_.find(reg);
153 assert(r2iit != r2iMap_.end());
154 r2iit->second->weight +=
155 (mop.isUse() + mop.isDef()) * pow(10.0F, loopDepth);
156 }
157 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000158 ++mii;
Alkis Evlogimenos43b61f72004-04-12 17:39:20 +0000159 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000160 }
161 }
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000162
Alkis Evlogimenos69240632004-05-30 07:46:27 +0000163 intervals_.sort();
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000164 DEBUG(std::cerr << "********** INTERVALS **********\n");
Alkis Evlogimenos01e74a22004-02-01 02:18:31 +0000165 DEBUG(std::copy(intervals_.begin(), intervals_.end(),
Chris Lattner418da552004-06-21 13:10:56 +0000166 std::ostream_iterator<LiveInterval>(std::cerr, "\n")));
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000167 DEBUG(std::cerr << "********** MACHINEINSTRS **********\n");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000168 DEBUG(
Alkis Evlogimenos0f338a12004-02-22 05:46:04 +0000169 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
170 mbbi != mbbe; ++mbbi) {
Chris Lattner015959e2004-05-01 21:24:39 +0000171 std::cerr << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos0f338a12004-02-22 05:46:04 +0000172 for (MachineBasicBlock::iterator mii = mbbi->begin(),
173 mie = mbbi->end(); mii != mie; ++mii) {
174 std::cerr << getInstructionIndex(mii) << '\t';
Tanya Lattnerb1407622004-06-25 00:13:11 +0000175 mii->print(std::cerr, tm_);
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000176 }
177 });
178
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000179 return true;
180}
181
Chris Lattner57eb15e2004-07-19 05:15:10 +0000182namespace {
183 /// CompareIntervalStar - This is a simple comparison function for interval
184 /// pointers. It compares based on their starting point.
185 struct CompareIntervalStar {
186 bool operator()(LiveInterval *LHS, LiveInterval* RHS) const {
187 return LHS->start() < RHS->start();
188 }
189 };
190}
191
Chris Lattner418da552004-06-21 13:10:56 +0000192std::vector<LiveInterval*> LiveIntervals::addIntervalsForSpills(
193 const LiveInterval& li,
194 VirtRegMap& vrm,
195 int slot)
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000196{
Chris Lattner418da552004-06-21 13:10:56 +0000197 std::vector<LiveInterval*> added;
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000198
Chris Lattnera19eede2004-05-06 16:25:59 +0000199 assert(li.weight != HUGE_VAL &&
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000200 "attempt to spill already spilled interval!");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000201
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000202 DEBUG(std::cerr << "\t\t\t\tadding intervals for spills for interval: "
203 << li << '\n');
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000204
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000205 const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
206
Chris Lattner418da552004-06-21 13:10:56 +0000207 for (LiveInterval::Ranges::const_iterator
Chris Lattner8640f4e2004-07-19 15:16:53 +0000208 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000209 unsigned index = getBaseIndex(i->first);
210 unsigned end = getBaseIndex(i->second-1) + InstrSlots::NUM;
Chris Lattner8640f4e2004-07-19 15:16:53 +0000211 for (; index != end; index += InstrSlots::NUM) {
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000212 // skip deleted instructions
Chris Lattner8640f4e2004-07-19 15:16:53 +0000213 while (index != end && !getInstructionFromIndex(index))
214 index += InstrSlots::NUM;
215 if (index == end) break;
216
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000217 MachineBasicBlock::iterator mi = getInstructionFromIndex(index);
218
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000219 for_operand:
Chris Lattner57eb15e2004-07-19 05:15:10 +0000220 for (unsigned i = 0; i != mi->getNumOperands(); ++i) {
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000221 MachineOperand& mop = mi->getOperand(i);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000222 if (mop.isRegister() && mop.getReg() == li.reg) {
Alkis Evlogimenos39354c92004-03-14 07:19:51 +0000223 if (MachineInstr* fmi =
224 mri_->foldMemoryOperand(mi, i, slot)) {
225 lv_->instructionChanged(mi, fmi);
226 vrm.virtFolded(li.reg, mi, fmi);
227 mi2iMap_.erase(mi);
228 i2miMap_[index/InstrSlots::NUM] = fmi;
229 mi2iMap_[fmi] = index;
230 MachineBasicBlock& mbb = *mi->getParent();
231 mi = mbb.insert(mbb.erase(mi), fmi);
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000232 ++numFolded;
233 goto for_operand;
234 }
235 else {
236 // This is tricky. We need to add information in
237 // the interval about the spill code so we have to
238 // use our extra load/store slots.
239 //
240 // If we have a use we are going to have a load so
241 // we start the interval from the load slot
242 // onwards. Otherwise we start from the def slot.
243 unsigned start = (mop.isUse() ?
244 getLoadIndex(index) :
245 getDefIndex(index));
246 // If we have a def we are going to have a store
247 // right after it so we end the interval after the
248 // use of the next instruction. Otherwise we end
249 // after the use of this instruction.
250 unsigned end = 1 + (mop.isDef() ?
Chris Lattner8ea13c62004-07-19 05:55:50 +0000251 getStoreIndex(index) :
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000252 getUseIndex(index));
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000253
254 // create a new register for this spill
255 unsigned nReg =
256 mf_->getSSARegMap()->createVirtualRegister(rc);
257 mi->SetMachineOperandReg(i, nReg);
258 vrm.grow();
259 vrm.assignVirt2StackSlot(nReg, slot);
Chris Lattner418da552004-06-21 13:10:56 +0000260 LiveInterval& nI = getOrCreateInterval(nReg);
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000261 assert(nI.empty());
262 // the spill weight is now infinity as it
263 // cannot be spilled again
264 nI.weight = HUGE_VAL;
265 nI.addRange(start, end);
266 added.push_back(&nI);
267 // update live variables
Chris Lattner472405e2004-07-19 06:55:21 +0000268 lv_->addVirtualRegisterKilled(nReg, mi);
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000269 DEBUG(std::cerr << "\t\t\t\tadded new interval: "
270 << nI << '\n');
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000271 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000272 }
273 }
274 }
275 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000276
Chris Lattner57eb15e2004-07-19 05:15:10 +0000277 // FIXME: This method MUST return intervals in sorted order. If a
278 // particular machine instruction both uses and defines the vreg being
279 // spilled (e.g., vr = vr + 1) and if the def is processed before the
280 // use, the list ends up not sorted.
281 //
282 // The proper way to fix this is to process all uses of the vreg before we
283 // process any defs. However, this would require refactoring the above
284 // blob of code, which I'm not feeling up to right now.
285 std::sort(added.begin(), added.end(), CompareIntervalStar());
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000286 return added;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000287}
288
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000289void LiveIntervals::printRegName(unsigned reg) const
290{
Alkis Evlogimenos4f67b862004-02-01 01:27:01 +0000291 if (MRegisterInfo::isPhysicalRegister(reg))
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000292 std::cerr << mri_->getName(reg);
293 else
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000294 std::cerr << "%reg" << reg;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000295}
296
297void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock* mbb,
298 MachineBasicBlock::iterator mi,
Chris Lattner418da552004-06-21 13:10:56 +0000299 LiveInterval& interval)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000300{
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000301 DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg));
302 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000303
Chris Lattner6097d132004-07-19 02:15:56 +0000304 // Virtual registers may be defined multiple times (due to phi
305 // elimination). Much of what we do only has to be done once for the vreg.
306 // We use an empty interval to detect the first time we see a vreg.
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000307 if (interval.empty()) {
Chris Lattner6097d132004-07-19 02:15:56 +0000308
309 // Get the Idx of the defining instructions.
310 unsigned defIndex = getDefIndex(getInstructionIndex(mi));
311
312 // Loop over all of the blocks that the vreg is defined in. There are
313 // two cases we have to handle here. The most common case is a vreg
314 // whose lifetime is contained within a basic block. In this case there
315 // will be a single kill, in MBB, which comes after the definition.
Chris Lattner74de8b12004-07-19 07:04:55 +0000316 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
Chris Lattner6097d132004-07-19 02:15:56 +0000317 // FIXME: what about dead vars?
318 unsigned killIdx;
Chris Lattner74de8b12004-07-19 07:04:55 +0000319 if (vi.Kills[0] != mi)
320 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000321 else
322 killIdx = defIndex+1;
323
324 // If the kill happens after the definition, we have an intra-block
325 // live range.
326 if (killIdx > defIndex) {
327 assert(vi.AliveBlocks.empty() &&
328 "Shouldn't be alive across any blocks!");
329 interval.addRange(defIndex, killIdx);
330 return;
331 }
332 }
333
334 // The other case we handle is when a virtual register lives to the end
335 // of the defining block, potentially live across some blocks, then is
336 // live into some number of blocks, but gets killed. Start by adding a
337 // range that goes from this definition to the end of the defining block.
338 interval.addRange(defIndex,
339 getInstructionIndex(&mbb->back()) + InstrSlots::NUM);
340
341 // Iterate over all of the blocks that the variable is completely
342 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
343 // live interval.
344 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
345 if (vi.AliveBlocks[i]) {
346 MachineBasicBlock* mbb = mf_->getBlockNumbered(i);
347 if (!mbb->empty()) {
348 interval.addRange(
349 getInstructionIndex(&mbb->front()),
350 getInstructionIndex(&mbb->back()) + InstrSlots::NUM);
351 }
352 }
353 }
354
355 // Finally, this virtual register is live from the start of any killing
356 // block to the 'use' slot of the killing instruction.
357 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
Chris Lattner74de8b12004-07-19 07:04:55 +0000358 MachineInstr *Kill = vi.Kills[i];
359 interval.addRange(getInstructionIndex(Kill->getParent()->begin()),
360 getUseIndex(getInstructionIndex(Kill))+1);
Chris Lattner6097d132004-07-19 02:15:56 +0000361 }
362
363 } else {
364 // If this is the second time we see a virtual register definition, it
365 // must be due to phi elimination. In this case, the defined value will
366 // be live until the end of the basic block it is defined in.
367 unsigned defIndex = getDefIndex(getInstructionIndex(mi));
368 interval.addRange(defIndex,
369 getInstructionIndex(&mbb->back()) + InstrSlots::NUM);
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000370 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000371
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000372 DEBUG(std::cerr << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000373}
374
375void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock* mbb,
376 MachineBasicBlock::iterator mi,
Chris Lattner418da552004-06-21 13:10:56 +0000377 LiveInterval& interval)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000378{
Alkis Evlogimenos607baea2004-07-09 11:10:00 +0000379 // A physical register cannot be live across basic block, so its
380 // lifetime must end somewhere in its defining basic block.
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000381 DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000382 typedef LiveVariables::killed_iterator KillIter;
383
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000384 MachineBasicBlock::iterator e = mbb->end();
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000385 unsigned baseIndex = getInstructionIndex(mi);
386 unsigned start = getDefIndex(baseIndex);
387 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000388
Alkis Evlogimenos607baea2004-07-09 11:10:00 +0000389 // If it is not used after definition, it is considered dead at
390 // the instruction defining it. Hence its interval is:
391 // [defSlot(def), defSlot(def)+1)
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000392 for (KillIter ki = lv_->dead_begin(mi), ke = lv_->dead_end(mi);
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000393 ki != ke; ++ki) {
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000394 if (interval.reg == ki->second) {
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000395 DEBUG(std::cerr << " dead");
396 end = getDefIndex(start) + 1;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000397 goto exit;
398 }
399 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000400
Alkis Evlogimenos607baea2004-07-09 11:10:00 +0000401 // If it is not dead on definition, it must be killed by a
402 // subsequent instruction. Hence its interval is:
Alkis Evlogimenos80b27ce2004-07-09 11:25:27 +0000403 // [defSlot(def), useSlot(kill)+1)
Chris Lattner230b4fb2004-07-02 05:52:23 +0000404 do {
405 ++mi;
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000406 baseIndex += InstrSlots::NUM;
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000407 for (KillIter ki = lv_->killed_begin(mi), ke = lv_->killed_end(mi);
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000408 ki != ke; ++ki) {
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000409 if (interval.reg == ki->second) {
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000410 DEBUG(std::cerr << " killed");
411 end = getUseIndex(baseIndex) + 1;
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000412 goto exit;
413 }
414 }
Chris Lattner230b4fb2004-07-02 05:52:23 +0000415 } while (mi != e);
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000416
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000417exit:
Chris Lattner230b4fb2004-07-02 05:52:23 +0000418 assert(start < end && "did not find end of interval?");
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000419 interval.addRange(start, end);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000420 DEBUG(std::cerr << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000421}
422
423void LiveIntervals::handleRegisterDef(MachineBasicBlock* mbb,
424 MachineBasicBlock::iterator mi,
425 unsigned reg)
426{
Alkis Evlogimenos4f67b862004-02-01 01:27:01 +0000427 if (MRegisterInfo::isPhysicalRegister(reg)) {
Alkis Evlogimenos1a119e22004-01-13 22:10:43 +0000428 if (lv_->getAllocatablePhysicalRegisters()[reg]) {
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000429 handlePhysicalRegisterDef(mbb, mi, getOrCreateInterval(reg));
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000430 for (const unsigned* as = mri_->getAliasSet(reg); *as; ++as)
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000431 handlePhysicalRegisterDef(mbb, mi, getOrCreateInterval(*as));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000432 }
433 }
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000434 else
435 handleVirtualRegisterDef(mbb, mi, getOrCreateInterval(reg));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000436}
437
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000438unsigned LiveIntervals::getInstructionIndex(MachineInstr* instr) const
439{
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000440 Mi2IndexMap::const_iterator it = mi2iMap_.find(instr);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000441 return (it == mi2iMap_.end() ?
442 std::numeric_limits<unsigned>::max() :
443 it->second);
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000444}
445
446MachineInstr* LiveIntervals::getInstructionFromIndex(unsigned index) const
447{
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000448 index /= InstrSlots::NUM; // convert index to vector index
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000449 assert(index < i2miMap_.size() &&
450 "index does not correspond to an instruction");
451 return i2miMap_[index];
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000452}
453
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000454/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000455/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000456/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000457/// which a variable is live
458void LiveIntervals::computeIntervals()
459{
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000460 DEBUG(std::cerr << "********** COMPUTING LIVE INTERVALS **********\n");
461 DEBUG(std::cerr << "********** Function: "
Chris Lattner015959e2004-05-01 21:24:39 +0000462 << ((Value*)mf_->getFunction())->getName() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000463
Chris Lattner6097d132004-07-19 02:15:56 +0000464 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
465 I != E; ++I) {
466 MachineBasicBlock* mbb = I;
Chris Lattner015959e2004-05-01 21:24:39 +0000467 DEBUG(std::cerr << ((Value*)mbb->getBasicBlock())->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000468
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000469 for (MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end();
470 mi != miEnd; ++mi) {
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000471 const TargetInstrDescriptor& tid =
Chris Lattner9bcdcd12004-06-02 05:57:12 +0000472 tm_->getInstrInfo()->get(mi->getOpcode());
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000473 DEBUG(std::cerr << getInstructionIndex(mi) << "\t";
Tanya Lattnerb1407622004-06-25 00:13:11 +0000474 mi->print(std::cerr, tm_));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000475
476 // handle implicit defs
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000477 for (const unsigned* id = tid.ImplicitDefs; *id; ++id)
478 handleRegisterDef(mbb, mi, *id);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000479
480 // handle explicit defs
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000481 for (int i = mi->getNumOperands() - 1; i >= 0; --i) {
482 MachineOperand& mop = mi->getOperand(i);
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000483 // handle register defs - build intervals
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000484 if (mop.isRegister() && mop.getReg() && mop.isDef())
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000485 handleRegisterDef(mbb, mi, mop.getReg());
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000486 }
487 }
488 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000489}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000490
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000491unsigned LiveIntervals::rep(unsigned reg)
492{
493 Reg2RegMap::iterator it = r2rMap_.find(reg);
494 if (it != r2rMap_.end())
495 return it->second = rep(it->second);
496 return reg;
497}
498
Chris Lattner1c5c0442004-07-19 14:08:10 +0000499void LiveIntervals::joinIntervalsInMachineBB(MachineBasicBlock *MBB) {
500 DEBUG(std::cerr << ((Value*)MBB->getBasicBlock())->getName() << ":\n");
Chris Lattner9bcdcd12004-06-02 05:57:12 +0000501 const TargetInstrInfo& tii = *tm_->getInstrInfo();
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000502
Chris Lattner1c5c0442004-07-19 14:08:10 +0000503 for (MachineBasicBlock::iterator mi = MBB->begin(), mie = MBB->end();
504 mi != mie; ++mi) {
505 const TargetInstrDescriptor& tid = tii.get(mi->getOpcode());
506 DEBUG(std::cerr << getInstructionIndex(mi) << '\t';
507 mi->print(std::cerr, tm_););
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000508
Chris Lattner1c5c0442004-07-19 14:08:10 +0000509 // we only join virtual registers with allocatable
510 // physical registers since we do not have liveness information
511 // on not allocatable physical registers
512 unsigned regA, regB;
513 if (tii.isMoveInstr(*mi, regA, regB) &&
514 (MRegisterInfo::isVirtualRegister(regA) ||
515 lv_->getAllocatablePhysicalRegisters()[regA]) &&
516 (MRegisterInfo::isVirtualRegister(regB) ||
517 lv_->getAllocatablePhysicalRegisters()[regB])) {
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000518
Chris Lattner1c5c0442004-07-19 14:08:10 +0000519 // get representative registers
520 regA = rep(regA);
521 regB = rep(regB);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000522
Chris Lattner1c5c0442004-07-19 14:08:10 +0000523 // if they are already joined we continue
524 if (regA == regB)
525 continue;
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000526
Chris Lattner1c5c0442004-07-19 14:08:10 +0000527 Reg2IntervalMap::iterator r2iA = r2iMap_.find(regA);
528 assert(r2iA != r2iMap_.end() &&
529 "Found unknown vreg in 'isMoveInstr' instruction");
530 Reg2IntervalMap::iterator r2iB = r2iMap_.find(regB);
531 assert(r2iB != r2iMap_.end() &&
532 "Found unknown vreg in 'isMoveInstr' instruction");
533
534 Intervals::iterator intA = r2iA->second;
535 Intervals::iterator intB = r2iB->second;
536
537 // both A and B are virtual registers
538 if (MRegisterInfo::isVirtualRegister(intA->reg) &&
539 MRegisterInfo::isVirtualRegister(intB->reg)) {
540
541 const TargetRegisterClass *rcA, *rcB;
542 rcA = mf_->getSSARegMap()->getRegClass(intA->reg);
543 rcB = mf_->getSSARegMap()->getRegClass(intB->reg);
544 // if they are not of the same register class we continue
545 if (rcA != rcB)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000546 continue;
547
Chris Lattner1c5c0442004-07-19 14:08:10 +0000548 // if their intervals do not overlap we join them
549 if (!intB->overlaps(*intA)) {
550 intA->join(*intB);
551 r2iB->second = r2iA->second;
552 r2rMap_.insert(std::make_pair(intB->reg, intA->reg));
553 intervals_.erase(intB);
554 }
555 } else if (MRegisterInfo::isPhysicalRegister(intA->reg) ^
556 MRegisterInfo::isPhysicalRegister(intB->reg)) {
557 if (MRegisterInfo::isPhysicalRegister(intB->reg)) {
558 std::swap(regA, regB);
559 std::swap(intA, intB);
560 std::swap(r2iA, r2iB);
561 }
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000562
Chris Lattner1c5c0442004-07-19 14:08:10 +0000563 assert(MRegisterInfo::isPhysicalRegister(intA->reg) &&
564 MRegisterInfo::isVirtualRegister(intB->reg) &&
565 "A must be physical and B must be virtual");
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000566
Chris Lattner1c5c0442004-07-19 14:08:10 +0000567 const TargetRegisterClass *rcA, *rcB;
568 rcA = mri_->getRegClass(intA->reg);
569 rcB = mf_->getSSARegMap()->getRegClass(intB->reg);
570 // if they are not of the same register class we continue
571 if (rcA != rcB)
572 continue;
Alkis Evlogimenos01e74a22004-02-01 02:18:31 +0000573
Chris Lattner1c5c0442004-07-19 14:08:10 +0000574 if (!intA->overlaps(*intB) &&
575 !overlapsAliases(*intA, *intB)) {
576 intA->join(*intB);
577 r2iB->second = r2iA->second;
578 r2rMap_.insert(std::make_pair(intB->reg, intA->reg));
579 intervals_.erase(intB);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000580 }
581 }
582 }
583 }
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000584}
585
Chris Lattnercc0d1562004-07-19 14:40:29 +0000586namespace {
587 // DepthMBBCompare - Comparison predicate that sort first based on the loop
588 // depth of the basic block (the unsigned), and then on the MBB number.
589 struct DepthMBBCompare {
590 typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair;
591 bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const {
592 if (LHS.first > RHS.first) return true; // Deeper loops first
593 return LHS.first == RHS.first &&
594 LHS.second->getNumber() < RHS.second->getNumber();
595 }
596 };
597}
Chris Lattner1c5c0442004-07-19 14:08:10 +0000598
Chris Lattnercc0d1562004-07-19 14:40:29 +0000599void LiveIntervals::joinIntervals() {
600 DEBUG(std::cerr << "********** JOINING INTERVALS ***********\n");
601
602 const LoopInfo &LI = getAnalysis<LoopInfo>();
603 if (LI.begin() == LI.end()) {
604 // If there are no loops in the function, join intervals in function order.
Chris Lattner1c5c0442004-07-19 14:08:10 +0000605 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
606 I != E; ++I)
607 joinIntervalsInMachineBB(I);
Chris Lattnercc0d1562004-07-19 14:40:29 +0000608 } else {
609 // Otherwise, join intervals in inner loops before other intervals.
610 // Unfortunately we can't just iterate over loop hierarchy here because
611 // there may be more MBB's than BB's. Collect MBB's for sorting.
612 std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs;
613 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
614 I != E; ++I)
615 MBBs.push_back(std::make_pair(LI.getLoopDepth(I->getBasicBlock()), I));
616
617 // Sort by loop depth.
618 std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare());
619
620 // Finally, join intervals in loop nest order.
621 for (unsigned i = 0, e = MBBs.size(); i != e; ++i)
622 joinIntervalsInMachineBB(MBBs[i].second);
623 }
Chris Lattner1c5c0442004-07-19 14:08:10 +0000624}
625
Chris Lattner418da552004-06-21 13:10:56 +0000626bool LiveIntervals::overlapsAliases(const LiveInterval& lhs,
627 const LiveInterval& rhs) const
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +0000628{
Alkis Evlogimenos4f67b862004-02-01 01:27:01 +0000629 assert(MRegisterInfo::isPhysicalRegister(lhs.reg) &&
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +0000630 "first interval must describe a physical register");
631
632 for (const unsigned* as = mri_->getAliasSet(lhs.reg); *as; ++as) {
633 Reg2IntervalMap::const_iterator r2i = r2iMap_.find(*as);
634 assert(r2i != r2iMap_.end() && "alias does not have interval?");
635 if (rhs.overlaps(*r2i->second))
636 return true;
637 }
638
639 return false;
640}
641
Chris Lattner418da552004-06-21 13:10:56 +0000642LiveInterval& LiveIntervals::getOrCreateInterval(unsigned reg)
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000643{
644 Reg2IntervalMap::iterator r2iit = r2iMap_.lower_bound(reg);
645 if (r2iit == r2iMap_.end() || r2iit->first != reg) {
Chris Lattner418da552004-06-21 13:10:56 +0000646 intervals_.push_back(LiveInterval(reg));
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000647 r2iit = r2iMap_.insert(r2iit, std::make_pair(reg, --intervals_.end()));
648 }
649
650 return *r2iit->second;
651}
652
Chris Lattner418da552004-06-21 13:10:56 +0000653LiveInterval::LiveInterval(unsigned r)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000654 : reg(r),
Chris Lattnera19eede2004-05-06 16:25:59 +0000655 weight((MRegisterInfo::isPhysicalRegister(r) ? HUGE_VAL : 0.0F))
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000656{
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000657}
658
Chris Lattner418da552004-06-21 13:10:56 +0000659bool LiveInterval::spilled() const
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000660{
Chris Lattnera19eede2004-05-06 16:25:59 +0000661 return (weight == HUGE_VAL &&
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000662 MRegisterInfo::isVirtualRegister(reg));
663}
664
Alkis Evlogimenos0b8cb2b2004-02-05 22:55:25 +0000665// An example for liveAt():
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000666//
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000667// this = [1,4), liveAt(0) will return false. The instruction defining
668// this spans slots [0,3]. The interval belongs to an spilled
669// definition of the variable it represents. This is because slot 1 is
670// used (def slot) and spans up to slot 3 (store slot).
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000671//
Chris Lattner418da552004-06-21 13:10:56 +0000672bool LiveInterval::liveAt(unsigned index) const
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000673{
Alkis Evlogimenos97017de2004-01-31 16:54:54 +0000674 Range dummy(index, index+1);
675 Ranges::const_iterator r = std::upper_bound(ranges.begin(),
676 ranges.end(),
677 dummy);
678 if (r == ranges.begin())
679 return false;
680
681 --r;
Alkis Evlogimenos0b8cb2b2004-02-05 22:55:25 +0000682 return index >= r->first && index < r->second;
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000683}
684
Alkis Evlogimenos0b8cb2b2004-02-05 22:55:25 +0000685// An example for overlaps():
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000686//
687// 0: A = ...
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000688// 4: B = ...
689// 8: C = A + B ;; last use of A
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000690//
691// The live intervals should look like:
692//
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000693// A = [3, 11)
694// B = [7, x)
695// C = [11, y)
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000696//
697// A->overlaps(C) should return false since we want to be able to join
698// A and C.
Chris Lattner418da552004-06-21 13:10:56 +0000699bool LiveInterval::overlaps(const LiveInterval& other) const
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000700{
Alkis Evlogimenos80b378c2004-01-07 01:45:58 +0000701 Ranges::const_iterator i = ranges.begin();
Alkis Evlogimenos97017de2004-01-31 16:54:54 +0000702 Ranges::const_iterator ie = ranges.end();
Alkis Evlogimenos80b378c2004-01-07 01:45:58 +0000703 Ranges::const_iterator j = other.ranges.begin();
Alkis Evlogimenos97017de2004-01-31 16:54:54 +0000704 Ranges::const_iterator je = other.ranges.end();
705 if (i->first < j->first) {
706 i = std::upper_bound(i, ie, *j);
707 if (i != ranges.begin()) --i;
708 }
709 else if (j->first < i->first) {
710 j = std::upper_bound(j, je, *i);
711 if (j != other.ranges.begin()) --j;
712 }
Alkis Evlogimenos80b378c2004-01-07 01:45:58 +0000713
Alkis Evlogimenos97017de2004-01-31 16:54:54 +0000714 while (i != ie && j != je) {
715 if (i->first == j->first) {
716 return true;
717 }
718 else {
719 if (i->first > j->first) {
720 swap(i, j);
721 swap(ie, je);
722 }
723 assert(i->first < j->first);
724
Alkis Evlogimenos0b8cb2b2004-02-05 22:55:25 +0000725 if (i->second > j->first) {
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000726 return true;
Alkis Evlogimenos80b378c2004-01-07 01:45:58 +0000727 }
728 else {
729 ++i;
730 }
731 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000732 }
733
734 return false;
735}
736
Chris Lattner418da552004-06-21 13:10:56 +0000737void LiveInterval::addRange(unsigned start, unsigned end)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000738{
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000739 assert(start < end && "Invalid range to add!");
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000740 DEBUG(std::cerr << " +[" << start << ',' << end << ")");
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000741 //assert(start < end && "invalid range?");
742 Range range = std::make_pair(start, end);
743 Ranges::iterator it =
744 ranges.insert(std::upper_bound(ranges.begin(), ranges.end(), range),
745 range);
746
747 it = mergeRangesForward(it);
748 it = mergeRangesBackward(it);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000749}
750
Chris Lattner418da552004-06-21 13:10:56 +0000751void LiveInterval::join(const LiveInterval& other)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000752{
Chris Lattner6097d132004-07-19 02:15:56 +0000753 DEBUG(std::cerr << "\t\tjoining " << *this << " with " << other);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000754 Ranges::iterator cur = ranges.begin();
755
756 for (Ranges::const_iterator i = other.ranges.begin(),
757 e = other.ranges.end(); i != e; ++i) {
758 cur = ranges.insert(std::upper_bound(cur, ranges.end(), *i), *i);
759 cur = mergeRangesForward(cur);
760 cur = mergeRangesBackward(cur);
761 }
Alkis Evlogimenoscea44712004-02-20 20:43:08 +0000762 weight += other.weight;
763 ++numJoins;
Chris Lattner6097d132004-07-19 02:15:56 +0000764 DEBUG(std::cerr << ". Result = " << *this << "\n");
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000765}
766
Chris Lattner418da552004-06-21 13:10:56 +0000767LiveInterval::Ranges::iterator LiveInterval::
768mergeRangesForward(Ranges::iterator it)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000769{
Alkis Evlogimenos7200c6b2004-02-22 04:05:13 +0000770 Ranges::iterator n;
771 while ((n = next(it)) != ranges.end()) {
772 if (n->first > it->second)
773 break;
Alkis Evlogimenos23c114f2004-02-18 04:38:37 +0000774 it->second = std::max(it->second, n->second);
775 n = ranges.erase(n);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000776 }
777 return it;
778}
779
Chris Lattner418da552004-06-21 13:10:56 +0000780LiveInterval::Ranges::iterator LiveInterval::
781mergeRangesBackward(Ranges::iterator it)
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000782{
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000783 while (it != ranges.begin()) {
Alkis Evlogimenos23c114f2004-02-18 04:38:37 +0000784 Ranges::iterator p = prior(it);
Alkis Evlogimenos7200c6b2004-02-22 04:05:13 +0000785 if (it->first > p->second)
786 break;
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000787
Alkis Evlogimenos23c114f2004-02-18 04:38:37 +0000788 it->first = std::min(it->first, p->first);
789 it->second = std::max(it->second, p->second);
790 it = ranges.erase(p);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000791 }
792
793 return it;
794}
795
Chris Lattner418da552004-06-21 13:10:56 +0000796std::ostream& llvm::operator<<(std::ostream& os, const LiveInterval& li)
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000797{
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000798 os << "%reg" << li.reg << ',' << li.weight;
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000799 if (li.empty())
800 return os << "EMPTY";
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000801
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000802 os << " = ";
Chris Lattner418da552004-06-21 13:10:56 +0000803 for (LiveInterval::Ranges::const_iterator
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000804 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
Alkis Evlogimenos63841bc2004-01-13 21:17:47 +0000805 os << "[" << i->first << "," << i->second << ")";
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000806 }
807 return os;
808}