blob: 3174892c1137c5f0713129accb35e59b69b2f450 [file] [log] [blame]
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001//===- PPCInstrAltivec.td - The PowerPC Altivec Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
18// VSPLT_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
19def VSPLT_get_imm : SDNodeXForm<build_vector, [{
20 return getI32Imm(PPC::getVSPLTImmediate(N));
21}]>;
22
23def VSPLT_shuffle_mask : PatLeaf<(build_vector), [{
24 return PPC::isSplatShuffleMask(N);
25}], VSPLT_get_imm>;
26
Chris Lattnerb22a04d2006-03-25 07:51:43 +000027
28// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
29def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
30 char Val;
31 PPC::isVecSplatImm(N, 1, &Val);
32 return getI32Imm(Val);
33}]>;
34def vecspltisb : PatLeaf<(build_vector), [{
35 return PPC::isVecSplatImm(N, 1);
36}], VSPLTISB_get_imm>;
37
38// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
39def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
40 char Val;
41 PPC::isVecSplatImm(N, 2, &Val);
42 return getI32Imm(Val);
43}]>;
44def vecspltish : PatLeaf<(build_vector), [{
45 return PPC::isVecSplatImm(N, 2);
46}], VSPLTISH_get_imm>;
47
48// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
49def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
50 char Val;
51 PPC::isVecSplatImm(N, 4, &Val);
52 return getI32Imm(Val);
53}]>;
54def vecspltisw : PatLeaf<(build_vector), [{
55 return PPC::isVecSplatImm(N, 4);
56}], VSPLTISW_get_imm>;
57
Chris Lattnerb8a45c22006-03-26 04:57:17 +000058class isVDOT { // vector dot instruction.
59 list<Register> Defs = [CR6];
60 bit RC = 1;
61}
Chris Lattnerb22a04d2006-03-25 07:51:43 +000062
63//===----------------------------------------------------------------------===//
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000064// Helpers for defining instructions that directly correspond to intrinsics.
65
Chris Lattner8768bf62006-03-30 23:39:06 +000066// VA1a_Int - A VAForm_1a intrinsic definition.
Chris Lattnerb5c4d172006-03-31 21:57:36 +000067class VA1a_Int<bits<6> xo, string opc, Intrinsic IntID>
68 : VAForm_1a<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
69 !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP,
Chris Lattner8768bf62006-03-30 23:39:06 +000070 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB, VRRC:$vC))]>;
71
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000072// VX1_Int - A VXForm_1 intrinsic definition.
73class VX1_Int<bits<11> xo, string asmstr, Intrinsic IntID>
74 : VXForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFP,
75 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB))]>;
76
77// VX2_Int - A VXForm_2 intrinsic definition.
78class VX2_Int<bits<11> xo, string asmstr, Intrinsic IntID>
79 : VXForm_2<xo, (ops VRRC:$vD, VRRC:$vB), asmstr, VecFP,
80 [(set VRRC:$vD, (IntID VRRC:$vB))]>;
81
82//===----------------------------------------------------------------------===//
Chris Lattnerb22a04d2006-03-25 07:51:43 +000083// Instruction Definitions.
84
85def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
86 [(set VRRC:$rD, (v4f32 (undef)))]>;
87
88let isLoad = 1, PPC970_Unit = 2 in { // Loads.
89def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
90 "lvebx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000091 [(set VRRC:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +000092def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +000093 "lvehx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000094 [(set VRRC:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +000095def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +000096 "lvewx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000097 [(set VRRC:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +000098def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +000099 "lvx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000100 [(set VRRC:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
101def LVXL : XForm_1<31, 359, (ops VRRC:$vD, memrr:$src),
102 "lvxl $vD, $src", LdStGeneral,
103 [(set VRRC:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000104}
105
Chris Lattner30a6aba2006-03-30 23:07:36 +0000106def LVSL : XForm_1<31, 6, (ops VRRC:$vD, memrr:$src),
107 "lvsl $vD, $src", LdStGeneral,
108 [(set VRRC:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
109 PPC970_Unit_LSU;
110def LVSR : XForm_1<31, 38, (ops VRRC:$vD, memrr:$src),
111 "lvsl $vD, $src", LdStGeneral,
112 [(set VRRC:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
113 PPC970_Unit_LSU;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000114
115let isStore = 1, noResults = 1, PPC970_Unit = 2 in { // Stores.
Chris Lattner48b61a72006-03-28 00:40:33 +0000116def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, memrr:$dst),
117 "stvebx $rS, $dst", LdStGeneral,
118 [(int_ppc_altivec_stvebx VRRC:$rS, xoaddr:$dst)]>;
119def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, memrr:$dst),
120 "stvehx $rS, $dst", LdStGeneral,
121 [(int_ppc_altivec_stvehx VRRC:$rS, xoaddr:$dst)]>;
122def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, memrr:$dst),
123 "stvewx $rS, $dst", LdStGeneral,
124 [(int_ppc_altivec_stvewx VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000125def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
126 "stvx $rS, $dst", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000127 [(int_ppc_altivec_stvx VRRC:$rS, xoaddr:$dst)]>;
128def STVXL : XForm_8<31, 487, (ops VRRC:$rS, memrr:$dst),
129 "stvxl $rS, $dst", LdStGeneral,
130 [(int_ppc_altivec_stvxl VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000131}
132
133let PPC970_Unit = 5 in { // VALU Operations.
134// VA-Form instructions. 3-input AltiVec ops.
135def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
136 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
137 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
138 VRRC:$vB))]>,
139 Requires<[FPContractions]>;
140def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
141 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
142 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC),
143 VRRC:$vB)))]>,
144 Requires<[FPContractions]>;
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000145def VMHADDSHS : VA1a_Int<32, "vmhaddshs", int_ppc_altivec_vmhaddshs>;
146def VMHRADDSHS : VA1a_Int<33, "vmhraddshs", int_ppc_altivec_vmhraddshs>;
147def VPERM : VA1a_Int<43, "vperm", int_ppc_altivec_vperm>;
148def VSEL : VA1a_Int<42, "vsel", int_ppc_altivec_vsel>;
Chris Lattnera9cb4412006-03-31 20:00:35 +0000149
Chris Lattnere7d959c2006-03-26 00:41:48 +0000150def VSLDOI : VAForm_2<44, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, u5imm:$SH),
151 "vsldoi $vD, $vA, $vB, $SH", VecFP,
152 [(set VRRC:$vD,
153 (int_ppc_altivec_vsldoi VRRC:$vA, VRRC:$vB,
154 imm:$SH))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000155
156// VX-Form instructions. AltiVec arithmetic ops.
Chris Lattner984f38b2006-03-25 08:01:02 +0000157def VADDCUW : VXForm_1<384, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
158 "vaddcuw $vD, $vA, $vB", VecFP,
159 [(set VRRC:$vD,
160 (int_ppc_altivec_vaddcuw VRRC:$vA, VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000161def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
162 "vaddfp $vD, $vA, $vB", VecFP,
163 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000164
165def VADDUBM : VXForm_1<0, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
166 "vaddubm $vD, $vA, $vB", VecGeneral,
167 [(set VRRC:$vD, (add (v16i8 VRRC:$vA), VRRC:$vB))]>;
168def VADDUHM : VXForm_1<64, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
169 "vadduhm $vD, $vA, $vB", VecGeneral,
170 [(set VRRC:$vD, (add (v8i16 VRRC:$vA), VRRC:$vB))]>;
171def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
172 "vadduwm $vD, $vA, $vB", VecGeneral,
173 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
174
Chris Lattner984f38b2006-03-25 08:01:02 +0000175def VADDSBS : VXForm_1<768, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
176 "vaddsbs $vD, $vA, $vB", VecFP,
177 [(set VRRC:$vD,
178 (int_ppc_altivec_vaddsbs VRRC:$vA, VRRC:$vB))]>;
179def VADDSHS : VXForm_1<832, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
180 "vaddshs $vD, $vA, $vB", VecFP,
181 [(set VRRC:$vD,
182 (int_ppc_altivec_vaddshs VRRC:$vA, VRRC:$vB))]>;
183def VADDSWS : VXForm_1<896, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
184 "vaddsws $vD, $vA, $vB", VecFP,
185 [(set VRRC:$vD,
186 (int_ppc_altivec_vaddsws VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000187
Chris Lattner984f38b2006-03-25 08:01:02 +0000188def VADDUBS : VXForm_1<512, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
189 "vaddubs $vD, $vA, $vB", VecFP,
190 [(set VRRC:$vD,
191 (int_ppc_altivec_vaddubs VRRC:$vA, VRRC:$vB))]>;
192def VADDUHS : VXForm_1<576, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
193 "vadduhs $vD, $vA, $vB", VecFP,
194 [(set VRRC:$vD,
195 (int_ppc_altivec_vadduhs VRRC:$vA, VRRC:$vB))]>;
Chris Lattner984f38b2006-03-25 08:01:02 +0000196def VADDUWS : VXForm_1<640, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
197 "vadduws $vD, $vA, $vB", VecFP,
198 [(set VRRC:$vD,
199 (int_ppc_altivec_vadduws VRRC:$vA, VRRC:$vB))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000200def VAND : VXForm_1<1028, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
201 "vand $vD, $vA, $vB", VecFP,
202 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), VRRC:$vB))]>;
203def VANDC : VXForm_1<1092, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
204 "vandc $vD, $vA, $vB", VecFP,
Chris Lattneraf9136b2006-03-25 23:10:40 +0000205 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), (vnot VRRC:$vB)))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000206
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000207def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
208 "vcfsx $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000209 [(set VRRC:$vD,
210 (int_ppc_altivec_vcfsx VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000211def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
212 "vcfux $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000213 [(set VRRC:$vD,
214 (int_ppc_altivec_vcfux VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000215def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
216 "vctsxs $vD, $vB, $UIMM", VecFP,
217 []>;
218def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
219 "vctuxs $vD, $vB, $UIMM", VecFP,
220 []>;
221def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
222 "vexptefp $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000223 [(set VRRC:$vD, (int_ppc_altivec_vexptefp VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000224def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
225 "vlogefp $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000226 [(set VRRC:$vD, (int_ppc_altivec_vlogefp VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000227def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
228 "vmaxfp $vD, $vA, $vB", VecFP,
229 []>;
230def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
231 "vminfp $vD, $vA, $vB", VecFP,
232 []>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000233
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000234def VMRGHH : VX1_Int<76 , "vmrghh $vD, $vA, $vB", int_ppc_altivec_vmrghh>;
235def VMRGHW : VX1_Int<140, "vmrghw $vD, $vA, $vB", int_ppc_altivec_vmrghw>;
236def VMRGLH : VX1_Int<332, "vmrglh $vD, $vA, $vB", int_ppc_altivec_vmrglh>;
237def VMRGLW : VX1_Int<396, "vmrglw $vD, $vA, $vB", int_ppc_altivec_vmrglw>;
238
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000239def VMSUMMBM : VA1a_Int<37, "vmsummbm", int_ppc_altivec_vmsummbm>;
240def VMSUMSHM : VA1a_Int<40, "vmsumshm", int_ppc_altivec_vmsumshm>;
241def VMSUMSHS : VA1a_Int<41, "vmsumshs", int_ppc_altivec_vmsumshs>;
242def VMSUMUBM : VA1a_Int<36, "vmsumubm", int_ppc_altivec_vmsumubm>;
243def VMSUMUHM : VA1a_Int<38, "vmsumuhm", int_ppc_altivec_vmsumuhm>;
244def VMSUMUHS : VA1a_Int<39, "vmsumuhs", int_ppc_altivec_vmsumuhs>;
Chris Lattner8768bf62006-03-30 23:39:06 +0000245
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000246def VMULESB : VX1_Int<776, "vmulesb $vD, $vA, $vB", int_ppc_altivec_vmulesb>;
247def VMULESH : VX1_Int<840, "vmulesh $vD, $vA, $vB", int_ppc_altivec_vmulesh>;
248def VMULEUB : VX1_Int<520, "vmuleub $vD, $vA, $vB", int_ppc_altivec_vmuleub>;
249def VMULEUH : VX1_Int<584, "vmuleuh $vD, $vA, $vB", int_ppc_altivec_vmuleuh>;
250def VMULOSB : VX1_Int<264, "vmulosb $vD, $vA, $vB", int_ppc_altivec_vmulosb>;
Chris Lattner8768bf62006-03-30 23:39:06 +0000251def VMULOSH : VX1_Int<328, "vmulosh $vD, $vA, $vB", int_ppc_altivec_vmulosh>;
252def VMULOUB : VX1_Int< 8, "vmuloub $vD, $vA, $vB", int_ppc_altivec_vmuloub>;
253def VMULOUH : VX1_Int< 72, "vmulouh $vD, $vA, $vB", int_ppc_altivec_vmulouh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000254
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000255def VREFP : VX2_Int<266, "vrefp $vD, $vB", int_ppc_altivec_vrefp>;
256def VRFIM : VX2_Int<714, "vrfim $vD, $vB", int_ppc_altivec_vrfim>;
257def VRFIN : VX2_Int<522, "vrfin $vD, $vB", int_ppc_altivec_vrfin>;
258def VRFIP : VX2_Int<650, "vrfip $vD, $vB", int_ppc_altivec_vrfip>;
259def VRFIZ : VX2_Int<586, "vrfiz $vD, $vB", int_ppc_altivec_vrfiz>;
260def VRSQRTEFP : VX2_Int<330, "vrsqrtefp $vD, $vB", int_ppc_altivec_vrsqrtefp>;
261
262def VSUBCUW : VX1_Int<74, "vsubcuw $vD, $vA, $vB", int_ppc_altivec_vsubcuw>;
263
264def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
265 "vsubfp $vD, $vA, $vB", VecGeneral,
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000266 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000267def VSUBUBM : VXForm_1<1024, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
268 "vsububm $vD, $vA, $vB", VecGeneral,
269 [(set VRRC:$vD, (sub (v16i8 VRRC:$vA), VRRC:$vB))]>;
270def VSUBUHM : VXForm_1<1088, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
271 "vsubuhm $vD, $vA, $vB", VecGeneral,
272 [(set VRRC:$vD, (sub (v8i16 VRRC:$vA), VRRC:$vB))]>;
273def VSUBUWM : VXForm_1<1152, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
274 "vsubuwm $vD, $vA, $vB", VecGeneral,
275 [(set VRRC:$vD, (sub (v4i32 VRRC:$vA), VRRC:$vB))]>;
276
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000277def VSUBSBS : VX1_Int<1792, "vsubsbs $vD, $vA, $vB", int_ppc_altivec_vsubsbs>;
278def VSUBSHS : VX1_Int<1856, "vsubshs $vD, $vA, $vB", int_ppc_altivec_vsubshs>;
279def VSUBSWS : VX1_Int<1920, "vsubsws $vD, $vA, $vB", int_ppc_altivec_vsubsws>;
280def VSUBUBS : VX1_Int<1536, "vsububs $vD, $vA, $vB", int_ppc_altivec_vsububs>;
281def VSUBUHS : VX1_Int<1600, "vsubuhs $vD, $vA, $vB", int_ppc_altivec_vsubuhs>;
282def VSUBUWS : VX1_Int<1664, "vsubuws $vD, $vA, $vB", int_ppc_altivec_vsubuws>;
283def VSUMSWS : VX1_Int<1928, "vsumsws $vD, $vA, $vB", int_ppc_altivec_vsumsws>;
284def VSUM2SWS: VX1_Int<1672, "vsum2sws $vD, $vA, $vB", int_ppc_altivec_vsum2sws>;
285def VSUM4SBS: VX1_Int<1672, "vsum4sbs $vD, $vA, $vB", int_ppc_altivec_vsum4sbs>;
286def VSUM4SHS: VX1_Int<1608, "vsum4shs $vD, $vA, $vB", int_ppc_altivec_vsum4shs>;
287def VSUM4UBS: VX1_Int<1544, "vsum4ubs $vD, $vA, $vB", int_ppc_altivec_vsum4ubs>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000288
Chris Lattner2430a5f2006-03-25 22:16:05 +0000289def VNOR : VXForm_1<1284, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
290 "vnor $vD, $vA, $vB", VecFP,
Chris Lattner6509ae82006-03-25 23:05:29 +0000291 [(set VRRC:$vD, (vnot (or (v4i32 VRRC:$vA), VRRC:$vB)))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000292def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
293 "vor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000294 [(set VRRC:$vD, (or (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000295def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
296 "vxor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000297 [(set VRRC:$vD, (xor (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000298
Chris Lattner94921512006-03-31 05:38:32 +0000299def VRLB : VX1_Int< 4, "vrlb $vD, $vA, $vB", int_ppc_altivec_vrlb>;
300def VRLH : VX1_Int< 68, "vrlh $vD, $vA, $vB", int_ppc_altivec_vrlh>;
301def VRLW : VX1_Int< 132, "vrlw $vD, $vA, $vB", int_ppc_altivec_vrlw>;
302def VSLO : VX1_Int<1036, "vslo $vD, $vA, $vB", int_ppc_altivec_vslo>;
303def VSLB : VX1_Int< 260, "vslb $vD, $vA, $vB", int_ppc_altivec_vslb>;
304def VSLH : VX1_Int< 324, "vslh $vD, $vA, $vB", int_ppc_altivec_vslh>;
305def VSLW : VX1_Int< 388, "vslw $vD, $vA, $vB", int_ppc_altivec_vslw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000306
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000307def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
308 "vspltb $vD, $vB, $UIMM", VecPerm,
309 []>;
310def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
311 "vsplth $vD, $vB, $UIMM", VecPerm,
312 []>;
313def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
314 "vspltw $vD, $vB, $UIMM", VecPerm,
315 [(set VRRC:$vD, (vector_shuffle (v4f32 VRRC:$vB), (undef),
316 VSPLT_shuffle_mask:$UIMM))]>;
317
Chris Lattner94921512006-03-31 05:38:32 +0000318def VSR : VX1_Int< 708, "vsr $vD, $vA, $vB" , int_ppc_altivec_vsr>;
319def VSRO : VX1_Int<1100, "vsro $vD, $vA, $vB" , int_ppc_altivec_vsro>;
320def VSRAB : VX1_Int< 772, "vsrab $vD, $vA, $vB", int_ppc_altivec_vsrab>;
321def VSRAH : VX1_Int< 836, "vsrah $vD, $vA, $vB", int_ppc_altivec_vsrah>;
322def VSRAW : VX1_Int< 900, "vsraw $vD, $vA, $vB", int_ppc_altivec_vsraw>;
323def VSRB : VX1_Int< 516, "vsrb $vD, $vA, $vB" , int_ppc_altivec_vsrb>;
324def VSRH : VX1_Int< 580, "vsrh $vD, $vA, $vB" , int_ppc_altivec_vsrh>;
325def VSRW : VX1_Int< 644, "vsrw $vD, $vA, $vB" , int_ppc_altivec_vsrw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000326
327
Chris Lattnereeaf72a2006-03-27 03:28:57 +0000328def VSPLTISB : VXForm_3<780, (ops VRRC:$vD, s5imm:$SIMM),
329 "vspltisb $vD, $SIMM", VecPerm,
330 [(set VRRC:$vD, (v4f32 vecspltisb:$SIMM))]>;
331def VSPLTISH : VXForm_3<844, (ops VRRC:$vD, s5imm:$SIMM),
332 "vspltish $vD, $SIMM", VecPerm,
333 [(set VRRC:$vD, (v4f32 vecspltish:$SIMM))]>;
334def VSPLTISW : VXForm_3<908, (ops VRRC:$vD, s5imm:$SIMM),
335 "vspltisw $vD, $SIMM", VecPerm,
336 [(set VRRC:$vD, (v4f32 vecspltisw:$SIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000337
Chris Lattner30a6aba2006-03-30 23:07:36 +0000338// Vector Pack.
339def VPKPX : VXForm_1<782, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
340 "vpkpx $vD, $vA, $vB", VecFP,
341 [(set VRRC:$vD,
342 (int_ppc_altivec_vpkpx VRRC:$vA, VRRC:$vB))]>;
343def VPKSHSS : VXForm_1<398, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
344 "vpkshss $vD, $vA, $vB", VecFP,
345 [(set VRRC:$vD,
346 (int_ppc_altivec_vpkshss VRRC:$vA, VRRC:$vB))]>;
347def VPKSHUS : VXForm_1<270, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
348 "vpkshus $vD, $vA, $vB", VecFP,
349 [(set VRRC:$vD,
350 (int_ppc_altivec_vpkshus VRRC:$vA, VRRC:$vB))]>;
351def VPKSWSS : VXForm_1<462, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
352 "vpkswss $vD, $vA, $vB", VecFP,
353 [(set VRRC:$vD,
354 (int_ppc_altivec_vpkswss VRRC:$vA, VRRC:$vB))]>;
355def VPKSWUS : VXForm_1<334, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
356 "vpkswus $vD, $vA, $vB", VecFP,
357 [(set VRRC:$vD,
358 (int_ppc_altivec_vpkswus VRRC:$vA, VRRC:$vB))]>;
359def VPKUHUM : VXForm_1<14, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
360 "vpkuhum $vD, $vA, $vB", VecFP,
361 [/*TODO*/]>;
362def VPKUHUS : VXForm_1<142, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
363 "vpkuhus $vD, $vA, $vB", VecFP,
364 [(set VRRC:$vD,
365 (int_ppc_altivec_vpkuhus VRRC:$vA, VRRC:$vB))]>;
366def VPKUWUM : VXForm_1<78, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
367 "vpkuwum $vD, $vA, $vB", VecFP,
368 [/*TODO*/]>;
369def VPKUWUS : VXForm_1<206, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
370 "vpkuwus $vD, $vA, $vB", VecFP,
371 [(set VRRC:$vD,
372 (int_ppc_altivec_vpkuwus VRRC:$vA, VRRC:$vB))]>;
373
374// Vector Unpack.
375def VUPKHPX : VXForm_2<846, (ops VRRC:$vD, VRRC:$vB),
376 "vupkhpx $vD, $vB", VecFP,
377 [(set VRRC:$vD, (int_ppc_altivec_vupkhpx VRRC:$vB))]>;
378def VUPKHSB : VXForm_2<526, (ops VRRC:$vD, VRRC:$vB),
379 "vupkhsb $vD, $vB", VecFP,
380 [(set VRRC:$vD, (int_ppc_altivec_vupkhsb VRRC:$vB))]>;
381def VUPKHSH : VXForm_2<590, (ops VRRC:$vD, VRRC:$vB),
382 "vupkhsh $vD, $vB", VecFP,
383 [(set VRRC:$vD, (int_ppc_altivec_vupkhsh VRRC:$vB))]>;
384def VUPKLPX : VXForm_2<974, (ops VRRC:$vD, VRRC:$vB),
385 "vupklpx $vD, $vB", VecFP,
386 [(set VRRC:$vD, (int_ppc_altivec_vupklpx VRRC:$vB))]>;
387def VUPKLSB : VXForm_2<654, (ops VRRC:$vD, VRRC:$vB),
388 "vupklsb $vD, $vB", VecFP,
389 [(set VRRC:$vD, (int_ppc_altivec_vupklsb VRRC:$vB))]>;
390def VUPKLSH : VXForm_2<718, (ops VRRC:$vD, VRRC:$vB),
391 "vupklsh $vD, $vB", VecFP,
392 [(set VRRC:$vD, (int_ppc_altivec_vupklsh VRRC:$vB))]>;
393
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000394
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000395// Altivec Comparisons.
396
Chris Lattner5f7b0192006-03-31 05:32:57 +0000397class VCMP<bits<10> xo, string asmstr, ValueType Ty>
398 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
399 [(set VRRC:$vD, (Ty (PPCvcmp VRRC:$vA, VRRC:$vB, xo)))]>;
400class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
401 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
402 [(set VRRC:$vD, (Ty (PPCvcmp_o VRRC:$vA, VRRC:$vB, xo)))]>,isVDOT;
403
404// f32 element comparisons.0
405def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
406def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
407def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
408def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
409def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
410def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
411def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
412def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000413
414// i8 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000415def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
416def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
417def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
418def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
419def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
420def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000421
422// i16 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000423def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
424def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
425def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
426def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
427def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
428def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000429
430// i32 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000431def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
432def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
433def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
434def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
435def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
436def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000437
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000438def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
439 "vxor $vD, $vD, $vD", VecFP,
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000440 [(set VRRC:$vD, (v4f32 immAllZerosV))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000441}
442
443//===----------------------------------------------------------------------===//
444// Additional Altivec Patterns
445//
446
447// Undef/Zero.
448def : Pat<(v16i8 (undef)), (v16i8 (IMPLICIT_DEF_VRRC))>;
449def : Pat<(v8i16 (undef)), (v8i16 (IMPLICIT_DEF_VRRC))>;
450def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000451def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0))>;
452def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0))>;
453def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000454
455// Loads.
456def : Pat<(v16i8 (load xoaddr:$src)), (v16i8 (LVX xoaddr:$src))>;
457def : Pat<(v8i16 (load xoaddr:$src)), (v8i16 (LVX xoaddr:$src))>;
458def : Pat<(v4i32 (load xoaddr:$src)), (v4i32 (LVX xoaddr:$src))>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000459def : Pat<(v4f32 (load xoaddr:$src)), (v4f32 (LVX xoaddr:$src))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000460
461// Stores.
462def : Pat<(store (v16i8 VRRC:$rS), xoaddr:$dst),
463 (STVX (v16i8 VRRC:$rS), xoaddr:$dst)>;
464def : Pat<(store (v8i16 VRRC:$rS), xoaddr:$dst),
465 (STVX (v8i16 VRRC:$rS), xoaddr:$dst)>;
466def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
467 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000468def : Pat<(store (v4f32 VRRC:$rS), xoaddr:$dst),
469 (STVX (v4f32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000470
471// Bit conversions.
472def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
473def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
474def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
475
476def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
477def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
478def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
479
480def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
481def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
482def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
483
484def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
485def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
486def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
487
488// Immediate vector formation with vsplti*.
489def : Pat<(v16i8 vecspltisb:$invec), (v16i8 (VSPLTISB vecspltisb:$invec))>;
490def : Pat<(v16i8 vecspltish:$invec), (v16i8 (VSPLTISH vecspltish:$invec))>;
491def : Pat<(v16i8 vecspltisw:$invec), (v16i8 (VSPLTISW vecspltisw:$invec))>;
492
493def : Pat<(v8i16 vecspltisb:$invec), (v8i16 (VSPLTISB vecspltisb:$invec))>;
494def : Pat<(v8i16 vecspltish:$invec), (v8i16 (VSPLTISH vecspltish:$invec))>;
495def : Pat<(v8i16 vecspltisw:$invec), (v8i16 (VSPLTISW vecspltisw:$invec))>;
496
497def : Pat<(v4i32 vecspltisb:$invec), (v4i32 (VSPLTISB vecspltisb:$invec))>;
498def : Pat<(v4i32 vecspltish:$invec), (v4i32 (VSPLTISH vecspltish:$invec))>;
499def : Pat<(v4i32 vecspltisw:$invec), (v4i32 (VSPLTISW vecspltisw:$invec))>;
500
Chris Lattner2430a5f2006-03-25 22:16:05 +0000501// Logical Operations
502def : Pat<(v16i8 (and VRRC:$A, VRRC:$B)), (v16i8 (VAND VRRC:$A, VRRC:$B))>;
503def : Pat<(v8i16 (and VRRC:$A, VRRC:$B)), (v8i16 (VAND VRRC:$A, VRRC:$B))>;
504def : Pat<(v16i8 (or VRRC:$A, VRRC:$B)), (v16i8 (VOR VRRC:$A, VRRC:$B))>;
505def : Pat<(v8i16 (or VRRC:$A, VRRC:$B)), (v8i16 (VOR VRRC:$A, VRRC:$B))>;
506def : Pat<(v16i8 (xor VRRC:$A, VRRC:$B)), (v16i8 (VXOR VRRC:$A, VRRC:$B))>;
507def : Pat<(v8i16 (xor VRRC:$A, VRRC:$B)), (v8i16 (VXOR VRRC:$A, VRRC:$B))>;
Chris Lattner6509ae82006-03-25 23:05:29 +0000508def : Pat<(v16i8 (vnot (or VRRC:$A, VRRC:$B))),(v16i8 (VNOR VRRC:$A, VRRC:$B))>;
509def : Pat<(v8i16 (vnot (or VRRC:$A, VRRC:$B))),(v8i16 (VNOR VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000510def : Pat<(v16i8 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000511 (v16i8 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000512def : Pat<(v8i16 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000513 (v8i16 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000514
515def : Pat<(fmul VRRC:$vA, VRRC:$vB),
516 (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>;
517
518// Fused multiply add and multiply sub for packed float. These are represented
519// separately from the real instructions above, for operations that must have
520// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
521def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
522 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
523def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
524 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
525
526def : Pat<(int_ppc_altivec_vmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
527 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
528def : Pat<(int_ppc_altivec_vnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
529 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000530def : Pat<(vector_shuffle (v4i32 VRRC:$vB), (undef), VSPLT_shuffle_mask:$UIMM),
531 (v4i32 (VSPLTW VSPLT_shuffle_mask:$UIMM, VRRC:$vB))>;
532
533def : Pat<(PPCvperm (v4i32 VRRC:$vA), VRRC:$vB, VRRC:$vC),
534 (v4i32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
Chris Lattnera9cb4412006-03-31 20:00:35 +0000535def : Pat<(PPCvperm (v4f32 VRRC:$vA), VRRC:$vB, VRRC:$vC),
536 (v4f32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
537def : Pat<(PPCvperm (v8i16 VRRC:$vA), VRRC:$vB, VRRC:$vC),
538 (v8i16 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
539def : Pat<(PPCvperm (v16i8 VRRC:$vA), VRRC:$vB, VRRC:$vC),
540 (v16i8 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;