blob: 0f649d4e933b13e56a9af43044ed6df9b596dbdc [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMGenInstrInfo.inc"
18#include "ARMMachineFunctionInfo.h"
Owen Anderson1636de92007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/CodeGen/LiveVariables.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
25#include "llvm/Support/CommandLine.h"
26using namespace llvm;
27
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000028ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
Anton Korobeynikovcbce7922009-06-27 12:16:40 +000029 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000030}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000031
David Goodwin41afec22009-07-08 16:09:28 +000032unsigned ARMInstrInfo::
33getUnindexedOpcode(unsigned Opc) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034 switch (Opc) {
35 default: break;
36 case ARM::LDR_PRE:
37 case ARM::LDR_POST:
38 return ARM::LDR;
39 case ARM::LDRH_PRE:
40 case ARM::LDRH_POST:
41 return ARM::LDRH;
42 case ARM::LDRB_PRE:
43 case ARM::LDRB_POST:
44 return ARM::LDRB;
45 case ARM::LDRSH_PRE:
46 case ARM::LDRSH_POST:
47 return ARM::LDRSH;
48 case ARM::LDRSB_PRE:
49 case ARM::LDRSB_POST:
50 return ARM::LDRSB;
51 case ARM::STR_PRE:
52 case ARM::STR_POST:
53 return ARM::STR;
54 case ARM::STRH_PRE:
55 case ARM::STRH_POST:
56 return ARM::STRH;
57 case ARM::STRB_PRE:
58 case ARM::STRB_POST:
59 return ARM::STRB;
60 }
David Goodwin41afec22009-07-08 16:09:28 +000061
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 return 0;
63}
64
David Goodwin41afec22009-07-08 16:09:28 +000065unsigned ARMInstrInfo::
66getOpcode(ARMII::Op Op) const {
67 switch (Op) {
68 case ARMII::ADDri: return ARM::ADDri;
69 case ARMII::ADDrs: return ARM::ADDrs;
70 case ARMII::ADDrr: return ARM::ADDrr;
71 case ARMII::B: return ARM::B;
72 case ARMII::Bcc: return ARM::Bcc;
David Goodwin1f0bb992009-07-08 20:28:28 +000073 case ARMII::BX_RET: return ARM::BX_RET;
David Goodwin7938afc2009-07-24 00:16:18 +000074 case ARMII::LDRrr: return ARM::LDR;
75 case ARMII::LDRri: return 0;
David Goodwin41afec22009-07-08 16:09:28 +000076 case ARMII::MOVr: return ARM::MOVr;
David Goodwin7938afc2009-07-24 00:16:18 +000077 case ARMII::STRrr: return ARM::STR;
78 case ARMII::STRri: return 0;
David Goodwin41afec22009-07-08 16:09:28 +000079 case ARMII::SUBri: return ARM::SUBri;
80 case ARMII::SUBrs: return ARM::SUBrs;
81 case ARMII::SUBrr: return ARM::SUBrr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082 default:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083 break;
84 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085
David Goodwin41afec22009-07-08 16:09:28 +000086 return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087}
88
David Goodwin41afec22009-07-08 16:09:28 +000089bool ARMInstrInfo::
90BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091 if (MBB.empty()) return false;
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000092
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093 switch (MBB.back().getOpcode()) {
94 case ARM::BX_RET: // Return.
95 case ARM::LDM_RET:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 case ARM::B:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 case ARM::BR_JTr: // Jumptable branch.
98 case ARM::BR_JTm: // Jumptable branch through mem.
99 case ARM::BR_JTadd: // Jumptable branch add to pc.
100 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000101 default:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102 break;
Evan Chenge4428082008-12-10 21:54:21 +0000103 }
David Goodwinaca520d2009-07-02 22:18:33 +0000104
105 return false;
106}
David Goodwin41afec22009-07-08 16:09:28 +0000107
108void ARMInstrInfo::
109reMaterialize(MachineBasicBlock &MBB,
110 MachineBasicBlock::iterator I,
Evan Cheng463a3e42009-07-16 09:20:10 +0000111 unsigned DestReg, unsigned SubIdx,
David Goodwin41afec22009-07-08 16:09:28 +0000112 const MachineInstr *Orig) const {
113 DebugLoc dl = Orig->getDebugLoc();
114 if (Orig->getOpcode() == ARM::MOVi2pieces) {
David Goodwin1f0bb992009-07-08 20:28:28 +0000115 RI.emitLoadConstPool(MBB, I, dl,
Evan Cheng463a3e42009-07-16 09:20:10 +0000116 DestReg, SubIdx,
David Goodwin41afec22009-07-08 16:09:28 +0000117 Orig->getOperand(1).getImm(),
118 (ARMCC::CondCodes)Orig->getOperand(2).getImm(),
119 Orig->getOperand(3).getReg());
120 return;
121 }
122
123 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
124 MI->getOperand(0).setReg(DestReg);
125 MBB.insert(I, MI);
126}