blob: 0c9a239972fe91b097e3bff73cfcaf55d7f85ac0 [file] [log] [blame]
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +00001//===- SystemZInstrFP.td - SystemZ FP Instruction defs --------*- tblgen-*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the SystemZ (binary) floating point instructions in
11// TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
15// FIXME: multiclassify!
16
Anton Korobeynikovef365622009-07-16 14:22:15 +000017let usesCustomDAGSchedInserter = 1 in {
18 def SelectF32 : Pseudo<(outs FP32:$dst), (ins FP32:$src1, FP32:$src2, i8imm:$cc),
19 "# SelectF32 PSEUDO",
20 [(set FP32:$dst,
21 (SystemZselect FP32:$src1, FP32:$src2, imm:$cc))]>;
22 def SelectF64 : Pseudo<(outs FP64:$dst), (ins FP64:$src1, FP64:$src2, i8imm:$cc),
23 "# SelectF64 PSEUDO",
24 [(set FP64:$dst,
25 (SystemZselect FP64:$src1, FP64:$src2, imm:$cc))]>;
26}
27
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +000028//===----------------------------------------------------------------------===//
29// Move Instructions
30
31let neverHasSideEffects = 1 in {
32def FMOV32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src),
33 "ler\t{$dst, $src}",
34 []>;
35def FMOV64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src),
36 "ldr\t{$dst, $src}",
37 []>;
38}
39
40let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
41def FMOV32rm : Pseudo<(outs FP32:$dst), (ins rriaddr12:$src),
42 "le\t{$dst, $src}",
43 [(set FP32:$dst, (load rriaddr12:$src))]>;
44def FMOV32rmy : Pseudo<(outs FP32:$dst), (ins rriaddr:$src),
45 "ley\t{$dst, $src}",
46 [(set FP32:$dst, (load rriaddr:$src))]>;
47def FMOV64rm : Pseudo<(outs FP64:$dst), (ins rriaddr12:$src),
48 "ld\t{$dst, $src}",
49 [(set FP64:$dst, (load rriaddr12:$src))]>;
50def FMOV64rmy : Pseudo<(outs FP64:$dst), (ins rriaddr:$src),
51 "ldy\t{$dst, $src}",
52 [(set FP64:$dst, (load rriaddr:$src))]>;
53}
54
55def FMOV32mr : Pseudo<(outs), (ins rriaddr12:$dst, FP32:$src),
56 "ste\t{$src, $dst}",
57 [(store FP32:$src, rriaddr12:$dst)]>;
58def FMOV32mry : Pseudo<(outs), (ins rriaddr:$dst, FP32:$src),
59 "stey\t{$src, $dst}",
60 [(store FP32:$src, rriaddr:$dst)]>;
61def FMOV64mr : Pseudo<(outs), (ins rriaddr12:$dst, FP64:$src),
62 "std\t{$src, $dst}",
63 [(store FP64:$src, rriaddr12:$dst)]>;
64def FMOV64mry : Pseudo<(outs), (ins rriaddr:$dst, FP64:$src),
65 "stdy\t{$src, $dst}",
66 [(store FP64:$src, rriaddr:$dst)]>;
67
68//===----------------------------------------------------------------------===//
69// Arithmetic Instructions
70
Anton Korobeynikov99d25902009-07-16 14:21:12 +000071
Anton Korobeynikov77374fb2009-07-16 14:22:30 +000072let Defs = [PSW] in {
Anton Korobeynikov99d25902009-07-16 14:21:12 +000073def FNEG32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src),
Anton Korobeynikov705c80a2009-07-16 14:23:30 +000074 "lcebr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +000075 [(set FP32:$dst, (fneg FP32:$src)),
76 (implicit PSW)]>;
Anton Korobeynikov99d25902009-07-16 14:21:12 +000077def FNEG64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src),
Anton Korobeynikov705c80a2009-07-16 14:23:30 +000078 "lcdbr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +000079 [(set FP64:$dst, (fneg FP64:$src)),
80 (implicit PSW)]>;
Anton Korobeynikov705c80a2009-07-16 14:23:30 +000081}
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +000082
Anton Korobeynikov705c80a2009-07-16 14:23:30 +000083let isTwoAddress = 1 in {
84let Defs = [PSW] in {
Anton Korobeynikov7af65142009-07-16 14:21:27 +000085// FIXME: Add peephole for fneg(fabs) => load negative
86
87def FABS32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src),
88 "lpebr\t{$dst}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +000089 [(set FP32:$dst, (fabs FP32:$src)),
90 (implicit PSW)]>;
Anton Korobeynikov7af65142009-07-16 14:21:27 +000091def FABS64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src),
92 "lpdbr\t{$dst}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +000093 [(set FP64:$dst, (fabs FP64:$src)),
94 (implicit PSW)]>;
Anton Korobeynikov7af65142009-07-16 14:21:27 +000095
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +000096let isCommutable = 1 in { // X = ADD Y, Z == X = ADD Z, Y
97def FADD32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src1, FP32:$src2),
98 "aebr\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +000099 [(set FP32:$dst, (fadd FP32:$src1, FP32:$src2)),
100 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000101def FADD64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src1, FP64:$src2),
102 "adbr\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000103 [(set FP64:$dst, (fadd FP64:$src1, FP64:$src2)),
104 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000105}
106
107def FADD32rm : Pseudo<(outs FP32:$dst), (ins FP32:$src1, rriaddr:$src2),
108 "aeb\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000109 [(set FP32:$dst, (fadd FP32:$src1, (load rriaddr:$src2))),
110 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000111def FADD64rm : Pseudo<(outs FP64:$dst), (ins FP64:$src1, rriaddr:$src2),
112 "adb\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000113 [(set FP64:$dst, (fadd FP64:$src1, (load rriaddr:$src2))),
114 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000115
116def FSUB32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src1, FP32:$src2),
117 "sebr\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000118 [(set FP32:$dst, (fsub FP32:$src1, FP32:$src2)),
119 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000120def FSUB64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src1, FP64:$src2),
121 "sdbr\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000122 [(set FP64:$dst, (fsub FP64:$src1, FP64:$src2)),
123 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000124
125def FSUB32rm : Pseudo<(outs FP32:$dst), (ins FP32:$src1, rriaddr:$src2),
126 "seb\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000127 [(set FP32:$dst, (fsub FP32:$src1, (load rriaddr:$src2))),
128 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000129def FSUB64rm : Pseudo<(outs FP64:$dst), (ins FP64:$src1, rriaddr:$src2),
130 "sdb\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000131 [(set FP64:$dst, (fsub FP64:$src1, (load rriaddr:$src2))),
132 (implicit PSW)]>;
133} // Defs = [PSW]
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000134
135let isCommutable = 1 in { // X = MUL Y, Z == X = MUL Z, Y
136def FMUL32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src1, FP32:$src2),
137 "meebr\t{$dst, $src2}",
138 [(set FP32:$dst, (fmul FP32:$src1, FP32:$src2))]>;
139def FMUL64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src1, FP64:$src2),
140 "mdbr\t{$dst, $src2}",
141 [(set FP64:$dst, (fmul FP64:$src1, FP64:$src2))]>;
142}
143
144def FMUL32rm : Pseudo<(outs FP32:$dst), (ins FP32:$src1, rriaddr:$src2),
145 "meeb\t{$dst, $src2}",
146 [(set FP32:$dst, (fmul FP32:$src1, (load rriaddr:$src2)))]>;
147def FMUL64rm : Pseudo<(outs FP64:$dst), (ins FP64:$src1, rriaddr:$src2),
148 "mdb\t{$dst, $src2}",
149 [(set FP64:$dst, (fmul FP64:$src1, (load rriaddr:$src2)))]>;
150
Anton Korobeynikovc2c2f782009-07-16 14:23:16 +0000151def FMADD32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src1, FP32:$src2, FP32:$src3),
152 "maebr\t{$dst, $src3, $src2}",
153 [(set FP32:$dst, (fadd (fmul FP32:$src2, FP32:$src3),
154 FP32:$src1))]>;
155def FMADD32rm : Pseudo<(outs FP32:$dst), (ins FP32:$src1, rriaddr:$src2, FP32:$src3),
156 "maeb\t{$dst, $src3, $src2}",
157 [(set FP32:$dst, (fadd (fmul (load rriaddr:$src2),
158 FP32:$src3),
159 FP32:$src1))]>;
160
161def FMADD64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src1, FP64:$src2, FP64:$src3),
162 "madbr\t{$dst, $src3, $src2}",
163 [(set FP64:$dst, (fadd (fmul FP64:$src2, FP64:$src3),
164 FP64:$src1))]>;
165def FMADD64rm : Pseudo<(outs FP64:$dst), (ins FP64:$src1, rriaddr:$src2, FP64:$src3),
166 "madb\t{$dst, $src3, $src2}",
167 [(set FP64:$dst, (fadd (fmul (load rriaddr:$src2),
168 FP64:$src3),
169 FP64:$src1))]>;
170
171def FMSUB32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src1, FP32:$src2, FP32:$src3),
172 "msebr\t{$dst, $src3, $src2}",
173 [(set FP32:$dst, (fsub (fmul FP32:$src2, FP32:$src3),
174 FP32:$src1))]>;
175def FMSUB32rm : Pseudo<(outs FP32:$dst), (ins FP32:$src1, rriaddr:$src2, FP32:$src3),
176 "mseb\t{$dst, $src3, $src2}",
177 [(set FP32:$dst, (fsub (fmul (load rriaddr:$src2),
178 FP32:$src3),
179 FP32:$src1))]>;
180
181def FMSUB64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src1, FP64:$src2, FP64:$src3),
182 "msdbr\t{$dst, $src3, $src2}",
183 [(set FP64:$dst, (fsub (fmul FP64:$src2, FP64:$src3),
184 FP64:$src1))]>;
185def FMSUB64rm : Pseudo<(outs FP64:$dst), (ins FP64:$src1, rriaddr:$src2, FP64:$src3),
186 "msdb\t{$dst, $src3, $src2}",
187 [(set FP64:$dst, (fsub (fmul (load rriaddr:$src2),
188 FP64:$src3),
189 FP64:$src1))]>;
190
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000191def FDIV32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src1, FP32:$src2),
192 "debr\t{$dst, $src2}",
193 [(set FP32:$dst, (fdiv FP32:$src1, FP32:$src2))]>;
194def FDIV64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src1, FP64:$src2),
195 "ddbr\t{$dst, $src2}",
196 [(set FP64:$dst, (fdiv FP64:$src1, FP64:$src2))]>;
197
198def FDIV32rm : Pseudo<(outs FP32:$dst), (ins FP32:$src1, rriaddr:$src2),
199 "deb\t{$dst, $src2}",
200 [(set FP32:$dst, (fdiv FP32:$src1, (load rriaddr:$src2)))]>;
201def FDIV64rm : Pseudo<(outs FP64:$dst), (ins FP64:$src1, rriaddr:$src2),
202 "ddb\t{$dst, $src2}",
203 [(set FP64:$dst, (fdiv FP64:$src1, (load rriaddr:$src2)))]>;
204
205} // isTwoAddress = 1
206
207def FROUND64r32 : Pseudo<(outs FP32:$dst), (ins FP64:$src),
208 "ledbr\t{$dst, $src}",
209 [(set FP32:$dst, (fround FP64:$src))]>;
210
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000211def FEXT32r64 : Pseudo<(outs FP64:$dst), (ins FP32:$src),
212 "ldebr\t{$dst, $src}",
213 [(set FP64:$dst, (fextend FP32:$src))]>;
Anton Korobeynikov9c224462009-07-16 14:22:46 +0000214def FEXT32m64 : Pseudo<(outs FP64:$dst), (ins rriaddr:$src),
215 "ldeb\t{$dst, $src}",
216 [(set FP64:$dst, (fextend (load rriaddr:$src)))]>;
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000217
218let Defs = [PSW] in {
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000219def FCONVFP32 : Pseudo<(outs FP32:$dst), (ins GR32:$src),
220 "cefbr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000221 [(set FP32:$dst, (sint_to_fp GR32:$src)),
222 (implicit PSW)]>;
Anton Korobeynikov6030b052009-07-16 14:20:39 +0000223def FCONVFP32r64: Pseudo<(outs FP32:$dst), (ins GR64:$src),
224 "cegbr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000225 [(set FP32:$dst, (sint_to_fp GR64:$src)),
226 (implicit PSW)]>;
Anton Korobeynikov6030b052009-07-16 14:20:39 +0000227
228def FCONVFP64r32: Pseudo<(outs FP64:$dst), (ins GR32:$src),
229 "cdfbr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000230 [(set FP64:$dst, (sint_to_fp GR32:$src)),
231 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000232def FCONVFP64 : Pseudo<(outs FP64:$dst), (ins GR64:$src),
233 "cdgbr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000234 [(set FP64:$dst, (sint_to_fp GR64:$src)),
235 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000236
Anton Korobeynikov01d50272009-07-16 14:21:57 +0000237def FCONVGR32 : Pseudo<(outs GR32:$dst), (ins FP32:$src),
238 "cfebr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000239 [(set GR32:$dst, (fp_to_sint FP32:$src)),
240 (implicit PSW)]>;
Anton Korobeynikov01d50272009-07-16 14:21:57 +0000241def FCONVGR32r64: Pseudo<(outs GR32:$dst), (ins FP64:$src),
242 "cgebr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000243 [(set GR32:$dst, (fp_to_sint FP64:$src)),
244 (implicit PSW)]>;
Anton Korobeynikov01d50272009-07-16 14:21:57 +0000245
246def FCONVGR64r32: Pseudo<(outs GR64:$dst), (ins FP32:$src),
247 "cfdbr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000248 [(set GR64:$dst, (fp_to_sint FP32:$src)),
249 (implicit PSW)]>;
Anton Korobeynikov01d50272009-07-16 14:21:57 +0000250def FCONVGR64 : Pseudo<(outs GR64:$dst), (ins FP64:$src),
251 "cgdbr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000252 [(set GR64:$dst, (fp_to_sint FP64:$src)),
253 (implicit PSW)]>;
254} // Defs = [PSW]
Anton Korobeynikov01d50272009-07-16 14:21:57 +0000255
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000256//===----------------------------------------------------------------------===//
257// Test instructions (like AND but do not produce any result)
258
259// Integer comparisons
260let Defs = [PSW] in {
261def FCMP32rr : Pseudo<(outs), (ins FP32:$src1, FP32:$src2),
262 "cebr\t$src1, $src2",
263 [(SystemZcmp FP32:$src1, FP32:$src2), (implicit PSW)]>;
264def FCMP64rr : Pseudo<(outs), (ins FP64:$src1, FP64:$src2),
265 "cdbr\t$src1, $src2",
266 [(SystemZcmp FP64:$src1, FP64:$src2), (implicit PSW)]>;
267
268def FCMP32rm : Pseudo<(outs), (ins FP32:$src1, rriaddr:$src2),
269 "ceb\t$src1, $src2",
270 [(SystemZcmp FP32:$src1, (load rriaddr:$src2)),
271 (implicit PSW)]>;
272def FCMP64rm : Pseudo<(outs), (ins FP64:$src1, rriaddr:$src2),
273 "cdb\t$src1, $src2",
274 [(SystemZcmp FP64:$src1, (load rriaddr:$src2)),
275 (implicit PSW)]>;
276} // Defs = [PSW]