blob: 97dcc75a64135c445783587c5a08b5316a92bb58 [file] [log] [blame]
Misha Brukmana85d6bc2002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner055c9652002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner4ce42a72002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattnerabf05b22003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengaa3c1412006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Chris Lattner74d3f502009-06-27 04:38:55 +000021#include "llvm/GlobalVariable.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000022#include "llvm/DerivedTypes.h"
Owen Anderson0a5372e2009-07-13 04:09:18 +000023#include "llvm/LLVMContext.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Dan Gohman62c939d2008-12-03 05:21:24 +000025#include "llvm/CodeGen/MachineConstantPool.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000027#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng258ff672006-12-01 21:52:41 +000029#include "llvm/CodeGen/LiveVariables.h"
Owen Anderson43dbe052008-01-07 01:35:02 +000030#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000031#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
Evan Cheng0488db92007-09-25 01:57:46 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000034#include "llvm/MC/MCAsmInfo.h"
Brian Gaeked0fde302003-11-11 22:41:34 +000035using namespace llvm;
36
Chris Lattner705e07f2009-08-23 03:41:05 +000037static cl::opt<bool>
38NoFusing("disable-spill-fusing",
39 cl::desc("Disable fusing of spill code into instructions"));
40static cl::opt<bool>
41PrintFailedFusing("print-failed-fuse-candidates",
42 cl::desc("Print instructions that the allocator wants to"
43 " fuse, but the X86 backend currently can't"),
44 cl::Hidden);
45static cl::opt<bool>
46ReMatPICStubLoad("remat-pic-stub-load",
47 cl::desc("Re-materialize load from stub in PIC mode"),
48 cl::init(false), cl::Hidden);
Owen Anderson43dbe052008-01-07 01:35:02 +000049
Evan Chengaa3c1412006-05-30 21:45:53 +000050X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000051 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Evan Cheng25ab6902006-09-08 06:48:29 +000052 TM(tm), RI(tm, *this) {
Owen Anderson43dbe052008-01-07 01:35:02 +000053 SmallVector<unsigned,16> AmbEntries;
54 static const unsigned OpTbl2Addr[][2] = {
55 { X86::ADC32ri, X86::ADC32mi },
56 { X86::ADC32ri8, X86::ADC32mi8 },
57 { X86::ADC32rr, X86::ADC32mr },
58 { X86::ADC64ri32, X86::ADC64mi32 },
59 { X86::ADC64ri8, X86::ADC64mi8 },
60 { X86::ADC64rr, X86::ADC64mr },
61 { X86::ADD16ri, X86::ADD16mi },
62 { X86::ADD16ri8, X86::ADD16mi8 },
63 { X86::ADD16rr, X86::ADD16mr },
64 { X86::ADD32ri, X86::ADD32mi },
65 { X86::ADD32ri8, X86::ADD32mi8 },
66 { X86::ADD32rr, X86::ADD32mr },
67 { X86::ADD64ri32, X86::ADD64mi32 },
68 { X86::ADD64ri8, X86::ADD64mi8 },
69 { X86::ADD64rr, X86::ADD64mr },
70 { X86::ADD8ri, X86::ADD8mi },
71 { X86::ADD8rr, X86::ADD8mr },
72 { X86::AND16ri, X86::AND16mi },
73 { X86::AND16ri8, X86::AND16mi8 },
74 { X86::AND16rr, X86::AND16mr },
75 { X86::AND32ri, X86::AND32mi },
76 { X86::AND32ri8, X86::AND32mi8 },
77 { X86::AND32rr, X86::AND32mr },
78 { X86::AND64ri32, X86::AND64mi32 },
79 { X86::AND64ri8, X86::AND64mi8 },
80 { X86::AND64rr, X86::AND64mr },
81 { X86::AND8ri, X86::AND8mi },
82 { X86::AND8rr, X86::AND8mr },
83 { X86::DEC16r, X86::DEC16m },
84 { X86::DEC32r, X86::DEC32m },
85 { X86::DEC64_16r, X86::DEC64_16m },
86 { X86::DEC64_32r, X86::DEC64_32m },
87 { X86::DEC64r, X86::DEC64m },
88 { X86::DEC8r, X86::DEC8m },
89 { X86::INC16r, X86::INC16m },
90 { X86::INC32r, X86::INC32m },
91 { X86::INC64_16r, X86::INC64_16m },
92 { X86::INC64_32r, X86::INC64_32m },
93 { X86::INC64r, X86::INC64m },
94 { X86::INC8r, X86::INC8m },
95 { X86::NEG16r, X86::NEG16m },
96 { X86::NEG32r, X86::NEG32m },
97 { X86::NEG64r, X86::NEG64m },
98 { X86::NEG8r, X86::NEG8m },
99 { X86::NOT16r, X86::NOT16m },
100 { X86::NOT32r, X86::NOT32m },
101 { X86::NOT64r, X86::NOT64m },
102 { X86::NOT8r, X86::NOT8m },
103 { X86::OR16ri, X86::OR16mi },
104 { X86::OR16ri8, X86::OR16mi8 },
105 { X86::OR16rr, X86::OR16mr },
106 { X86::OR32ri, X86::OR32mi },
107 { X86::OR32ri8, X86::OR32mi8 },
108 { X86::OR32rr, X86::OR32mr },
109 { X86::OR64ri32, X86::OR64mi32 },
110 { X86::OR64ri8, X86::OR64mi8 },
111 { X86::OR64rr, X86::OR64mr },
112 { X86::OR8ri, X86::OR8mi },
113 { X86::OR8rr, X86::OR8mr },
114 { X86::ROL16r1, X86::ROL16m1 },
115 { X86::ROL16rCL, X86::ROL16mCL },
116 { X86::ROL16ri, X86::ROL16mi },
117 { X86::ROL32r1, X86::ROL32m1 },
118 { X86::ROL32rCL, X86::ROL32mCL },
119 { X86::ROL32ri, X86::ROL32mi },
120 { X86::ROL64r1, X86::ROL64m1 },
121 { X86::ROL64rCL, X86::ROL64mCL },
122 { X86::ROL64ri, X86::ROL64mi },
123 { X86::ROL8r1, X86::ROL8m1 },
124 { X86::ROL8rCL, X86::ROL8mCL },
125 { X86::ROL8ri, X86::ROL8mi },
126 { X86::ROR16r1, X86::ROR16m1 },
127 { X86::ROR16rCL, X86::ROR16mCL },
128 { X86::ROR16ri, X86::ROR16mi },
129 { X86::ROR32r1, X86::ROR32m1 },
130 { X86::ROR32rCL, X86::ROR32mCL },
131 { X86::ROR32ri, X86::ROR32mi },
132 { X86::ROR64r1, X86::ROR64m1 },
133 { X86::ROR64rCL, X86::ROR64mCL },
134 { X86::ROR64ri, X86::ROR64mi },
135 { X86::ROR8r1, X86::ROR8m1 },
136 { X86::ROR8rCL, X86::ROR8mCL },
137 { X86::ROR8ri, X86::ROR8mi },
138 { X86::SAR16r1, X86::SAR16m1 },
139 { X86::SAR16rCL, X86::SAR16mCL },
140 { X86::SAR16ri, X86::SAR16mi },
141 { X86::SAR32r1, X86::SAR32m1 },
142 { X86::SAR32rCL, X86::SAR32mCL },
143 { X86::SAR32ri, X86::SAR32mi },
144 { X86::SAR64r1, X86::SAR64m1 },
145 { X86::SAR64rCL, X86::SAR64mCL },
146 { X86::SAR64ri, X86::SAR64mi },
147 { X86::SAR8r1, X86::SAR8m1 },
148 { X86::SAR8rCL, X86::SAR8mCL },
149 { X86::SAR8ri, X86::SAR8mi },
150 { X86::SBB32ri, X86::SBB32mi },
151 { X86::SBB32ri8, X86::SBB32mi8 },
152 { X86::SBB32rr, X86::SBB32mr },
153 { X86::SBB64ri32, X86::SBB64mi32 },
154 { X86::SBB64ri8, X86::SBB64mi8 },
155 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson43dbe052008-01-07 01:35:02 +0000156 { X86::SHL16rCL, X86::SHL16mCL },
157 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000158 { X86::SHL32rCL, X86::SHL32mCL },
159 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000160 { X86::SHL64rCL, X86::SHL64mCL },
161 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000162 { X86::SHL8rCL, X86::SHL8mCL },
163 { X86::SHL8ri, X86::SHL8mi },
164 { X86::SHLD16rrCL, X86::SHLD16mrCL },
165 { X86::SHLD16rri8, X86::SHLD16mri8 },
166 { X86::SHLD32rrCL, X86::SHLD32mrCL },
167 { X86::SHLD32rri8, X86::SHLD32mri8 },
168 { X86::SHLD64rrCL, X86::SHLD64mrCL },
169 { X86::SHLD64rri8, X86::SHLD64mri8 },
170 { X86::SHR16r1, X86::SHR16m1 },
171 { X86::SHR16rCL, X86::SHR16mCL },
172 { X86::SHR16ri, X86::SHR16mi },
173 { X86::SHR32r1, X86::SHR32m1 },
174 { X86::SHR32rCL, X86::SHR32mCL },
175 { X86::SHR32ri, X86::SHR32mi },
176 { X86::SHR64r1, X86::SHR64m1 },
177 { X86::SHR64rCL, X86::SHR64mCL },
178 { X86::SHR64ri, X86::SHR64mi },
179 { X86::SHR8r1, X86::SHR8m1 },
180 { X86::SHR8rCL, X86::SHR8mCL },
181 { X86::SHR8ri, X86::SHR8mi },
182 { X86::SHRD16rrCL, X86::SHRD16mrCL },
183 { X86::SHRD16rri8, X86::SHRD16mri8 },
184 { X86::SHRD32rrCL, X86::SHRD32mrCL },
185 { X86::SHRD32rri8, X86::SHRD32mri8 },
186 { X86::SHRD64rrCL, X86::SHRD64mrCL },
187 { X86::SHRD64rri8, X86::SHRD64mri8 },
188 { X86::SUB16ri, X86::SUB16mi },
189 { X86::SUB16ri8, X86::SUB16mi8 },
190 { X86::SUB16rr, X86::SUB16mr },
191 { X86::SUB32ri, X86::SUB32mi },
192 { X86::SUB32ri8, X86::SUB32mi8 },
193 { X86::SUB32rr, X86::SUB32mr },
194 { X86::SUB64ri32, X86::SUB64mi32 },
195 { X86::SUB64ri8, X86::SUB64mi8 },
196 { X86::SUB64rr, X86::SUB64mr },
197 { X86::SUB8ri, X86::SUB8mi },
198 { X86::SUB8rr, X86::SUB8mr },
199 { X86::XOR16ri, X86::XOR16mi },
200 { X86::XOR16ri8, X86::XOR16mi8 },
201 { X86::XOR16rr, X86::XOR16mr },
202 { X86::XOR32ri, X86::XOR32mi },
203 { X86::XOR32ri8, X86::XOR32mi8 },
204 { X86::XOR32rr, X86::XOR32mr },
205 { X86::XOR64ri32, X86::XOR64mi32 },
206 { X86::XOR64ri8, X86::XOR64mi8 },
207 { X86::XOR64rr, X86::XOR64mr },
208 { X86::XOR8ri, X86::XOR8mi },
209 { X86::XOR8rr, X86::XOR8mr }
210 };
211
212 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
213 unsigned RegOp = OpTbl2Addr[i][0];
214 unsigned MemOp = OpTbl2Addr[i][1];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000215 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000216 std::make_pair(MemOp,0))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000217 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000218 // Index 0, folded load and store, no alignment requirement.
219 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
Owen Anderson43dbe052008-01-07 01:35:02 +0000220 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000221 std::make_pair(RegOp,
222 AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000223 AmbEntries.push_back(MemOp);
224 }
225
226 // If the third value is 1, then it's folding either a load or a store.
Evan Chengf9b36f02009-07-15 06:10:07 +0000227 static const unsigned OpTbl0[][4] = {
228 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
229 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
230 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
231 { X86::CALL32r, X86::CALL32m, 1, 0 },
232 { X86::CALL64r, X86::CALL64m, 1, 0 },
233 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
234 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
235 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
236 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
237 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
238 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
239 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
240 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
241 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
242 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
243 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
244 { X86::DIV16r, X86::DIV16m, 1, 0 },
245 { X86::DIV32r, X86::DIV32m, 1, 0 },
246 { X86::DIV64r, X86::DIV64m, 1, 0 },
247 { X86::DIV8r, X86::DIV8m, 1, 0 },
248 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
249 { X86::FsMOVAPDrr, X86::MOVSDmr, 0, 0 },
250 { X86::FsMOVAPSrr, X86::MOVSSmr, 0, 0 },
251 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
252 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
253 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
254 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
255 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
256 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
257 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
258 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
259 { X86::JMP32r, X86::JMP32m, 1, 0 },
260 { X86::JMP64r, X86::JMP64m, 1, 0 },
261 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
262 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
263 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
264 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
265 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
266 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
267 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
268 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
269 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
270 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
271 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
272 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
273 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
274 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
275 { X86::MOVPS2SSrr, X86::MOVPS2SSmr, 0, 0 },
276 { X86::MOVSDrr, X86::MOVSDmr, 0, 0 },
277 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
278 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
279 { X86::MOVSSrr, X86::MOVSSmr, 0, 0 },
280 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
281 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
282 { X86::MUL16r, X86::MUL16m, 1, 0 },
283 { X86::MUL32r, X86::MUL32m, 1, 0 },
284 { X86::MUL64r, X86::MUL64m, 1, 0 },
285 { X86::MUL8r, X86::MUL8m, 1, 0 },
286 { X86::SETAEr, X86::SETAEm, 0, 0 },
287 { X86::SETAr, X86::SETAm, 0, 0 },
288 { X86::SETBEr, X86::SETBEm, 0, 0 },
289 { X86::SETBr, X86::SETBm, 0, 0 },
290 { X86::SETEr, X86::SETEm, 0, 0 },
291 { X86::SETGEr, X86::SETGEm, 0, 0 },
292 { X86::SETGr, X86::SETGm, 0, 0 },
293 { X86::SETLEr, X86::SETLEm, 0, 0 },
294 { X86::SETLr, X86::SETLm, 0, 0 },
295 { X86::SETNEr, X86::SETNEm, 0, 0 },
296 { X86::SETNOr, X86::SETNOm, 0, 0 },
297 { X86::SETNPr, X86::SETNPm, 0, 0 },
298 { X86::SETNSr, X86::SETNSm, 0, 0 },
299 { X86::SETOr, X86::SETOm, 0, 0 },
300 { X86::SETPr, X86::SETPm, 0, 0 },
301 { X86::SETSr, X86::SETSm, 0, 0 },
302 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
303 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
304 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
305 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
306 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000307 };
308
309 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
310 unsigned RegOp = OpTbl0[i][0];
311 unsigned MemOp = OpTbl0[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000312 unsigned Align = OpTbl0[i][3];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000313 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000314 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000315 assert(false && "Duplicated entries?");
316 unsigned FoldedLoad = OpTbl0[i][2];
317 // Index 0, folded load or store.
318 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
319 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
320 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000321 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000322 AmbEntries.push_back(MemOp);
323 }
324
Evan Chengf9b36f02009-07-15 06:10:07 +0000325 static const unsigned OpTbl1[][3] = {
326 { X86::CMP16rr, X86::CMP16rm, 0 },
327 { X86::CMP32rr, X86::CMP32rm, 0 },
328 { X86::CMP64rr, X86::CMP64rm, 0 },
329 { X86::CMP8rr, X86::CMP8rm, 0 },
330 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
331 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
332 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
333 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
334 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
335 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
336 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
337 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
338 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
339 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
340 { X86::FsMOVAPDrr, X86::MOVSDrm, 0 },
341 { X86::FsMOVAPSrr, X86::MOVSSrm, 0 },
342 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
343 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
344 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
345 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
346 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
347 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
348 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
349 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
350 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
351 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
352 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
353 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
354 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
355 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
356 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
357 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
358 { X86::Int_CVTSD2SI64rr,X86::Int_CVTSD2SI64rm, 0 },
359 { X86::Int_CVTSD2SIrr, X86::Int_CVTSD2SIrm, 0 },
360 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
361 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
362 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
363 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
364 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
365 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
366 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
367 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
368 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm, 16 },
369 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm, 16 },
370 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
371 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
372 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
373 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
374 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
375 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
376 { X86::MOV16rr, X86::MOV16rm, 0 },
377 { X86::MOV32rr, X86::MOV32rm, 0 },
378 { X86::MOV64rr, X86::MOV64rm, 0 },
379 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
380 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
381 { X86::MOV8rr, X86::MOV8rm, 0 },
382 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
383 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
384 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
385 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
386 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
387 { X86::MOVDQArr, X86::MOVDQArm, 16 },
388 { X86::MOVSD2PDrr, X86::MOVSD2PDrm, 0 },
389 { X86::MOVSDrr, X86::MOVSDrm, 0 },
390 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
391 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
392 { X86::MOVSS2PSrr, X86::MOVSS2PSrm, 0 },
393 { X86::MOVSSrr, X86::MOVSSrm, 0 },
394 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
395 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
396 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
397 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
398 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
399 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
400 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
401 { X86::MOVUPSrr, X86::MOVUPSrm, 16 },
402 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
403 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
404 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
405 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
406 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
407 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
408 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
409 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
410 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
411 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
412 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
413 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
414 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
415 { X86::RCPPSr, X86::RCPPSm, 16 },
416 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
417 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
418 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
419 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
420 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
421 { X86::SQRTPDr, X86::SQRTPDm, 16 },
422 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
423 { X86::SQRTPSr, X86::SQRTPSm, 16 },
424 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
425 { X86::SQRTSDr, X86::SQRTSDm, 0 },
426 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
427 { X86::SQRTSSr, X86::SQRTSSm, 0 },
428 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
429 { X86::TEST16rr, X86::TEST16rm, 0 },
430 { X86::TEST32rr, X86::TEST32rm, 0 },
431 { X86::TEST64rr, X86::TEST64rm, 0 },
432 { X86::TEST8rr, X86::TEST8rm, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000433 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
Evan Chengf9b36f02009-07-15 06:10:07 +0000434 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
435 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000436 };
437
438 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
439 unsigned RegOp = OpTbl1[i][0];
440 unsigned MemOp = OpTbl1[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000441 unsigned Align = OpTbl1[i][2];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000442 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000443 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000444 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000445 // Index 1, folded load
446 unsigned AuxInfo = 1 | (1 << 4);
Owen Anderson43dbe052008-01-07 01:35:02 +0000447 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
448 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000449 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000450 AmbEntries.push_back(MemOp);
451 }
452
Evan Chengf9b36f02009-07-15 06:10:07 +0000453 static const unsigned OpTbl2[][3] = {
454 { X86::ADC32rr, X86::ADC32rm, 0 },
455 { X86::ADC64rr, X86::ADC64rm, 0 },
456 { X86::ADD16rr, X86::ADD16rm, 0 },
457 { X86::ADD32rr, X86::ADD32rm, 0 },
458 { X86::ADD64rr, X86::ADD64rm, 0 },
459 { X86::ADD8rr, X86::ADD8rm, 0 },
460 { X86::ADDPDrr, X86::ADDPDrm, 16 },
461 { X86::ADDPSrr, X86::ADDPSrm, 16 },
462 { X86::ADDSDrr, X86::ADDSDrm, 0 },
463 { X86::ADDSSrr, X86::ADDSSrm, 0 },
464 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
465 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
466 { X86::AND16rr, X86::AND16rm, 0 },
467 { X86::AND32rr, X86::AND32rm, 0 },
468 { X86::AND64rr, X86::AND64rm, 0 },
469 { X86::AND8rr, X86::AND8rm, 0 },
470 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
471 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
472 { X86::ANDPDrr, X86::ANDPDrm, 16 },
473 { X86::ANDPSrr, X86::ANDPSrm, 16 },
474 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
475 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
476 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
477 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
478 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
479 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
480 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
481 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
482 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
483 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
484 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
485 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
486 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
487 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
488 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
489 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
490 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
491 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
492 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
493 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
494 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
495 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
496 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
497 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
498 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
499 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
500 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
501 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
502 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
503 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
504 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
505 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
506 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
507 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
508 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
509 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
510 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
511 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
512 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
513 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
514 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
515 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
516 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
517 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
518 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
519 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
520 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
521 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
522 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
523 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
524 { X86::CMPSDrr, X86::CMPSDrm, 0 },
525 { X86::CMPSSrr, X86::CMPSSrm, 0 },
526 { X86::DIVPDrr, X86::DIVPDrm, 16 },
527 { X86::DIVPSrr, X86::DIVPSrm, 16 },
528 { X86::DIVSDrr, X86::DIVSDrm, 0 },
529 { X86::DIVSSrr, X86::DIVSSrm, 0 },
530 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
531 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
532 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
533 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
534 { X86::FsORPDrr, X86::FsORPDrm, 16 },
535 { X86::FsORPSrr, X86::FsORPSrm, 16 },
536 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
537 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
538 { X86::HADDPDrr, X86::HADDPDrm, 16 },
539 { X86::HADDPSrr, X86::HADDPSrm, 16 },
540 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
541 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
542 { X86::IMUL16rr, X86::IMUL16rm, 0 },
543 { X86::IMUL32rr, X86::IMUL32rm, 0 },
544 { X86::IMUL64rr, X86::IMUL64rm, 0 },
545 { X86::MAXPDrr, X86::MAXPDrm, 16 },
546 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
547 { X86::MAXPSrr, X86::MAXPSrm, 16 },
548 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
549 { X86::MAXSDrr, X86::MAXSDrm, 0 },
550 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
551 { X86::MAXSSrr, X86::MAXSSrm, 0 },
552 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
553 { X86::MINPDrr, X86::MINPDrm, 16 },
554 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
555 { X86::MINPSrr, X86::MINPSrm, 16 },
556 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
557 { X86::MINSDrr, X86::MINSDrm, 0 },
558 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
559 { X86::MINSSrr, X86::MINSSrm, 0 },
560 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
561 { X86::MULPDrr, X86::MULPDrm, 16 },
562 { X86::MULPSrr, X86::MULPSrm, 16 },
563 { X86::MULSDrr, X86::MULSDrm, 0 },
564 { X86::MULSSrr, X86::MULSSrm, 0 },
565 { X86::OR16rr, X86::OR16rm, 0 },
566 { X86::OR32rr, X86::OR32rm, 0 },
567 { X86::OR64rr, X86::OR64rm, 0 },
568 { X86::OR8rr, X86::OR8rm, 0 },
569 { X86::ORPDrr, X86::ORPDrm, 16 },
570 { X86::ORPSrr, X86::ORPSrm, 16 },
571 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
572 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
573 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
574 { X86::PADDBrr, X86::PADDBrm, 16 },
575 { X86::PADDDrr, X86::PADDDrm, 16 },
576 { X86::PADDQrr, X86::PADDQrm, 16 },
577 { X86::PADDSBrr, X86::PADDSBrm, 16 },
578 { X86::PADDSWrr, X86::PADDSWrm, 16 },
579 { X86::PADDWrr, X86::PADDWrm, 16 },
580 { X86::PANDNrr, X86::PANDNrm, 16 },
581 { X86::PANDrr, X86::PANDrm, 16 },
582 { X86::PAVGBrr, X86::PAVGBrm, 16 },
583 { X86::PAVGWrr, X86::PAVGWrm, 16 },
584 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
585 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
586 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
587 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
588 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
589 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
590 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
591 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
592 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
593 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
594 { X86::PMINSWrr, X86::PMINSWrm, 16 },
595 { X86::PMINUBrr, X86::PMINUBrm, 16 },
596 { X86::PMULDQrr, X86::PMULDQrm, 16 },
597 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
598 { X86::PMULHWrr, X86::PMULHWrm, 16 },
599 { X86::PMULLDrr, X86::PMULLDrm, 16 },
600 { X86::PMULLDrr_int, X86::PMULLDrm_int, 16 },
601 { X86::PMULLWrr, X86::PMULLWrm, 16 },
602 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
603 { X86::PORrr, X86::PORrm, 16 },
604 { X86::PSADBWrr, X86::PSADBWrm, 16 },
605 { X86::PSLLDrr, X86::PSLLDrm, 16 },
606 { X86::PSLLQrr, X86::PSLLQrm, 16 },
607 { X86::PSLLWrr, X86::PSLLWrm, 16 },
608 { X86::PSRADrr, X86::PSRADrm, 16 },
609 { X86::PSRAWrr, X86::PSRAWrm, 16 },
610 { X86::PSRLDrr, X86::PSRLDrm, 16 },
611 { X86::PSRLQrr, X86::PSRLQrm, 16 },
612 { X86::PSRLWrr, X86::PSRLWrm, 16 },
613 { X86::PSUBBrr, X86::PSUBBrm, 16 },
614 { X86::PSUBDrr, X86::PSUBDrm, 16 },
615 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
616 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
617 { X86::PSUBWrr, X86::PSUBWrm, 16 },
618 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
619 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
620 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
621 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
622 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
623 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
624 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
625 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
626 { X86::PXORrr, X86::PXORrm, 16 },
627 { X86::SBB32rr, X86::SBB32rm, 0 },
628 { X86::SBB64rr, X86::SBB64rm, 0 },
629 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
630 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
631 { X86::SUB16rr, X86::SUB16rm, 0 },
632 { X86::SUB32rr, X86::SUB32rm, 0 },
633 { X86::SUB64rr, X86::SUB64rm, 0 },
634 { X86::SUB8rr, X86::SUB8rm, 0 },
635 { X86::SUBPDrr, X86::SUBPDrm, 16 },
636 { X86::SUBPSrr, X86::SUBPSrm, 16 },
637 { X86::SUBSDrr, X86::SUBSDrm, 0 },
638 { X86::SUBSSrr, X86::SUBSSrm, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000639 // FIXME: TEST*rr -> swapped operand of TEST*mr.
Evan Chengf9b36f02009-07-15 06:10:07 +0000640 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
641 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
642 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
643 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
644 { X86::XOR16rr, X86::XOR16rm, 0 },
645 { X86::XOR32rr, X86::XOR32rm, 0 },
646 { X86::XOR64rr, X86::XOR64rm, 0 },
647 { X86::XOR8rr, X86::XOR8rm, 0 },
648 { X86::XORPDrr, X86::XORPDrm, 16 },
649 { X86::XORPSrr, X86::XORPSrm, 16 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000650 };
651
652 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
653 unsigned RegOp = OpTbl2[i][0];
654 unsigned MemOp = OpTbl2[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000655 unsigned Align = OpTbl2[i][2];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000656 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000657 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000658 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000659 // Index 2, folded load
660 unsigned AuxInfo = 2 | (1 << 4);
Owen Anderson43dbe052008-01-07 01:35:02 +0000661 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000662 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000663 AmbEntries.push_back(MemOp);
664 }
665
666 // Remove ambiguous entries.
667 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
Chris Lattner72614082002-10-25 22:55:53 +0000668}
669
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000670bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +0000671 unsigned &SrcReg, unsigned &DstReg,
672 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
Chris Lattner07f7cc32008-03-11 19:28:17 +0000673 switch (MI.getOpcode()) {
674 default:
675 return false;
676 case X86::MOV8rr:
Bill Wendling18247732009-04-17 22:40:38 +0000677 case X86::MOV8rr_NOREX:
Chris Lattner07f7cc32008-03-11 19:28:17 +0000678 case X86::MOV16rr:
679 case X86::MOV32rr:
680 case X86::MOV64rr:
Chris Lattner07f7cc32008-03-11 19:28:17 +0000681 case X86::MOVSSrr:
682 case X86::MOVSDrr:
Chris Lattner1d386772008-03-11 19:30:09 +0000683
684 // FP Stack register class copies
685 case X86::MOV_Fp3232: case X86::MOV_Fp6464: case X86::MOV_Fp8080:
686 case X86::MOV_Fp3264: case X86::MOV_Fp3280:
687 case X86::MOV_Fp6432: case X86::MOV_Fp8032:
688
Chris Lattner07f7cc32008-03-11 19:28:17 +0000689 case X86::FsMOVAPSrr:
690 case X86::FsMOVAPDrr:
691 case X86::MOVAPSrr:
692 case X86::MOVAPDrr:
Dan Gohman54462742009-01-09 02:40:34 +0000693 case X86::MOVDQArr:
Chris Lattner07f7cc32008-03-11 19:28:17 +0000694 case X86::MOVSS2PSrr:
695 case X86::MOVSD2PDrr:
696 case X86::MOVPS2SSrr:
697 case X86::MOVPD2SDrr:
Chris Lattner07f7cc32008-03-11 19:28:17 +0000698 case X86::MMX_MOVQ64rr:
699 assert(MI.getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +0000700 MI.getOperand(0).isReg() &&
701 MI.getOperand(1).isReg() &&
Chris Lattner07f7cc32008-03-11 19:28:17 +0000702 "invalid register-register move instruction");
Evan Cheng04ee5a12009-01-20 19:12:24 +0000703 SrcReg = MI.getOperand(1).getReg();
704 DstReg = MI.getOperand(0).getReg();
705 SrcSubIdx = MI.getOperand(1).getSubReg();
706 DstSubIdx = MI.getOperand(0).getSubReg();
Chris Lattner07f7cc32008-03-11 19:28:17 +0000707 return true;
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000708 }
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000709}
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +0000710
Dan Gohmancbad42c2008-11-18 19:49:32 +0000711unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner40839602006-02-02 20:12:32 +0000712 int &FrameIndex) const {
713 switch (MI->getOpcode()) {
714 default: break;
715 case X86::MOV8rm:
716 case X86::MOV16rm:
717 case X86::MOV32rm:
Evan Cheng25ab6902006-09-08 06:48:29 +0000718 case X86::MOV64rm:
Dale Johannesene377d4d2007-07-04 21:07:47 +0000719 case X86::LD_Fp64m:
Chris Lattner40839602006-02-02 20:12:32 +0000720 case X86::MOVSSrm:
721 case X86::MOVSDrm:
Chris Lattner993c8972006-04-18 16:44:51 +0000722 case X86::MOVAPSrm:
723 case X86::MOVAPDrm:
Dan Gohman54462742009-01-09 02:40:34 +0000724 case X86::MOVDQArm:
Bill Wendling823efee2007-04-03 06:00:37 +0000725 case X86::MMX_MOVD64rm:
726 case X86::MMX_MOVQ64rm:
Dan Gohmand735b802008-10-03 15:45:36 +0000727 if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() &&
728 MI->getOperand(3).isReg() && MI->getOperand(4).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000729 MI->getOperand(2).getImm() == 1 &&
Chris Lattner40839602006-02-02 20:12:32 +0000730 MI->getOperand(3).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000731 MI->getOperand(4).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000732 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000733 return MI->getOperand(0).getReg();
734 }
735 break;
736 }
737 return 0;
738}
739
Dan Gohmancbad42c2008-11-18 19:49:32 +0000740unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner40839602006-02-02 20:12:32 +0000741 int &FrameIndex) const {
742 switch (MI->getOpcode()) {
743 default: break;
744 case X86::MOV8mr:
745 case X86::MOV16mr:
746 case X86::MOV32mr:
Evan Cheng25ab6902006-09-08 06:48:29 +0000747 case X86::MOV64mr:
Dale Johannesene377d4d2007-07-04 21:07:47 +0000748 case X86::ST_FpP64m:
Chris Lattner40839602006-02-02 20:12:32 +0000749 case X86::MOVSSmr:
750 case X86::MOVSDmr:
Chris Lattner993c8972006-04-18 16:44:51 +0000751 case X86::MOVAPSmr:
752 case X86::MOVAPDmr:
Dan Gohman54462742009-01-09 02:40:34 +0000753 case X86::MOVDQAmr:
Bill Wendling823efee2007-04-03 06:00:37 +0000754 case X86::MMX_MOVD64mr:
755 case X86::MMX_MOVQ64mr:
Bill Wendling71bfd112007-04-03 23:48:32 +0000756 case X86::MMX_MOVNTQmr:
Dan Gohmand735b802008-10-03 15:45:36 +0000757 if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() &&
758 MI->getOperand(2).isReg() && MI->getOperand(3).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000759 MI->getOperand(1).getImm() == 1 &&
Chris Lattner1c07e722006-02-02 20:38:12 +0000760 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000761 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000762 FrameIndex = MI->getOperand(0).getIndex();
Rafael Espindolab449a682009-03-28 17:03:24 +0000763 return MI->getOperand(X86AddrNumOperands).getReg();
Chris Lattner40839602006-02-02 20:12:32 +0000764 }
765 break;
766 }
767 return 0;
768}
769
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000770/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
771/// X86::MOVPC32r.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000772static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000773 bool isPICBase = false;
774 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
775 E = MRI.def_end(); I != E; ++I) {
776 MachineInstr *DefMI = I.getOperand().getParent();
777 if (DefMI->getOpcode() != X86::MOVPC32r)
778 return false;
779 assert(!isPICBase && "More than one PIC base?");
780 isPICBase = true;
781 }
782 return isPICBase;
783}
Evan Cheng9d15abe2008-03-31 07:54:19 +0000784
Chris Lattner74d3f502009-06-27 04:38:55 +0000785/// CanRematLoadWithDispOperand - Return true if a load with the specified
786/// operand is a candidate for remat: for this to be true we need to know that
787/// the load will always return the same value, even if moved.
788static bool CanRematLoadWithDispOperand(const MachineOperand &MO,
789 X86TargetMachine &TM) {
790 // Loads from constant pool entries can be remat'd.
791 if (MO.isCPI()) return true;
792
793 // We can remat globals in some cases.
794 if (MO.isGlobal()) {
795 // If this is a load of a stub, not of the global, we can remat it. This
796 // access will always return the address of the global.
Chris Lattner3b6b36d2009-07-10 06:29:59 +0000797 if (isGlobalStubReference(MO.getTargetFlags()))
Chris Lattner74d3f502009-06-27 04:38:55 +0000798 return true;
799
800 // If the global itself is constant, we can remat the load.
801 if (GlobalVariable *GV = dyn_cast<GlobalVariable>(MO.getGlobal()))
802 if (GV->isConstant())
803 return true;
804 }
805 return false;
806}
Evan Chenge771ebd2008-03-27 01:41:09 +0000807
Bill Wendling9f8fea32008-05-12 20:54:26 +0000808bool
809X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI) const {
Dan Gohmanc101e952007-06-14 20:50:44 +0000810 switch (MI->getOpcode()) {
811 default: break;
Evan Chenge771ebd2008-03-27 01:41:09 +0000812 case X86::MOV8rm:
813 case X86::MOV16rm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000814 case X86::MOV32rm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000815 case X86::MOV64rm:
816 case X86::LD_Fp64m:
817 case X86::MOVSSrm:
818 case X86::MOVSDrm:
819 case X86::MOVAPSrm:
820 case X86::MOVAPDrm:
Dan Gohman54462742009-01-09 02:40:34 +0000821 case X86::MOVDQArm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000822 case X86::MMX_MOVD64rm:
823 case X86::MMX_MOVQ64rm: {
824 // Loads from constant pools are trivially rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000825 if (MI->getOperand(1).isReg() &&
826 MI->getOperand(2).isImm() &&
827 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Chris Lattner74d3f502009-06-27 04:38:55 +0000828 CanRematLoadWithDispOperand(MI->getOperand(4), TM)) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000829 unsigned BaseReg = MI->getOperand(1).getReg();
Chris Lattner18c59872009-06-27 04:16:01 +0000830 if (BaseReg == 0 || BaseReg == X86::RIP)
Evan Chenge771ebd2008-03-27 01:41:09 +0000831 return true;
832 // Allow re-materialization of PIC load.
Dan Gohmand735b802008-10-03 15:45:36 +0000833 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengffe2eb02008-04-01 23:26:12 +0000834 return false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000835 const MachineFunction &MF = *MI->getParent()->getParent();
836 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge771ebd2008-03-27 01:41:09 +0000837 bool isPICBase = false;
838 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
839 E = MRI.def_end(); I != E; ++I) {
840 MachineInstr *DefMI = I.getOperand().getParent();
841 if (DefMI->getOpcode() != X86::MOVPC32r)
842 return false;
843 assert(!isPICBase && "More than one PIC base?");
844 isPICBase = true;
845 }
846 return isPICBase;
847 }
848 return false;
Evan Chengd8850a52008-02-22 09:25:47 +0000849 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000850
851 case X86::LEA32r:
852 case X86::LEA64r: {
Dan Gohmand735b802008-10-03 15:45:36 +0000853 if (MI->getOperand(2).isImm() &&
854 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
855 !MI->getOperand(4).isReg()) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000856 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000857 if (!MI->getOperand(1).isReg())
Dan Gohman83ccd142008-09-26 21:30:20 +0000858 return true;
Evan Chenge771ebd2008-03-27 01:41:09 +0000859 unsigned BaseReg = MI->getOperand(1).getReg();
860 if (BaseReg == 0)
861 return true;
862 // Allow re-materialization of lea PICBase + x.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000863 const MachineFunction &MF = *MI->getParent()->getParent();
864 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000865 return regIsPICBase(BaseReg, MRI);
Evan Chenge771ebd2008-03-27 01:41:09 +0000866 }
867 return false;
868 }
Dan Gohmanc101e952007-06-14 20:50:44 +0000869 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000870
Dan Gohmand45eddd2007-06-26 00:48:07 +0000871 // All other instructions marked M_REMATERIALIZABLE are always trivially
872 // rematerializable.
873 return true;
Dan Gohmanc101e952007-06-14 20:50:44 +0000874}
875
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000876/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
877/// would clobber the EFLAGS condition register. Note the result may be
878/// conservative. If it cannot definitely determine the safety after visiting
879/// two instructions it assumes it's not safe.
880static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
881 MachineBasicBlock::iterator I) {
Dan Gohman3afda6e2008-10-21 03:24:31 +0000882 // It's always safe to clobber EFLAGS at the end of a block.
883 if (I == MBB.end())
884 return true;
885
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000886 // For compile time consideration, if we are not able to determine the
887 // safety after visiting 2 instructions, we will assume it's not safe.
888 for (unsigned i = 0; i < 2; ++i) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000889 bool SeenDef = false;
890 for (unsigned j = 0, e = I->getNumOperands(); j != e; ++j) {
891 MachineOperand &MO = I->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +0000892 if (!MO.isReg())
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000893 continue;
894 if (MO.getReg() == X86::EFLAGS) {
895 if (MO.isUse())
896 return false;
897 SeenDef = true;
898 }
899 }
900
901 if (SeenDef)
902 // This instruction defines EFLAGS, no need to look any further.
903 return true;
904 ++I;
Dan Gohman3afda6e2008-10-21 03:24:31 +0000905
906 // If we make it to the end of the block, it's safe to clobber EFLAGS.
907 if (I == MBB.end())
908 return true;
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000909 }
910
911 // Conservative answer.
912 return false;
913}
914
Evan Chengca1267c2008-03-31 20:40:39 +0000915void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
916 MachineBasicBlock::iterator I,
Evan Cheng37844532009-07-16 09:20:10 +0000917 unsigned DestReg, unsigned SubIdx,
Evan Chengca1267c2008-03-31 20:40:39 +0000918 const MachineInstr *Orig) const {
Bill Wendlingfbef3102009-02-11 21:51:19 +0000919 DebugLoc DL = DebugLoc::getUnknownLoc();
920 if (I != MBB.end()) DL = I->getDebugLoc();
921
Evan Cheng03eb3882008-04-16 23:44:44 +0000922 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
923 DestReg = RI.getSubReg(DestReg, SubIdx);
924 SubIdx = 0;
925 }
926
Evan Chengca1267c2008-03-31 20:40:39 +0000927 // MOV32r0 etc. are implemented with xor which clobbers condition code.
928 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng37844532009-07-16 09:20:10 +0000929 bool Clone = true;
930 unsigned Opc = Orig->getOpcode();
931 switch (Opc) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000932 default: break;
Evan Chengca1267c2008-03-31 20:40:39 +0000933 case X86::MOV8r0:
Evan Chengca1267c2008-03-31 20:40:39 +0000934 case X86::MOV16r0:
Chris Lattner9ac75422009-07-14 20:19:57 +0000935 case X86::MOV32r0: {
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000936 if (!isSafeToClobberEFLAGS(MBB, I)) {
Evan Cheng37844532009-07-16 09:20:10 +0000937 switch (Opc) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000938 default: break;
939 case X86::MOV8r0: Opc = X86::MOV8ri; break;
940 case X86::MOV16r0: Opc = X86::MOV16ri; break;
941 case X86::MOV32r0: Opc = X86::MOV32ri; break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000942 }
Evan Cheng37844532009-07-16 09:20:10 +0000943 Clone = false;
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000944 }
Evan Chengca1267c2008-03-31 20:40:39 +0000945 break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000946 }
947 }
948
Evan Cheng37844532009-07-16 09:20:10 +0000949 if (Clone) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000950 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +0000951 MI->getOperand(0).setReg(DestReg);
952 MBB.insert(I, MI);
Evan Cheng37844532009-07-16 09:20:10 +0000953 } else {
954 BuildMI(MBB, I, DL, get(Opc), DestReg).addImm(0);
Evan Chengca1267c2008-03-31 20:40:39 +0000955 }
Evan Cheng03eb3882008-04-16 23:44:44 +0000956
Evan Cheng37844532009-07-16 09:20:10 +0000957 MachineInstr *NewMI = prior(I);
958 NewMI->getOperand(0).setSubReg(SubIdx);
Evan Chengca1267c2008-03-31 20:40:39 +0000959}
960
Chris Lattnera22edc82008-01-10 23:08:24 +0000961/// isInvariantLoad - Return true if the specified instruction (which is marked
962/// mayLoad) is loading from a location whose value is invariant across the
963/// function. For example, loading a value from the constant pool or from
964/// from the argument area of a function if it does not change. This should
965/// only return true of *all* loads the instruction does are invariant (if it
966/// does multiple loads).
Dan Gohmancbad42c2008-11-18 19:49:32 +0000967bool X86InstrInfo::isInvariantLoad(const MachineInstr *MI) const {
Chris Lattner828bb6c2008-01-12 00:35:08 +0000968 // This code cares about loads from three cases: constant pool entries,
969 // invariant argument slots, and global stubs. In order to handle these cases
970 // for all of the myriad of X86 instructions, we just scan for a CP/FI/GV
Chris Lattner144ad582008-01-12 00:53:16 +0000971 // operand and base our analysis on it. This is safe because the address of
Chris Lattner828bb6c2008-01-12 00:35:08 +0000972 // none of these three cases is ever used as anything other than a load base
973 // and X86 doesn't have any instructions that load from multiple places.
974
975 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
976 const MachineOperand &MO = MI->getOperand(i);
Chris Lattnera22edc82008-01-10 23:08:24 +0000977 // Loads from constant pools are trivially invariant.
Dan Gohmand735b802008-10-03 15:45:36 +0000978 if (MO.isCPI())
Chris Lattner3b5a2212008-01-05 05:28:30 +0000979 return true;
Evan Cheng9d15abe2008-03-31 07:54:19 +0000980
Dan Gohmand735b802008-10-03 15:45:36 +0000981 if (MO.isGlobal())
Chris Lattner3b6b36d2009-07-10 06:29:59 +0000982 return isGlobalStubReference(MO.getTargetFlags());
Chris Lattner828bb6c2008-01-12 00:35:08 +0000983
984 // If this is a load from an invariant stack slot, the load is a constant.
Dan Gohmand735b802008-10-03 15:45:36 +0000985 if (MO.isFI()) {
Chris Lattner828bb6c2008-01-12 00:35:08 +0000986 const MachineFrameInfo &MFI =
987 *MI->getParent()->getParent()->getFrameInfo();
988 int Idx = MO.getIndex();
Chris Lattner87943902008-01-10 04:16:31 +0000989 return MFI.isFixedObjectIndex(Idx) && MFI.isImmutableObjectIndex(Idx);
990 }
Bill Wendling627c00b2007-12-17 23:07:56 +0000991 }
Chris Lattner828bb6c2008-01-12 00:35:08 +0000992
Chris Lattnera22edc82008-01-10 23:08:24 +0000993 // All other instances of these instructions are presumed to have other
994 // issues.
Chris Lattnera83b34b2008-01-05 05:26:26 +0000995 return false;
Bill Wendling627c00b2007-12-17 23:07:56 +0000996}
997
Evan Cheng3f411c72007-10-05 08:04:01 +0000998/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
999/// is not marked dead.
1000static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Cheng3f411c72007-10-05 08:04:01 +00001001 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1002 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001003 if (MO.isReg() && MO.isDef() &&
Evan Cheng3f411c72007-10-05 08:04:01 +00001004 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1005 return true;
1006 }
1007 }
1008 return false;
1009}
1010
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001011/// convertToThreeAddress - This method must be implemented by targets that
1012/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1013/// may be able to convert a two-address instruction into a true
1014/// three-address instruction on demand. This allows the X86 target (for
1015/// example) to convert ADD and SHL instructions into LEA instructions if they
1016/// would require register copies due to two-addressness.
1017///
1018/// This method returns a null pointer if the transformation cannot be
1019/// performed, otherwise it returns the new instruction.
1020///
Evan Cheng258ff672006-12-01 21:52:41 +00001021MachineInstr *
1022X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1023 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +00001024 LiveVariables *LV) const {
Evan Cheng258ff672006-12-01 21:52:41 +00001025 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001026 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001027 // All instructions input are two-addr instructions. Get the known operands.
1028 unsigned Dest = MI->getOperand(0).getReg();
1029 unsigned Src = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +00001030 bool isDead = MI->getOperand(0).isDead();
1031 bool isKill = MI->getOperand(1).isKill();
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001032
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001033 MachineInstr *NewMI = NULL;
Evan Cheng258ff672006-12-01 21:52:41 +00001034 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001035 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Cheng258ff672006-12-01 21:52:41 +00001036 bool DisableLEA16 = true;
1037
Evan Cheng559dc462007-10-05 20:34:26 +00001038 unsigned MIOpc = MI->getOpcode();
1039 switch (MIOpc) {
Evan Chengccba76b2006-05-30 20:26:50 +00001040 case X86::SHUFPSrri: {
1041 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001042 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1043
Evan Chengaa3c1412006-05-30 21:45:53 +00001044 unsigned B = MI->getOperand(1).getReg();
1045 unsigned C = MI->getOperand(2).getReg();
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001046 if (B != C) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001047 unsigned A = MI->getOperand(0).getReg();
1048 unsigned M = MI->getOperand(3).getImm();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001049 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
Bill Wendling587daed2009-05-13 21:33:08 +00001050 .addReg(A, RegState::Define | getDeadRegState(isDead))
1051 .addReg(B, getKillRegState(isKill)).addImm(M);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001052 break;
1053 }
Chris Lattner995f5502007-03-28 18:12:31 +00001054 case X86::SHL64ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001055 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattner995f5502007-03-28 18:12:31 +00001056 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1057 // the flags produced by a shift yet, so this is safe.
Chris Lattner995f5502007-03-28 18:12:31 +00001058 unsigned ShAmt = MI->getOperand(2).getImm();
1059 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001060
Bill Wendlingfbef3102009-02-11 21:51:19 +00001061 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendling587daed2009-05-13 21:33:08 +00001062 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1063 .addReg(0).addImm(1 << ShAmt)
1064 .addReg(Src, getKillRegState(isKill))
1065 .addImm(0);
Chris Lattner995f5502007-03-28 18:12:31 +00001066 break;
1067 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001068 case X86::SHL32ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001069 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001070 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1071 // the flags produced by a shift yet, so this is safe.
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001072 unsigned ShAmt = MI->getOperand(2).getImm();
1073 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001074
Chris Lattnerf2177b82007-03-28 00:58:40 +00001075 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit() ?
1076 X86::LEA64_32r : X86::LEA32r;
Bill Wendlingfbef3102009-02-11 21:51:19 +00001077 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001078 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001079 .addReg(0).addImm(1 << ShAmt)
Bill Wendling587daed2009-05-13 21:33:08 +00001080 .addReg(Src, getKillRegState(isKill)).addImm(0);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001081 break;
1082 }
1083 case X86::SHL16ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001084 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng61d9c862007-09-06 00:14:41 +00001085 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1086 // the flags produced by a shift yet, so this is safe.
Evan Cheng61d9c862007-09-06 00:14:41 +00001087 unsigned ShAmt = MI->getOperand(2).getImm();
1088 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001089
Christopher Lambb8133712007-08-10 21:18:25 +00001090 if (DisableLEA16) {
1091 // If 16-bit LEA is disabled, use 32-bit LEA via subregisters.
Chris Lattner84bc5422007-12-31 04:13:23 +00001092 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
Evan Cheng61d9c862007-09-06 00:14:41 +00001093 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1094 ? X86::LEA64_32r : X86::LEA32r;
Chris Lattner84bc5422007-12-31 04:13:23 +00001095 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1096 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
Evan Cheng4499e492008-03-10 19:31:26 +00001097
Christopher Lamb1bc10082008-03-11 10:27:36 +00001098 // Build and insert into an implicit UNDEF value. This is OK because
1099 // well be shifting and then extracting the lower 16-bits.
Bill Wendlingfbef3102009-02-11 21:51:19 +00001100 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1101 MachineInstr *InsMI =
1102 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg)
Bill Wendling587daed2009-05-13 21:33:08 +00001103 .addReg(leaInReg)
1104 .addReg(Src, getKillRegState(isKill))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001105 .addImm(X86::SUBREG_16BIT);
Christopher Lambc9298232008-03-16 03:12:01 +00001106
Bill Wendlingfbef3102009-02-11 21:51:19 +00001107 NewMI = BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(Opc), leaOutReg)
1108 .addReg(0).addImm(1 << ShAmt)
Bill Wendling587daed2009-05-13 21:33:08 +00001109 .addReg(leaInReg, RegState::Kill)
1110 .addImm(0);
Christopher Lambb8133712007-08-10 21:18:25 +00001111
Bill Wendlingfbef3102009-02-11 21:51:19 +00001112 MachineInstr *ExtMI =
1113 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::EXTRACT_SUBREG))
Bill Wendling587daed2009-05-13 21:33:08 +00001114 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1115 .addReg(leaOutReg, RegState::Kill)
1116 .addImm(X86::SUBREG_16BIT);
Bill Wendlingfbef3102009-02-11 21:51:19 +00001117
Owen Andersonf660c172008-07-02 23:41:07 +00001118 if (LV) {
Evan Cheng9f1c8312008-07-03 09:09:37 +00001119 // Update live variables
1120 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1121 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1122 if (isKill)
1123 LV->replaceKillInstruction(Src, MI, InsMI);
1124 if (isDead)
1125 LV->replaceKillInstruction(Dest, MI, ExtMI);
Owen Andersonf660c172008-07-02 23:41:07 +00001126 }
Evan Cheng9f1c8312008-07-03 09:09:37 +00001127 return ExtMI;
Christopher Lambb8133712007-08-10 21:18:25 +00001128 } else {
Bill Wendlingfbef3102009-02-11 21:51:19 +00001129 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001130 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001131 .addReg(0).addImm(1 << ShAmt)
Bill Wendling587daed2009-05-13 21:33:08 +00001132 .addReg(Src, getKillRegState(isKill))
1133 .addImm(0);
Christopher Lambb8133712007-08-10 21:18:25 +00001134 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001135 break;
Evan Chengccba76b2006-05-30 20:26:50 +00001136 }
Evan Cheng559dc462007-10-05 20:34:26 +00001137 default: {
1138 // The following opcodes also sets the condition code register(s). Only
1139 // convert them to equivalent lea if the condition code register def's
1140 // are dead!
1141 if (hasLiveCondCodeDef(MI))
1142 return 0;
Evan Chengccba76b2006-05-30 20:26:50 +00001143
Evan Chengb76143c2007-10-09 07:14:53 +00001144 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng559dc462007-10-05 20:34:26 +00001145 switch (MIOpc) {
1146 default: return 0;
1147 case X86::INC64r:
Dan Gohmancca29832009-01-06 23:34:46 +00001148 case X86::INC32r:
1149 case X86::INC64_32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001150 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001151 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1152 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindola094fad32009-04-08 21:14:34 +00001153 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001154 .addReg(Dest, RegState::Define |
1155 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001156 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001157 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001158 }
Evan Cheng559dc462007-10-05 20:34:26 +00001159 case X86::INC16r:
1160 case X86::INC64_16r:
1161 if (DisableLEA16) return 0;
1162 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendlingfbef3102009-02-11 21:51:19 +00001163 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001164 .addReg(Dest, RegState::Define |
1165 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001166 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001167 break;
1168 case X86::DEC64r:
Dan Gohmancca29832009-01-06 23:34:46 +00001169 case X86::DEC32r:
1170 case X86::DEC64_32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001171 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001172 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1173 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindola094fad32009-04-08 21:14:34 +00001174 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001175 .addReg(Dest, RegState::Define |
1176 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001177 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001178 break;
1179 }
1180 case X86::DEC16r:
1181 case X86::DEC64_16r:
1182 if (DisableLEA16) return 0;
1183 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendlingfbef3102009-02-11 21:51:19 +00001184 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001185 .addReg(Dest, RegState::Define |
1186 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001187 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001188 break;
1189 case X86::ADD64rr:
1190 case X86::ADD32rr: {
1191 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001192 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1193 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng9f1c8312008-07-03 09:09:37 +00001194 unsigned Src2 = MI->getOperand(2).getReg();
1195 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001196 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001197 .addReg(Dest, RegState::Define |
1198 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001199 Src, isKill, Src2, isKill2);
1200 if (LV && isKill2)
1201 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001202 break;
1203 }
Evan Cheng9f1c8312008-07-03 09:09:37 +00001204 case X86::ADD16rr: {
Evan Cheng559dc462007-10-05 20:34:26 +00001205 if (DisableLEA16) return 0;
1206 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng9f1c8312008-07-03 09:09:37 +00001207 unsigned Src2 = MI->getOperand(2).getReg();
1208 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001209 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001210 .addReg(Dest, RegState::Define |
1211 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001212 Src, isKill, Src2, isKill2);
1213 if (LV && isKill2)
1214 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001215 break;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001216 }
Evan Cheng559dc462007-10-05 20:34:26 +00001217 case X86::ADD64ri32:
1218 case X86::ADD64ri8:
1219 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmand735b802008-10-03 15:45:36 +00001220 if (MI->getOperand(2).isImm())
Rafael Espindola094fad32009-04-08 21:14:34 +00001221 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendling587daed2009-05-13 21:33:08 +00001222 .addReg(Dest, RegState::Define |
1223 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001224 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001225 break;
1226 case X86::ADD32ri:
1227 case X86::ADD32ri8:
1228 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmand735b802008-10-03 15:45:36 +00001229 if (MI->getOperand(2).isImm()) {
Evan Chengb76143c2007-10-09 07:14:53 +00001230 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Rafael Espindola094fad32009-04-08 21:14:34 +00001231 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001232 .addReg(Dest, RegState::Define |
1233 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001234 Src, isKill, MI->getOperand(2).getImm());
Evan Chengb76143c2007-10-09 07:14:53 +00001235 }
Evan Cheng559dc462007-10-05 20:34:26 +00001236 break;
1237 case X86::ADD16ri:
1238 case X86::ADD16ri8:
1239 if (DisableLEA16) return 0;
1240 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmand735b802008-10-03 15:45:36 +00001241 if (MI->getOperand(2).isImm())
Bill Wendlingfbef3102009-02-11 21:51:19 +00001242 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001243 .addReg(Dest, RegState::Define |
1244 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001245 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001246 break;
1247 case X86::SHL16ri:
1248 if (DisableLEA16) return 0;
1249 case X86::SHL32ri:
1250 case X86::SHL64ri: {
Dan Gohmand735b802008-10-03 15:45:36 +00001251 assert(MI->getNumOperands() >= 3 && MI->getOperand(2).isImm() &&
Evan Cheng559dc462007-10-05 20:34:26 +00001252 "Unknown shl instruction!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +00001253 unsigned ShAmt = MI->getOperand(2).getImm();
Evan Cheng559dc462007-10-05 20:34:26 +00001254 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
1255 X86AddressMode AM;
1256 AM.Scale = 1 << ShAmt;
1257 AM.IndexReg = Src;
1258 unsigned Opc = MIOpc == X86::SHL64ri ? X86::LEA64r
Evan Chengb76143c2007-10-09 07:14:53 +00001259 : (MIOpc == X86::SHL32ri
1260 ? (is64Bit ? X86::LEA64_32r : X86::LEA32r) : X86::LEA16r);
Bill Wendlingfbef3102009-02-11 21:51:19 +00001261 NewMI = addFullAddress(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001262 .addReg(Dest, RegState::Define |
1263 getDeadRegState(isDead)), AM);
Evan Cheng9f1c8312008-07-03 09:09:37 +00001264 if (isKill)
1265 NewMI->getOperand(3).setIsKill(true);
Evan Cheng559dc462007-10-05 20:34:26 +00001266 }
1267 break;
1268 }
1269 }
1270 }
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001271 }
1272
Evan Cheng15246732008-02-07 08:29:53 +00001273 if (!NewMI) return 0;
1274
Evan Cheng9f1c8312008-07-03 09:09:37 +00001275 if (LV) { // Update live variables
1276 if (isKill)
1277 LV->replaceKillInstruction(Src, MI, NewMI);
1278 if (isDead)
1279 LV->replaceKillInstruction(Dest, MI, NewMI);
1280 }
1281
Evan Cheng559dc462007-10-05 20:34:26 +00001282 MFI->insert(MBBI, NewMI); // Insert the new inst
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001283 return NewMI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001284}
1285
Chris Lattner41e431b2005-01-19 07:11:01 +00001286/// commuteInstruction - We have a few instructions that must be hacked on to
1287/// commute them.
1288///
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001289MachineInstr *
1290X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Chris Lattner41e431b2005-01-19 07:11:01 +00001291 switch (MI->getOpcode()) {
Chris Lattner0df53d22005-01-19 07:31:24 +00001292 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1293 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner41e431b2005-01-19 07:11:01 +00001294 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohmane47f1f92007-09-14 23:17:45 +00001295 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1296 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1297 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Chris Lattner0df53d22005-01-19 07:31:24 +00001298 unsigned Opc;
1299 unsigned Size;
1300 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001301 default: llvm_unreachable("Unreachable!");
Chris Lattner0df53d22005-01-19 07:31:24 +00001302 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1303 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1304 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1305 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohmane47f1f92007-09-14 23:17:45 +00001306 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1307 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Chris Lattner0df53d22005-01-19 07:31:24 +00001308 }
Chris Lattner9a1ceae2007-12-30 20:49:49 +00001309 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohman74feef22008-10-17 01:23:35 +00001310 if (NewMI) {
1311 MachineFunction &MF = *MI->getParent()->getParent();
1312 MI = MF.CloneMachineInstr(MI);
1313 NewMI = false;
Evan Chenga4d16a12008-02-13 02:46:49 +00001314 }
Dan Gohman74feef22008-10-17 01:23:35 +00001315 MI->setDesc(get(Opc));
1316 MI->getOperand(3).setImm(Size-Amt);
1317 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001318 }
Evan Cheng7ad42d92007-10-05 23:13:21 +00001319 case X86::CMOVB16rr:
1320 case X86::CMOVB32rr:
1321 case X86::CMOVB64rr:
1322 case X86::CMOVAE16rr:
1323 case X86::CMOVAE32rr:
1324 case X86::CMOVAE64rr:
1325 case X86::CMOVE16rr:
1326 case X86::CMOVE32rr:
1327 case X86::CMOVE64rr:
1328 case X86::CMOVNE16rr:
1329 case X86::CMOVNE32rr:
1330 case X86::CMOVNE64rr:
1331 case X86::CMOVBE16rr:
1332 case X86::CMOVBE32rr:
1333 case X86::CMOVBE64rr:
1334 case X86::CMOVA16rr:
1335 case X86::CMOVA32rr:
1336 case X86::CMOVA64rr:
1337 case X86::CMOVL16rr:
1338 case X86::CMOVL32rr:
1339 case X86::CMOVL64rr:
1340 case X86::CMOVGE16rr:
1341 case X86::CMOVGE32rr:
1342 case X86::CMOVGE64rr:
1343 case X86::CMOVLE16rr:
1344 case X86::CMOVLE32rr:
1345 case X86::CMOVLE64rr:
1346 case X86::CMOVG16rr:
1347 case X86::CMOVG32rr:
1348 case X86::CMOVG64rr:
1349 case X86::CMOVS16rr:
1350 case X86::CMOVS32rr:
1351 case X86::CMOVS64rr:
1352 case X86::CMOVNS16rr:
1353 case X86::CMOVNS32rr:
1354 case X86::CMOVNS64rr:
1355 case X86::CMOVP16rr:
1356 case X86::CMOVP32rr:
1357 case X86::CMOVP64rr:
1358 case X86::CMOVNP16rr:
1359 case X86::CMOVNP32rr:
Dan Gohman305fceb2009-01-07 00:35:10 +00001360 case X86::CMOVNP64rr:
1361 case X86::CMOVO16rr:
1362 case X86::CMOVO32rr:
1363 case X86::CMOVO64rr:
1364 case X86::CMOVNO16rr:
1365 case X86::CMOVNO32rr:
1366 case X86::CMOVNO64rr: {
Evan Cheng7ad42d92007-10-05 23:13:21 +00001367 unsigned Opc = 0;
1368 switch (MI->getOpcode()) {
1369 default: break;
1370 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1371 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1372 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1373 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1374 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1375 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1376 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1377 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1378 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1379 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1380 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1381 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1382 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1383 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1384 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1385 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1386 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1387 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1388 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1389 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1390 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1391 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1392 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1393 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1394 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1395 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1396 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1397 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1398 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1399 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1400 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1401 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001402 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001403 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1404 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1405 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1406 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1407 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001408 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001409 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1410 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1411 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman305fceb2009-01-07 00:35:10 +00001412 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1413 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001414 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman305fceb2009-01-07 00:35:10 +00001415 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1416 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1417 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001418 }
Dan Gohman74feef22008-10-17 01:23:35 +00001419 if (NewMI) {
1420 MachineFunction &MF = *MI->getParent()->getParent();
1421 MI = MF.CloneMachineInstr(MI);
1422 NewMI = false;
1423 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00001424 MI->setDesc(get(Opc));
Evan Cheng7ad42d92007-10-05 23:13:21 +00001425 // Fallthrough intended.
1426 }
Chris Lattner41e431b2005-01-19 07:11:01 +00001427 default:
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001428 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001429 }
1430}
1431
Chris Lattner7fbe9722006-10-20 17:42:20 +00001432static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1433 switch (BrOpc) {
1434 default: return X86::COND_INVALID;
1435 case X86::JE: return X86::COND_E;
1436 case X86::JNE: return X86::COND_NE;
1437 case X86::JL: return X86::COND_L;
1438 case X86::JLE: return X86::COND_LE;
1439 case X86::JG: return X86::COND_G;
1440 case X86::JGE: return X86::COND_GE;
1441 case X86::JB: return X86::COND_B;
1442 case X86::JBE: return X86::COND_BE;
1443 case X86::JA: return X86::COND_A;
1444 case X86::JAE: return X86::COND_AE;
1445 case X86::JS: return X86::COND_S;
1446 case X86::JNS: return X86::COND_NS;
1447 case X86::JP: return X86::COND_P;
1448 case X86::JNP: return X86::COND_NP;
1449 case X86::JO: return X86::COND_O;
1450 case X86::JNO: return X86::COND_NO;
1451 }
1452}
1453
1454unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1455 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001456 default: llvm_unreachable("Illegal condition code!");
Evan Chenge5f62042007-09-29 00:00:36 +00001457 case X86::COND_E: return X86::JE;
1458 case X86::COND_NE: return X86::JNE;
1459 case X86::COND_L: return X86::JL;
1460 case X86::COND_LE: return X86::JLE;
1461 case X86::COND_G: return X86::JG;
1462 case X86::COND_GE: return X86::JGE;
1463 case X86::COND_B: return X86::JB;
1464 case X86::COND_BE: return X86::JBE;
1465 case X86::COND_A: return X86::JA;
1466 case X86::COND_AE: return X86::JAE;
1467 case X86::COND_S: return X86::JS;
1468 case X86::COND_NS: return X86::JNS;
1469 case X86::COND_P: return X86::JP;
1470 case X86::COND_NP: return X86::JNP;
1471 case X86::COND_O: return X86::JO;
1472 case X86::COND_NO: return X86::JNO;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001473 }
1474}
1475
Chris Lattner9cd68752006-10-21 05:52:40 +00001476/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1477/// e.g. turning COND_E to COND_NE.
1478X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1479 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001480 default: llvm_unreachable("Illegal condition code!");
Chris Lattner9cd68752006-10-21 05:52:40 +00001481 case X86::COND_E: return X86::COND_NE;
1482 case X86::COND_NE: return X86::COND_E;
1483 case X86::COND_L: return X86::COND_GE;
1484 case X86::COND_LE: return X86::COND_G;
1485 case X86::COND_G: return X86::COND_LE;
1486 case X86::COND_GE: return X86::COND_L;
1487 case X86::COND_B: return X86::COND_AE;
1488 case X86::COND_BE: return X86::COND_A;
1489 case X86::COND_A: return X86::COND_BE;
1490 case X86::COND_AE: return X86::COND_B;
1491 case X86::COND_S: return X86::COND_NS;
1492 case X86::COND_NS: return X86::COND_S;
1493 case X86::COND_P: return X86::COND_NP;
1494 case X86::COND_NP: return X86::COND_P;
1495 case X86::COND_O: return X86::COND_NO;
1496 case X86::COND_NO: return X86::COND_O;
1497 }
1498}
1499
Dale Johannesen318093b2007-06-14 22:03:45 +00001500bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner749c6f62008-01-07 07:27:27 +00001501 const TargetInstrDesc &TID = MI->getDesc();
1502 if (!TID.isTerminator()) return false;
Chris Lattner69244302008-01-07 01:56:04 +00001503
1504 // Conditional branch is a special case.
Chris Lattner749c6f62008-01-07 07:27:27 +00001505 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner69244302008-01-07 01:56:04 +00001506 return true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001507 if (!TID.isPredicable())
Chris Lattner69244302008-01-07 01:56:04 +00001508 return true;
1509 return !isPredicated(MI);
Dale Johannesen318093b2007-06-14 22:03:45 +00001510}
Chris Lattner9cd68752006-10-21 05:52:40 +00001511
Evan Cheng85dce6c2007-07-26 17:32:14 +00001512// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
1513static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
1514 const X86InstrInfo &TII) {
1515 if (MI->getOpcode() == X86::FP_REG_KILL)
1516 return false;
1517 return TII.isUnpredicatedTerminator(MI);
1518}
1519
Chris Lattner7fbe9722006-10-20 17:42:20 +00001520bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1521 MachineBasicBlock *&TBB,
1522 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +00001523 SmallVectorImpl<MachineOperand> &Cond,
1524 bool AllowModify) const {
Dan Gohman279c22e2008-10-21 03:29:32 +00001525 // Start from the bottom of the block and work up, examining the
1526 // terminator instructions.
Chris Lattner7fbe9722006-10-20 17:42:20 +00001527 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001528 while (I != MBB.begin()) {
1529 --I;
1530 // Working from the bottom, when we see a non-terminator
1531 // instruction, we're done.
1532 if (!isBrAnalysisUnpredicatedTerminator(I, *this))
1533 break;
1534 // A terminator that isn't a branch can't easily be handled
1535 // by this analysis.
1536 if (!I->getDesc().isBranch())
Chris Lattner7fbe9722006-10-20 17:42:20 +00001537 return true;
Dan Gohman279c22e2008-10-21 03:29:32 +00001538 // Handle unconditional branches.
1539 if (I->getOpcode() == X86::JMP) {
Evan Chengdc54d312009-02-09 07:14:22 +00001540 if (!AllowModify) {
1541 TBB = I->getOperand(0).getMBB();
Evan Cheng45e00102009-05-08 06:34:09 +00001542 continue;
Evan Chengdc54d312009-02-09 07:14:22 +00001543 }
1544
Dan Gohman279c22e2008-10-21 03:29:32 +00001545 // If the block has any instructions after a JMP, delete them.
1546 while (next(I) != MBB.end())
1547 next(I)->eraseFromParent();
1548 Cond.clear();
1549 FBB = 0;
1550 // Delete the JMP if it's equivalent to a fall-through.
1551 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1552 TBB = 0;
1553 I->eraseFromParent();
1554 I = MBB.end();
1555 continue;
1556 }
1557 // TBB is used to indicate the unconditinal destination.
1558 TBB = I->getOperand(0).getMBB();
1559 continue;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001560 }
Dan Gohman279c22e2008-10-21 03:29:32 +00001561 // Handle conditional branches.
1562 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Chris Lattner7fbe9722006-10-20 17:42:20 +00001563 if (BranchCode == X86::COND_INVALID)
1564 return true; // Can't handle indirect branch.
Dan Gohman279c22e2008-10-21 03:29:32 +00001565 // Working from the bottom, handle the first conditional branch.
1566 if (Cond.empty()) {
1567 FBB = TBB;
1568 TBB = I->getOperand(0).getMBB();
1569 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1570 continue;
1571 }
1572 // Handle subsequent conditional branches. Only handle the case
1573 // where all conditional branches branch to the same destination
1574 // and their condition opcodes fit one of the special
1575 // multi-branch idioms.
1576 assert(Cond.size() == 1);
1577 assert(TBB);
1578 // Only handle the case where all conditional branches branch to
1579 // the same destination.
1580 if (TBB != I->getOperand(0).getMBB())
1581 return true;
1582 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
1583 // If the conditions are the same, we can leave them alone.
1584 if (OldBranchCode == BranchCode)
1585 continue;
1586 // If they differ, see if they fit one of the known patterns.
1587 // Theoretically we could handle more patterns here, but
1588 // we shouldn't expect to see them if instruction selection
1589 // has done a reasonable job.
1590 if ((OldBranchCode == X86::COND_NP &&
1591 BranchCode == X86::COND_E) ||
1592 (OldBranchCode == X86::COND_E &&
1593 BranchCode == X86::COND_NP))
1594 BranchCode = X86::COND_NP_OR_E;
1595 else if ((OldBranchCode == X86::COND_P &&
1596 BranchCode == X86::COND_NE) ||
1597 (OldBranchCode == X86::COND_NE &&
1598 BranchCode == X86::COND_P))
1599 BranchCode = X86::COND_NE_OR_P;
1600 else
1601 return true;
1602 // Update the MachineOperand.
1603 Cond[0].setImm(BranchCode);
Chris Lattner6ce64432006-10-30 22:27:23 +00001604 }
Chris Lattner7fbe9722006-10-20 17:42:20 +00001605
Dan Gohman279c22e2008-10-21 03:29:32 +00001606 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001607}
1608
Evan Cheng6ae36262007-05-18 00:18:17 +00001609unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001610 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001611 unsigned Count = 0;
1612
1613 while (I != MBB.begin()) {
1614 --I;
1615 if (I->getOpcode() != X86::JMP &&
1616 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1617 break;
1618 // Remove the branch.
1619 I->eraseFromParent();
1620 I = MBB.end();
1621 ++Count;
1622 }
Chris Lattner7fbe9722006-10-20 17:42:20 +00001623
Dan Gohman279c22e2008-10-21 03:29:32 +00001624 return Count;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001625}
1626
Evan Cheng6ae36262007-05-18 00:18:17 +00001627unsigned
1628X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1629 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +00001630 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001631 // FIXME this should probably have a DebugLoc operand
1632 DebugLoc dl = DebugLoc::getUnknownLoc();
Chris Lattner7fbe9722006-10-20 17:42:20 +00001633 // Shouldn't be a fall through.
1634 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner34a84ac2006-10-21 05:34:23 +00001635 assert((Cond.size() == 1 || Cond.size() == 0) &&
1636 "X86 branch conditions have one component!");
1637
Dan Gohman279c22e2008-10-21 03:29:32 +00001638 if (Cond.empty()) {
1639 // Unconditional branch?
1640 assert(!FBB && "Unconditional branch with multiple successors!");
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001641 BuildMI(&MBB, dl, get(X86::JMP)).addMBB(TBB);
Evan Cheng6ae36262007-05-18 00:18:17 +00001642 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001643 }
Dan Gohman279c22e2008-10-21 03:29:32 +00001644
1645 // Conditional branch.
1646 unsigned Count = 0;
1647 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1648 switch (CC) {
1649 case X86::COND_NP_OR_E:
1650 // Synthesize NP_OR_E with two branches.
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001651 BuildMI(&MBB, dl, get(X86::JNP)).addMBB(TBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001652 ++Count;
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001653 BuildMI(&MBB, dl, get(X86::JE)).addMBB(TBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001654 ++Count;
1655 break;
1656 case X86::COND_NE_OR_P:
1657 // Synthesize NE_OR_P with two branches.
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001658 BuildMI(&MBB, dl, get(X86::JNE)).addMBB(TBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001659 ++Count;
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001660 BuildMI(&MBB, dl, get(X86::JP)).addMBB(TBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001661 ++Count;
1662 break;
1663 default: {
1664 unsigned Opc = GetCondBranchFromCond(CC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001665 BuildMI(&MBB, dl, get(Opc)).addMBB(TBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001666 ++Count;
1667 }
1668 }
1669 if (FBB) {
1670 // Two-way Conditional branch. Insert the second branch.
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001671 BuildMI(&MBB, dl, get(X86::JMP)).addMBB(FBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001672 ++Count;
1673 }
1674 return Count;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001675}
1676
Dan Gohman6d9305c2009-04-15 00:04:23 +00001677/// isHReg - Test if the given register is a physical h register.
1678static bool isHReg(unsigned Reg) {
Dan Gohman4af325d2009-04-27 16:41:36 +00001679 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman6d9305c2009-04-15 00:04:23 +00001680}
1681
Owen Anderson940f83e2008-08-26 18:03:31 +00001682bool X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Chris Lattner5c927502008-03-09 08:46:19 +00001683 MachineBasicBlock::iterator MI,
1684 unsigned DestReg, unsigned SrcReg,
1685 const TargetRegisterClass *DestRC,
1686 const TargetRegisterClass *SrcRC) const {
Bill Wendlingfbef3102009-02-11 21:51:19 +00001687 DebugLoc DL = DebugLoc::getUnknownLoc();
1688 if (MI != MBB.end()) DL = MI->getDebugLoc();
1689
Dan Gohman70bc17d2009-04-20 22:54:34 +00001690 // Determine if DstRC and SrcRC have a common superclass in common.
1691 const TargetRegisterClass *CommonRC = DestRC;
1692 if (DestRC == SrcRC)
1693 /* Source and destination have the same register class. */;
1694 else if (CommonRC->hasSuperClass(SrcRC))
1695 CommonRC = SrcRC;
Dan Gohmana4714e02009-07-30 01:56:29 +00001696 else if (!DestRC->hasSubClass(SrcRC)) {
1697 // Neither of GR64_NOREX or GR64_NOSP is a superclass of the other,
Dan Gohman59e34922009-08-05 22:18:26 +00001698 // but we want to copy then as GR64. Similarly, for GR32_NOREX and
1699 // GR32_NOSP, copy as GR32.
Dan Gohman31082222009-08-11 15:59:48 +00001700 if (SrcRC->hasSuperClass(&X86::GR64RegClass) &&
1701 DestRC->hasSuperClass(&X86::GR64RegClass))
Dan Gohmana4714e02009-07-30 01:56:29 +00001702 CommonRC = &X86::GR64RegClass;
Dan Gohman31082222009-08-11 15:59:48 +00001703 else if (SrcRC->hasSuperClass(&X86::GR32RegClass) &&
1704 DestRC->hasSuperClass(&X86::GR32RegClass))
Dan Gohman59e34922009-08-05 22:18:26 +00001705 CommonRC = &X86::GR32RegClass;
Dan Gohmana4714e02009-07-30 01:56:29 +00001706 else
1707 CommonRC = 0;
1708 }
Dan Gohman70bc17d2009-04-20 22:54:34 +00001709
1710 if (CommonRC) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001711 unsigned Opc;
Dan Gohmana4714e02009-07-30 01:56:29 +00001712 if (CommonRC == &X86::GR64RegClass || CommonRC == &X86::GR64_NOSPRegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001713 Opc = X86::MOV64rr;
Dan Gohmana4714e02009-07-30 01:56:29 +00001714 } else if (CommonRC == &X86::GR32RegClass ||
1715 CommonRC == &X86::GR32_NOSPRegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001716 Opc = X86::MOV32rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001717 } else if (CommonRC == &X86::GR16RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001718 Opc = X86::MOV16rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001719 } else if (CommonRC == &X86::GR8RegClass) {
Dan Gohman4af325d2009-04-27 16:41:36 +00001720 // Copying to or from a physical H register on x86-64 requires a NOREX
Bill Wendling18247732009-04-17 22:40:38 +00001721 // move. Otherwise use a normal move.
1722 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1723 TM.getSubtarget<X86Subtarget>().is64Bit())
Dan Gohman6d9305c2009-04-15 00:04:23 +00001724 Opc = X86::MOV8rr_NOREX;
1725 else
1726 Opc = X86::MOV8rr;
Dan Gohman62417622009-04-27 16:33:14 +00001727 } else if (CommonRC == &X86::GR64_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001728 Opc = X86::MOV64rr;
Dan Gohman62417622009-04-27 16:33:14 +00001729 } else if (CommonRC == &X86::GR32_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001730 Opc = X86::MOV32rr;
Dan Gohman62417622009-04-27 16:33:14 +00001731 } else if (CommonRC == &X86::GR16_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001732 Opc = X86::MOV16rr;
Dan Gohman4af325d2009-04-27 16:41:36 +00001733 } else if (CommonRC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001734 Opc = X86::MOV8rr;
Dan Gohman4af325d2009-04-27 16:41:36 +00001735 } else if (CommonRC == &X86::GR8_ABCD_HRegClass) {
1736 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1737 Opc = X86::MOV8rr_NOREX;
1738 else
1739 Opc = X86::MOV8rr;
Dan Gohmana4714e02009-07-30 01:56:29 +00001740 } else if (CommonRC == &X86::GR64_NOREXRegClass ||
1741 CommonRC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001742 Opc = X86::MOV64rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001743 } else if (CommonRC == &X86::GR32_NOREXRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001744 Opc = X86::MOV32rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001745 } else if (CommonRC == &X86::GR16_NOREXRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001746 Opc = X86::MOV16rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001747 } else if (CommonRC == &X86::GR8_NOREXRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001748 Opc = X86::MOV8rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001749 } else if (CommonRC == &X86::RFP32RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001750 Opc = X86::MOV_Fp3232;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001751 } else if (CommonRC == &X86::RFP64RegClass || CommonRC == &X86::RSTRegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001752 Opc = X86::MOV_Fp6464;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001753 } else if (CommonRC == &X86::RFP80RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001754 Opc = X86::MOV_Fp8080;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001755 } else if (CommonRC == &X86::FR32RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001756 Opc = X86::FsMOVAPSrr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001757 } else if (CommonRC == &X86::FR64RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001758 Opc = X86::FsMOVAPDrr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001759 } else if (CommonRC == &X86::VR128RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001760 Opc = X86::MOVAPSrr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001761 } else if (CommonRC == &X86::VR64RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001762 Opc = X86::MMX_MOVQ64rr;
1763 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +00001764 return false;
Owen Andersond10fd972007-12-31 06:32:00 +00001765 }
Bill Wendlingfbef3102009-02-11 21:51:19 +00001766 BuildMI(MBB, MI, DL, get(Opc), DestReg).addReg(SrcReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001767 return true;
Owen Andersond10fd972007-12-31 06:32:00 +00001768 }
Dan Gohmana4714e02009-07-30 01:56:29 +00001769
Chris Lattner90b347d2008-03-09 07:58:04 +00001770 // Moving EFLAGS to / from another register requires a push and a pop.
1771 if (SrcRC == &X86::CCRRegClass) {
Owen Andersona3177672008-08-26 18:50:40 +00001772 if (SrcReg != X86::EFLAGS)
1773 return false;
Dan Gohmana4714e02009-07-30 01:56:29 +00001774 if (DestRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Bill Wendlingfbef3102009-02-11 21:51:19 +00001775 BuildMI(MBB, MI, DL, get(X86::PUSHFQ));
1776 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001777 return true;
Dan Gohmana4714e02009-07-30 01:56:29 +00001778 } else if (DestRC == &X86::GR32RegClass ||
1779 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendlingfbef3102009-02-11 21:51:19 +00001780 BuildMI(MBB, MI, DL, get(X86::PUSHFD));
1781 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001782 return true;
Chris Lattner90b347d2008-03-09 07:58:04 +00001783 }
1784 } else if (DestRC == &X86::CCRRegClass) {
Owen Andersona3177672008-08-26 18:50:40 +00001785 if (DestReg != X86::EFLAGS)
1786 return false;
Dan Gohmana4714e02009-07-30 01:56:29 +00001787 if (SrcRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Bill Wendlingfbef3102009-02-11 21:51:19 +00001788 BuildMI(MBB, MI, DL, get(X86::PUSH64r)).addReg(SrcReg);
1789 BuildMI(MBB, MI, DL, get(X86::POPFQ));
Owen Anderson940f83e2008-08-26 18:03:31 +00001790 return true;
Dan Gohmana4714e02009-07-30 01:56:29 +00001791 } else if (SrcRC == &X86::GR32RegClass ||
1792 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendlingfbef3102009-02-11 21:51:19 +00001793 BuildMI(MBB, MI, DL, get(X86::PUSH32r)).addReg(SrcReg);
1794 BuildMI(MBB, MI, DL, get(X86::POPFD));
Owen Anderson940f83e2008-08-26 18:03:31 +00001795 return true;
Chris Lattner90b347d2008-03-09 07:58:04 +00001796 }
Owen Andersond10fd972007-12-31 06:32:00 +00001797 }
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001798
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001799 // Moving from ST(0) turns into FpGET_ST0_32 etc.
Chris Lattner5c927502008-03-09 08:46:19 +00001800 if (SrcRC == &X86::RSTRegClass) {
Chris Lattner24e0a542008-03-21 06:38:26 +00001801 // Copying from ST(0)/ST(1).
Owen Anderson940f83e2008-08-26 18:03:31 +00001802 if (SrcReg != X86::ST0 && SrcReg != X86::ST1)
1803 // Can only copy from ST(0)/ST(1) right now
1804 return false;
Chris Lattner24e0a542008-03-21 06:38:26 +00001805 bool isST0 = SrcReg == X86::ST0;
Chris Lattner5c927502008-03-09 08:46:19 +00001806 unsigned Opc;
1807 if (DestRC == &X86::RFP32RegClass)
Chris Lattner24e0a542008-03-21 06:38:26 +00001808 Opc = isST0 ? X86::FpGET_ST0_32 : X86::FpGET_ST1_32;
Chris Lattner5c927502008-03-09 08:46:19 +00001809 else if (DestRC == &X86::RFP64RegClass)
Chris Lattner24e0a542008-03-21 06:38:26 +00001810 Opc = isST0 ? X86::FpGET_ST0_64 : X86::FpGET_ST1_64;
Chris Lattner5c927502008-03-09 08:46:19 +00001811 else {
Owen Andersona3177672008-08-26 18:50:40 +00001812 if (DestRC != &X86::RFP80RegClass)
1813 return false;
Chris Lattner24e0a542008-03-21 06:38:26 +00001814 Opc = isST0 ? X86::FpGET_ST0_80 : X86::FpGET_ST1_80;
Chris Lattner5c927502008-03-09 08:46:19 +00001815 }
Bill Wendlingfbef3102009-02-11 21:51:19 +00001816 BuildMI(MBB, MI, DL, get(Opc), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001817 return true;
Chris Lattner5c927502008-03-09 08:46:19 +00001818 }
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001819
1820 // Moving to ST(0) turns into FpSET_ST0_32 etc.
1821 if (DestRC == &X86::RSTRegClass) {
Evan Chenga0eedac2009-02-09 23:32:07 +00001822 // Copying to ST(0) / ST(1).
1823 if (DestReg != X86::ST0 && DestReg != X86::ST1)
Owen Anderson940f83e2008-08-26 18:03:31 +00001824 // Can only copy to TOS right now
1825 return false;
Evan Chenga0eedac2009-02-09 23:32:07 +00001826 bool isST0 = DestReg == X86::ST0;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001827 unsigned Opc;
1828 if (SrcRC == &X86::RFP32RegClass)
Evan Chenga0eedac2009-02-09 23:32:07 +00001829 Opc = isST0 ? X86::FpSET_ST0_32 : X86::FpSET_ST1_32;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001830 else if (SrcRC == &X86::RFP64RegClass)
Evan Chenga0eedac2009-02-09 23:32:07 +00001831 Opc = isST0 ? X86::FpSET_ST0_64 : X86::FpSET_ST1_64;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001832 else {
Owen Andersona3177672008-08-26 18:50:40 +00001833 if (SrcRC != &X86::RFP80RegClass)
1834 return false;
Evan Chenga0eedac2009-02-09 23:32:07 +00001835 Opc = isST0 ? X86::FpSET_ST0_80 : X86::FpSET_ST1_80;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001836 }
Bill Wendlingfbef3102009-02-11 21:51:19 +00001837 BuildMI(MBB, MI, DL, get(Opc)).addReg(SrcReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001838 return true;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001839 }
Chris Lattner5c927502008-03-09 08:46:19 +00001840
Owen Anderson940f83e2008-08-26 18:03:31 +00001841 // Not yet supported!
1842 return false;
Owen Andersond10fd972007-12-31 06:32:00 +00001843}
1844
Dan Gohman4af325d2009-04-27 16:41:36 +00001845static unsigned getStoreRegOpcode(unsigned SrcReg,
1846 const TargetRegisterClass *RC,
1847 bool isStackAligned,
1848 TargetMachine &TM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00001849 unsigned Opc = 0;
Dan Gohmana4714e02009-07-30 01:56:29 +00001850 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00001851 Opc = X86::MOV64mr;
Dan Gohmana4714e02009-07-30 01:56:29 +00001852 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00001853 Opc = X86::MOV32mr;
1854 } else if (RC == &X86::GR16RegClass) {
1855 Opc = X86::MOV16mr;
1856 } else if (RC == &X86::GR8RegClass) {
Dan Gohman4af325d2009-04-27 16:41:36 +00001857 // Copying to or from a physical H register on x86-64 requires a NOREX
1858 // move. Otherwise use a normal move.
1859 if (isHReg(SrcReg) &&
1860 TM.getSubtarget<X86Subtarget>().is64Bit())
1861 Opc = X86::MOV8mr_NOREX;
1862 else
1863 Opc = X86::MOV8mr;
Dan Gohman62417622009-04-27 16:33:14 +00001864 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001865 Opc = X86::MOV64mr;
Dan Gohman62417622009-04-27 16:33:14 +00001866 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001867 Opc = X86::MOV32mr;
Dan Gohman62417622009-04-27 16:33:14 +00001868 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001869 Opc = X86::MOV16mr;
Dan Gohman4af325d2009-04-27 16:41:36 +00001870 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001871 Opc = X86::MOV8mr;
Dan Gohman4af325d2009-04-27 16:41:36 +00001872 } else if (RC == &X86::GR8_ABCD_HRegClass) {
1873 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1874 Opc = X86::MOV8mr_NOREX;
1875 else
1876 Opc = X86::MOV8mr;
Dan Gohmana4714e02009-07-30 01:56:29 +00001877 } else if (RC == &X86::GR64_NOREXRegClass ||
1878 RC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001879 Opc = X86::MOV64mr;
1880 } else if (RC == &X86::GR32_NOREXRegClass) {
1881 Opc = X86::MOV32mr;
1882 } else if (RC == &X86::GR16_NOREXRegClass) {
1883 Opc = X86::MOV16mr;
1884 } else if (RC == &X86::GR8_NOREXRegClass) {
1885 Opc = X86::MOV8mr;
Owen Andersonf6372aa2008-01-01 21:11:32 +00001886 } else if (RC == &X86::RFP80RegClass) {
1887 Opc = X86::ST_FpP80m; // pops
1888 } else if (RC == &X86::RFP64RegClass) {
1889 Opc = X86::ST_Fp64m;
1890 } else if (RC == &X86::RFP32RegClass) {
1891 Opc = X86::ST_Fp32m;
1892 } else if (RC == &X86::FR32RegClass) {
1893 Opc = X86::MOVSSmr;
1894 } else if (RC == &X86::FR64RegClass) {
1895 Opc = X86::MOVSDmr;
1896 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00001897 // If stack is realigned we can use aligned stores.
1898 Opc = isStackAligned ? X86::MOVAPSmr : X86::MOVUPSmr;
Owen Andersonf6372aa2008-01-01 21:11:32 +00001899 } else if (RC == &X86::VR64RegClass) {
1900 Opc = X86::MMX_MOVQ64mr;
1901 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00001902 llvm_unreachable("Unknown regclass");
Owen Andersonf6372aa2008-01-01 21:11:32 +00001903 }
1904
1905 return Opc;
1906}
1907
1908void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
1909 MachineBasicBlock::iterator MI,
1910 unsigned SrcReg, bool isKill, int FrameIdx,
1911 const TargetRegisterClass *RC) const {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00001912 const MachineFunction &MF = *MBB.getParent();
Evan Cheng41c08402008-07-21 06:34:17 +00001913 bool isAligned = (RI.getStackAlignment() >= 16) ||
1914 RI.needsStackRealignment(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00001915 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Bill Wendlingfbef3102009-02-11 21:51:19 +00001916 DebugLoc DL = DebugLoc::getUnknownLoc();
1917 if (MI != MBB.end()) DL = MI->getDebugLoc();
1918 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
Bill Wendling587daed2009-05-13 21:33:08 +00001919 .addReg(SrcReg, getKillRegState(isKill));
Owen Andersonf6372aa2008-01-01 21:11:32 +00001920}
1921
1922void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
1923 bool isKill,
1924 SmallVectorImpl<MachineOperand> &Addr,
1925 const TargetRegisterClass *RC,
1926 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng41c08402008-07-21 06:34:17 +00001927 bool isAligned = (RI.getStackAlignment() >= 16) ||
1928 RI.needsStackRealignment(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00001929 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesen21b55412009-02-12 23:08:38 +00001930 DebugLoc DL = DebugLoc::getUnknownLoc();
1931 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Andersonf6372aa2008-01-01 21:11:32 +00001932 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00001933 MIB.addOperand(Addr[i]);
Bill Wendling587daed2009-05-13 21:33:08 +00001934 MIB.addReg(SrcReg, getKillRegState(isKill));
Owen Andersonf6372aa2008-01-01 21:11:32 +00001935 NewMIs.push_back(MIB);
1936}
1937
Dan Gohman4af325d2009-04-27 16:41:36 +00001938static unsigned getLoadRegOpcode(unsigned DestReg,
1939 const TargetRegisterClass *RC,
1940 bool isStackAligned,
1941 const TargetMachine &TM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00001942 unsigned Opc = 0;
Dan Gohmana4714e02009-07-30 01:56:29 +00001943 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00001944 Opc = X86::MOV64rm;
Dan Gohmana4714e02009-07-30 01:56:29 +00001945 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00001946 Opc = X86::MOV32rm;
1947 } else if (RC == &X86::GR16RegClass) {
1948 Opc = X86::MOV16rm;
1949 } else if (RC == &X86::GR8RegClass) {
Dan Gohman4af325d2009-04-27 16:41:36 +00001950 // Copying to or from a physical H register on x86-64 requires a NOREX
1951 // move. Otherwise use a normal move.
1952 if (isHReg(DestReg) &&
1953 TM.getSubtarget<X86Subtarget>().is64Bit())
1954 Opc = X86::MOV8rm_NOREX;
1955 else
1956 Opc = X86::MOV8rm;
Dan Gohman62417622009-04-27 16:33:14 +00001957 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001958 Opc = X86::MOV64rm;
Dan Gohman62417622009-04-27 16:33:14 +00001959 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001960 Opc = X86::MOV32rm;
Dan Gohman62417622009-04-27 16:33:14 +00001961 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001962 Opc = X86::MOV16rm;
Dan Gohman4af325d2009-04-27 16:41:36 +00001963 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001964 Opc = X86::MOV8rm;
Dan Gohman4af325d2009-04-27 16:41:36 +00001965 } else if (RC == &X86::GR8_ABCD_HRegClass) {
1966 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1967 Opc = X86::MOV8rm_NOREX;
1968 else
1969 Opc = X86::MOV8rm;
Dan Gohmana4714e02009-07-30 01:56:29 +00001970 } else if (RC == &X86::GR64_NOREXRegClass ||
1971 RC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001972 Opc = X86::MOV64rm;
1973 } else if (RC == &X86::GR32_NOREXRegClass) {
1974 Opc = X86::MOV32rm;
1975 } else if (RC == &X86::GR16_NOREXRegClass) {
1976 Opc = X86::MOV16rm;
1977 } else if (RC == &X86::GR8_NOREXRegClass) {
1978 Opc = X86::MOV8rm;
Owen Andersonf6372aa2008-01-01 21:11:32 +00001979 } else if (RC == &X86::RFP80RegClass) {
1980 Opc = X86::LD_Fp80m;
1981 } else if (RC == &X86::RFP64RegClass) {
1982 Opc = X86::LD_Fp64m;
1983 } else if (RC == &X86::RFP32RegClass) {
1984 Opc = X86::LD_Fp32m;
1985 } else if (RC == &X86::FR32RegClass) {
1986 Opc = X86::MOVSSrm;
1987 } else if (RC == &X86::FR64RegClass) {
1988 Opc = X86::MOVSDrm;
1989 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00001990 // If stack is realigned we can use aligned loads.
1991 Opc = isStackAligned ? X86::MOVAPSrm : X86::MOVUPSrm;
Owen Andersonf6372aa2008-01-01 21:11:32 +00001992 } else if (RC == &X86::VR64RegClass) {
1993 Opc = X86::MMX_MOVQ64rm;
1994 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00001995 llvm_unreachable("Unknown regclass");
Owen Andersonf6372aa2008-01-01 21:11:32 +00001996 }
1997
1998 return Opc;
1999}
2000
2001void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002002 MachineBasicBlock::iterator MI,
2003 unsigned DestReg, int FrameIdx,
2004 const TargetRegisterClass *RC) const{
2005 const MachineFunction &MF = *MBB.getParent();
Evan Cheng41c08402008-07-21 06:34:17 +00002006 bool isAligned = (RI.getStackAlignment() >= 16) ||
2007 RI.needsStackRealignment(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002008 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002009 DebugLoc DL = DebugLoc::getUnknownLoc();
2010 if (MI != MBB.end()) DL = MI->getDebugLoc();
2011 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002012}
2013
2014void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Cheng9f1c8312008-07-03 09:09:37 +00002015 SmallVectorImpl<MachineOperand> &Addr,
2016 const TargetRegisterClass *RC,
Owen Andersonf6372aa2008-01-01 21:11:32 +00002017 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng41c08402008-07-21 06:34:17 +00002018 bool isAligned = (RI.getStackAlignment() >= 16) ||
2019 RI.needsStackRealignment(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002020 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesen21b55412009-02-12 23:08:38 +00002021 DebugLoc DL = DebugLoc::getUnknownLoc();
2022 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002023 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002024 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002025 NewMIs.push_back(MIB);
2026}
2027
Owen Andersond94b6a12008-01-04 23:57:37 +00002028bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002029 MachineBasicBlock::iterator MI,
Owen Andersond94b6a12008-01-04 23:57:37 +00002030 const std::vector<CalleeSavedInfo> &CSI) const {
2031 if (CSI.empty())
2032 return false;
2033
Bill Wendlingfbef3102009-02-11 21:51:19 +00002034 DebugLoc DL = DebugLoc::getUnknownLoc();
2035 if (MI != MBB.end()) DL = MI->getDebugLoc();
2036
Evan Chenga67f32a2008-09-26 19:14:21 +00002037 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002038 unsigned SlotSize = is64Bit ? 8 : 4;
2039
2040 MachineFunction &MF = *MBB.getParent();
Evan Cheng910139f2009-07-09 06:53:48 +00002041 unsigned FPReg = RI.getFrameRegister(MF);
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002042 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002043 unsigned CalleeFrameSize = 0;
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002044
Owen Andersond94b6a12008-01-04 23:57:37 +00002045 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
2046 for (unsigned i = CSI.size(); i != 0; --i) {
2047 unsigned Reg = CSI[i-1].getReg();
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002048 const TargetRegisterClass *RegClass = CSI[i-1].getRegClass();
Owen Andersond94b6a12008-01-04 23:57:37 +00002049 // Add the callee-saved register as live-in. It's killed at the spill.
2050 MBB.addLiveIn(Reg);
Evan Cheng910139f2009-07-09 06:53:48 +00002051 if (Reg == FPReg)
2052 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
2053 continue;
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002054 if (RegClass != &X86::VR128RegClass) {
2055 CalleeFrameSize += SlotSize;
Evan Cheng910139f2009-07-09 06:53:48 +00002056 BuildMI(MBB, MI, DL, get(Opc)).addReg(Reg, RegState::Kill);
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002057 } else {
2058 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(), RegClass);
2059 }
Owen Andersond94b6a12008-01-04 23:57:37 +00002060 }
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002061
2062 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
Owen Andersond94b6a12008-01-04 23:57:37 +00002063 return true;
2064}
2065
2066bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002067 MachineBasicBlock::iterator MI,
Owen Andersond94b6a12008-01-04 23:57:37 +00002068 const std::vector<CalleeSavedInfo> &CSI) const {
2069 if (CSI.empty())
2070 return false;
Bill Wendlingfbef3102009-02-11 21:51:19 +00002071
2072 DebugLoc DL = DebugLoc::getUnknownLoc();
2073 if (MI != MBB.end()) DL = MI->getDebugLoc();
2074
Evan Cheng910139f2009-07-09 06:53:48 +00002075 MachineFunction &MF = *MBB.getParent();
2076 unsigned FPReg = RI.getFrameRegister(MF);
Owen Andersond94b6a12008-01-04 23:57:37 +00002077 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Owen Andersond94b6a12008-01-04 23:57:37 +00002078 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2079 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2080 unsigned Reg = CSI[i].getReg();
Evan Cheng910139f2009-07-09 06:53:48 +00002081 if (Reg == FPReg)
2082 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
2083 continue;
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002084 const TargetRegisterClass *RegClass = CSI[i].getRegClass();
2085 if (RegClass != &X86::VR128RegClass) {
2086 BuildMI(MBB, MI, DL, get(Opc), Reg);
2087 } else {
2088 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), RegClass);
2089 }
Owen Andersond94b6a12008-01-04 23:57:37 +00002090 }
2091 return true;
2092}
2093
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002094static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohmand68a0762009-01-05 17:59:02 +00002095 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendling9bc96a52009-02-03 00:55:04 +00002096 MachineInstr *MI,
2097 const TargetInstrInfo &TII) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002098 // Create the base instruction with the memory operand as the first part.
Bill Wendling9bc96a52009-02-03 00:55:04 +00002099 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2100 MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002101 MachineInstrBuilder MIB(NewMI);
2102 unsigned NumAddrOps = MOs.size();
2103 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002104 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002105 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002106 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002107
2108 // Loop over the rest of the ri operands, converting them over.
Chris Lattner749c6f62008-01-07 07:27:27 +00002109 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson43dbe052008-01-07 01:35:02 +00002110 for (unsigned i = 0; i != NumOps; ++i) {
2111 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohman97357612009-02-18 05:45:50 +00002112 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002113 }
2114 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2115 MachineOperand &MO = MI->getOperand(i);
Dan Gohman97357612009-02-18 05:45:50 +00002116 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002117 }
2118 return MIB;
2119}
2120
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002121static MachineInstr *FuseInst(MachineFunction &MF,
2122 unsigned Opcode, unsigned OpNo,
Dan Gohmand68a0762009-01-05 17:59:02 +00002123 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00002124 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendling9bc96a52009-02-03 00:55:04 +00002125 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2126 MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002127 MachineInstrBuilder MIB(NewMI);
2128
2129 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2130 MachineOperand &MO = MI->getOperand(i);
2131 if (i == OpNo) {
Dan Gohmand735b802008-10-03 15:45:36 +00002132 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson43dbe052008-01-07 01:35:02 +00002133 unsigned NumAddrOps = MOs.size();
2134 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002135 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002136 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002137 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002138 } else {
Dan Gohman97357612009-02-18 05:45:50 +00002139 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002140 }
2141 }
2142 return MIB;
2143}
2144
2145static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohmand68a0762009-01-05 17:59:02 +00002146 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00002147 MachineInstr *MI) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002148 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendlingfbef3102009-02-11 21:51:19 +00002149 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson43dbe052008-01-07 01:35:02 +00002150
2151 unsigned NumAddrOps = MOs.size();
2152 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002153 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002154 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002155 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002156 return MIB.addImm(0);
2157}
2158
2159MachineInstr*
Dan Gohmanc54baa22008-12-03 18:43:12 +00002160X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2161 MachineInstr *MI, unsigned i,
Evan Chengf9b36f02009-07-15 06:10:07 +00002162 const SmallVectorImpl<MachineOperand> &MOs,
2163 unsigned Align) const {
2164 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002165 bool isTwoAddrFold = false;
Chris Lattner749c6f62008-01-07 07:27:27 +00002166 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002167 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002168 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002169
2170 MachineInstr *NewMI = NULL;
2171 // Folding a memory location into the two-address part of a two-address
2172 // instruction is different than folding it other places. It requires
2173 // replacing the *two* registers with the memory location.
2174 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +00002175 MI->getOperand(0).isReg() &&
2176 MI->getOperand(1).isReg() &&
Owen Anderson43dbe052008-01-07 01:35:02 +00002177 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2178 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2179 isTwoAddrFold = true;
2180 } else if (i == 0) { // If operand 0
2181 if (MI->getOpcode() == X86::MOV16r0)
2182 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
2183 else if (MI->getOpcode() == X86::MOV32r0)
2184 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002185 else if (MI->getOpcode() == X86::MOV8r0)
2186 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Cheng9f1c8312008-07-03 09:09:37 +00002187 if (NewMI)
Owen Anderson43dbe052008-01-07 01:35:02 +00002188 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +00002189
2190 OpcodeTablePtr = &RegOp2MemOpTable0;
2191 } else if (i == 1) {
2192 OpcodeTablePtr = &RegOp2MemOpTable1;
2193 } else if (i == 2) {
2194 OpcodeTablePtr = &RegOp2MemOpTable2;
2195 }
2196
2197 // If table selected...
2198 if (OpcodeTablePtr) {
2199 // Find the Opcode to fuse
Evan Chengf9b36f02009-07-15 06:10:07 +00002200 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002201 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
2202 if (I != OpcodeTablePtr->end()) {
Evan Chengf9b36f02009-07-15 06:10:07 +00002203 unsigned MinAlign = I->second.second;
2204 if (Align < MinAlign)
2205 return NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002206 if (isTwoAddrFold)
Evan Chengf9b36f02009-07-15 06:10:07 +00002207 NewMI = FuseTwoAddrInst(MF, I->second.first, MOs, MI, *this);
Owen Anderson43dbe052008-01-07 01:35:02 +00002208 else
Evan Chengf9b36f02009-07-15 06:10:07 +00002209 NewMI = FuseInst(MF, I->second.first, i, MOs, MI, *this);
Owen Anderson43dbe052008-01-07 01:35:02 +00002210 return NewMI;
2211 }
2212 }
2213
2214 // No fusion
2215 if (PrintFailedFusing)
Chris Lattner705e07f2009-08-23 03:41:05 +00002216 errs() << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson43dbe052008-01-07 01:35:02 +00002217 return NULL;
2218}
2219
2220
Dan Gohmanc54baa22008-12-03 18:43:12 +00002221MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2222 MachineInstr *MI,
Evan Chengf9b36f02009-07-15 06:10:07 +00002223 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +00002224 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002225 // Check switch flag
2226 if (NoFusing) return NULL;
2227
Evan Cheng5fd79d02008-02-08 21:20:40 +00002228 const MachineFrameInfo *MFI = MF.getFrameInfo();
2229 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +00002230 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2231 unsigned NewOpc = 0;
2232 switch (MI->getOpcode()) {
2233 default: return NULL;
2234 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
2235 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
2236 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
2237 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
2238 }
2239 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002240 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002241 MI->getOperand(1).ChangeToImmediate(0);
2242 } else if (Ops.size() != 1)
2243 return NULL;
2244
2245 SmallVector<MachineOperand,4> MOs;
2246 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Evan Chengf9b36f02009-07-15 06:10:07 +00002247 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Alignment);
Owen Anderson43dbe052008-01-07 01:35:02 +00002248}
2249
Dan Gohmanc54baa22008-12-03 18:43:12 +00002250MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2251 MachineInstr *MI,
Evan Chengf9b36f02009-07-15 06:10:07 +00002252 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +00002253 MachineInstr *LoadMI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002254 // Check switch flag
2255 if (NoFusing) return NULL;
2256
Dan Gohmancddc11e2008-07-12 00:10:52 +00002257 // Determine the alignment of the load.
Evan Cheng5fd79d02008-02-08 21:20:40 +00002258 unsigned Alignment = 0;
Dan Gohmancddc11e2008-07-12 00:10:52 +00002259 if (LoadMI->hasOneMemOperand())
2260 Alignment = LoadMI->memoperands_begin()->getAlignment();
Evan Chengf9b36f02009-07-15 06:10:07 +00002261 else if (LoadMI->getOpcode() == X86::V_SET0 ||
2262 LoadMI->getOpcode() == X86::V_SETALLONES)
2263 Alignment = 16;
Owen Anderson43dbe052008-01-07 01:35:02 +00002264 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2265 unsigned NewOpc = 0;
2266 switch (MI->getOpcode()) {
2267 default: return NULL;
2268 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
2269 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
2270 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
2271 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
2272 }
2273 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002274 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002275 MI->getOperand(1).ChangeToImmediate(0);
2276 } else if (Ops.size() != 1)
2277 return NULL;
2278
Rafael Espindola094fad32009-04-08 21:14:34 +00002279 SmallVector<MachineOperand,X86AddrNumOperands> MOs;
Dan Gohman62c939d2008-12-03 05:21:24 +00002280 if (LoadMI->getOpcode() == X86::V_SET0 ||
2281 LoadMI->getOpcode() == X86::V_SETALLONES) {
2282 // Folding a V_SET0 or V_SETALLONES as a load, to ease register pressure.
2283 // Create a constant-pool entry and operands to load from it.
2284
2285 // x86-32 PIC requires a PIC base register for constant pools.
2286 unsigned PICBase = 0;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002287 if (TM.getRelocationModel() == Reloc::PIC_) {
Evan Cheng2b48ab92009-07-16 18:44:05 +00002288 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2289 PICBase = X86::RIP;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002290 else
Evan Cheng2b48ab92009-07-16 18:44:05 +00002291 // FIXME: PICBase = TM.getInstrInfo()->getGlobalBaseReg(&MF);
2292 // This doesn't work for several reasons.
2293 // 1. GlobalBaseReg may have been spilled.
2294 // 2. It may not be live at MI.
2295 return false;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002296 }
Dan Gohman62c939d2008-12-03 05:21:24 +00002297
2298 // Create a v4i32 constant-pool entry.
2299 MachineConstantPool &MCP = *MF.getConstantPool();
Owen Anderson1d0be152009-08-13 21:58:54 +00002300 const VectorType *Ty =
2301 VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
Dan Gohman62c939d2008-12-03 05:21:24 +00002302 Constant *C = LoadMI->getOpcode() == X86::V_SET0 ?
Owen Andersona7235ea2009-07-31 20:28:14 +00002303 Constant::getNullValue(Ty) :
2304 Constant::getAllOnesValue(Ty);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002305 unsigned CPI = MCP.getConstantPoolIndex(C, 16);
Dan Gohman62c939d2008-12-03 05:21:24 +00002306
2307 // Create operands to load from the constant pool entry.
2308 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2309 MOs.push_back(MachineOperand::CreateImm(1));
2310 MOs.push_back(MachineOperand::CreateReg(0, false));
2311 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindola094fad32009-04-08 21:14:34 +00002312 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman62c939d2008-12-03 05:21:24 +00002313 } else {
2314 // Folding a normal load. Just copy the load's address operands.
2315 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Rafael Espindola705d8002009-03-27 15:57:50 +00002316 for (unsigned i = NumOps - X86AddrNumOperands; i != NumOps; ++i)
Dan Gohman62c939d2008-12-03 05:21:24 +00002317 MOs.push_back(LoadMI->getOperand(i));
2318 }
Evan Chengf9b36f02009-07-15 06:10:07 +00002319 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Alignment);
Owen Anderson43dbe052008-01-07 01:35:02 +00002320}
2321
2322
Dan Gohman8e8b8a22008-10-16 01:49:15 +00002323bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2324 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002325 // Check switch flag
2326 if (NoFusing) return 0;
2327
2328 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2329 switch (MI->getOpcode()) {
2330 default: return false;
2331 case X86::TEST8rr:
2332 case X86::TEST16rr:
2333 case X86::TEST32rr:
2334 case X86::TEST64rr:
2335 return true;
2336 }
2337 }
2338
2339 if (Ops.size() != 1)
2340 return false;
2341
2342 unsigned OpNum = Ops[0];
2343 unsigned Opc = MI->getOpcode();
Chris Lattner749c6f62008-01-07 07:27:27 +00002344 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002345 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002346 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002347
2348 // Folding a memory location into the two-address part of a two-address
2349 // instruction is different than folding it other places. It requires
2350 // replacing the *two* registers with the memory location.
Evan Chengf9b36f02009-07-15 06:10:07 +00002351 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002352 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2353 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2354 } else if (OpNum == 0) { // If operand 0
2355 switch (Opc) {
Chris Lattner9ac75422009-07-14 20:19:57 +00002356 case X86::MOV8r0:
Owen Anderson43dbe052008-01-07 01:35:02 +00002357 case X86::MOV16r0:
2358 case X86::MOV32r0:
Owen Anderson43dbe052008-01-07 01:35:02 +00002359 return true;
2360 default: break;
2361 }
2362 OpcodeTablePtr = &RegOp2MemOpTable0;
2363 } else if (OpNum == 1) {
2364 OpcodeTablePtr = &RegOp2MemOpTable1;
2365 } else if (OpNum == 2) {
2366 OpcodeTablePtr = &RegOp2MemOpTable2;
2367 }
2368
2369 if (OpcodeTablePtr) {
2370 // Find the Opcode to fuse
Evan Chengf9b36f02009-07-15 06:10:07 +00002371 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002372 OpcodeTablePtr->find((unsigned*)Opc);
2373 if (I != OpcodeTablePtr->end())
2374 return true;
2375 }
2376 return false;
2377}
2378
2379bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2380 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002381 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002382 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
2383 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2384 if (I == MemOp2RegOpTable.end())
2385 return false;
Dale Johannesen21b55412009-02-12 23:08:38 +00002386 DebugLoc dl = MI->getDebugLoc();
Owen Anderson43dbe052008-01-07 01:35:02 +00002387 unsigned Opc = I->second.first;
2388 unsigned Index = I->second.second & 0xf;
2389 bool FoldedLoad = I->second.second & (1 << 4);
2390 bool FoldedStore = I->second.second & (1 << 5);
2391 if (UnfoldLoad && !FoldedLoad)
2392 return false;
2393 UnfoldLoad &= FoldedLoad;
2394 if (UnfoldStore && !FoldedStore)
2395 return false;
2396 UnfoldStore &= FoldedStore;
2397
Chris Lattner749c6f62008-01-07 07:27:27 +00002398 const TargetInstrDesc &TID = get(Opc);
Owen Anderson43dbe052008-01-07 01:35:02 +00002399 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattnercb778a82009-07-29 21:10:12 +00002400 const TargetRegisterClass *RC = TOI.getRegClass(&RI);
Rafael Espindola705d8002009-03-27 15:57:50 +00002401 SmallVector<MachineOperand, X86AddrNumOperands> AddrOps;
Owen Anderson43dbe052008-01-07 01:35:02 +00002402 SmallVector<MachineOperand,2> BeforeOps;
2403 SmallVector<MachineOperand,2> AfterOps;
2404 SmallVector<MachineOperand,4> ImpOps;
2405 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2406 MachineOperand &Op = MI->getOperand(i);
Rafael Espindola705d8002009-03-27 15:57:50 +00002407 if (i >= Index && i < Index + X86AddrNumOperands)
Owen Anderson43dbe052008-01-07 01:35:02 +00002408 AddrOps.push_back(Op);
Dan Gohmand735b802008-10-03 15:45:36 +00002409 else if (Op.isReg() && Op.isImplicit())
Owen Anderson43dbe052008-01-07 01:35:02 +00002410 ImpOps.push_back(Op);
2411 else if (i < Index)
2412 BeforeOps.push_back(Op);
2413 else if (i > Index)
2414 AfterOps.push_back(Op);
2415 }
2416
2417 // Emit the load instruction.
2418 if (UnfoldLoad) {
2419 loadRegFromAddr(MF, Reg, AddrOps, RC, NewMIs);
2420 if (UnfoldStore) {
2421 // Address operands cannot be marked isKill.
Rafael Espindola705d8002009-03-27 15:57:50 +00002422 for (unsigned i = 1; i != 1 + X86AddrNumOperands; ++i) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002423 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002424 if (MO.isReg())
Owen Anderson43dbe052008-01-07 01:35:02 +00002425 MO.setIsKill(false);
2426 }
2427 }
2428 }
2429
2430 // Emit the data processing instruction.
Bill Wendling9bc96a52009-02-03 00:55:04 +00002431 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002432 MachineInstrBuilder MIB(DataMI);
2433
2434 if (FoldedStore)
Bill Wendling587daed2009-05-13 21:33:08 +00002435 MIB.addReg(Reg, RegState::Define);
Owen Anderson43dbe052008-01-07 01:35:02 +00002436 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002437 MIB.addOperand(BeforeOps[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002438 if (FoldedLoad)
2439 MIB.addReg(Reg);
2440 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002441 MIB.addOperand(AfterOps[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002442 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2443 MachineOperand &MO = ImpOps[i];
Bill Wendling587daed2009-05-13 21:33:08 +00002444 MIB.addReg(MO.getReg(),
2445 getDefRegState(MO.isDef()) |
2446 RegState::Implicit |
2447 getKillRegState(MO.isKill()) |
Evan Cheng4784f1f2009-06-30 08:49:04 +00002448 getDeadRegState(MO.isDead()) |
2449 getUndefRegState(MO.isUndef()));
Owen Anderson43dbe052008-01-07 01:35:02 +00002450 }
2451 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2452 unsigned NewOpc = 0;
2453 switch (DataMI->getOpcode()) {
2454 default: break;
2455 case X86::CMP64ri32:
2456 case X86::CMP32ri:
2457 case X86::CMP16ri:
2458 case X86::CMP8ri: {
2459 MachineOperand &MO0 = DataMI->getOperand(0);
2460 MachineOperand &MO1 = DataMI->getOperand(1);
2461 if (MO1.getImm() == 0) {
2462 switch (DataMI->getOpcode()) {
2463 default: break;
2464 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
2465 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
2466 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2467 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2468 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00002469 DataMI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002470 MO1.ChangeToRegister(MO0.getReg(), false);
2471 }
2472 }
2473 }
2474 NewMIs.push_back(DataMI);
2475
2476 // Emit the store instruction.
2477 if (UnfoldStore) {
Chris Lattnercb778a82009-07-29 21:10:12 +00002478 const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002479 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, NewMIs);
2480 }
2481
2482 return true;
2483}
2484
2485bool
2486X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002487 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmane8be6c62008-07-17 19:10:17 +00002488 if (!N->isMachineOpcode())
Owen Anderson43dbe052008-01-07 01:35:02 +00002489 return false;
2490
2491 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
Dan Gohmane8be6c62008-07-17 19:10:17 +00002492 MemOp2RegOpTable.find((unsigned*)N->getMachineOpcode());
Owen Anderson43dbe052008-01-07 01:35:02 +00002493 if (I == MemOp2RegOpTable.end())
2494 return false;
2495 unsigned Opc = I->second.first;
2496 unsigned Index = I->second.second & 0xf;
2497 bool FoldedLoad = I->second.second & (1 << 4);
2498 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner749c6f62008-01-07 07:27:27 +00002499 const TargetInstrDesc &TID = get(Opc);
Chris Lattnercb778a82009-07-29 21:10:12 +00002500 const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002501 unsigned NumDefs = TID.NumDefs;
Dan Gohman475871a2008-07-27 21:46:04 +00002502 std::vector<SDValue> AddrOps;
2503 std::vector<SDValue> BeforeOps;
2504 std::vector<SDValue> AfterOps;
Dale Johannesened2eee62009-02-06 01:31:28 +00002505 DebugLoc dl = N->getDebugLoc();
Owen Anderson43dbe052008-01-07 01:35:02 +00002506 unsigned NumOps = N->getNumOperands();
2507 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002508 SDValue Op = N->getOperand(i);
Rafael Espindola705d8002009-03-27 15:57:50 +00002509 if (i >= Index-NumDefs && i < Index-NumDefs + X86AddrNumOperands)
Owen Anderson43dbe052008-01-07 01:35:02 +00002510 AddrOps.push_back(Op);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002511 else if (i < Index-NumDefs)
Owen Anderson43dbe052008-01-07 01:35:02 +00002512 BeforeOps.push_back(Op);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002513 else if (i > Index-NumDefs)
Owen Anderson43dbe052008-01-07 01:35:02 +00002514 AfterOps.push_back(Op);
2515 }
Dan Gohman475871a2008-07-27 21:46:04 +00002516 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson43dbe052008-01-07 01:35:02 +00002517 AddrOps.push_back(Chain);
2518
2519 // Emit the load instruction.
2520 SDNode *Load = 0;
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002521 const MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson43dbe052008-01-07 01:35:02 +00002522 if (FoldedLoad) {
Owen Andersone50ed302009-08-10 22:56:29 +00002523 EVT VT = *RC->vt_begin();
Evan Cheng41c08402008-07-21 06:34:17 +00002524 bool isAligned = (RI.getStackAlignment() >= 16) ||
2525 RI.needsStackRealignment(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002526 Load = DAG.getTargetNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002528 NewNodes.push_back(Load);
2529 }
2530
2531 // Emit the data processing instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00002532 std::vector<EVT> VTs;
Owen Anderson43dbe052008-01-07 01:35:02 +00002533 const TargetRegisterClass *DstRC = 0;
Chris Lattner349c4952008-01-07 03:13:06 +00002534 if (TID.getNumDefs() > 0) {
Chris Lattnercb778a82009-07-29 21:10:12 +00002535 DstRC = TID.OpInfo[0].getRegClass(&RI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002536 VTs.push_back(*DstRC->vt_begin());
2537 }
2538 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00002539 EVT VT = N->getValueType(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson43dbe052008-01-07 01:35:02 +00002541 VTs.push_back(VT);
2542 }
2543 if (Load)
Dan Gohman475871a2008-07-27 21:46:04 +00002544 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002545 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dale Johannesened2eee62009-02-06 01:31:28 +00002546 SDNode *NewNode= DAG.getTargetNode(Opc, dl, VTs, &BeforeOps[0],
2547 BeforeOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002548 NewNodes.push_back(NewNode);
2549
2550 // Emit the store instruction.
2551 if (FoldedStore) {
2552 AddrOps.pop_back();
Dan Gohman475871a2008-07-27 21:46:04 +00002553 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002554 AddrOps.push_back(Chain);
Evan Cheng41c08402008-07-21 06:34:17 +00002555 bool isAligned = (RI.getStackAlignment() >= 16) ||
2556 RI.needsStackRealignment(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002557 SDNode *Store = DAG.getTargetNode(getStoreRegOpcode(0, DstRC,
2558 isAligned, TM),
Owen Anderson825b72b2009-08-11 20:47:22 +00002559 dl, MVT::Other,
Dan Gohman4af325d2009-04-27 16:41:36 +00002560 &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002561 NewNodes.push_back(Store);
2562 }
2563
2564 return true;
2565}
2566
2567unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
2568 bool UnfoldLoad, bool UnfoldStore) const {
2569 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
2570 MemOp2RegOpTable.find((unsigned*)Opc);
2571 if (I == MemOp2RegOpTable.end())
2572 return 0;
2573 bool FoldedLoad = I->second.second & (1 << 4);
2574 bool FoldedStore = I->second.second & (1 << 5);
2575 if (UnfoldLoad && !FoldedLoad)
2576 return 0;
2577 if (UnfoldStore && !FoldedStore)
2578 return 0;
2579 return I->second.first;
2580}
2581
Dan Gohman8e8b8a22008-10-16 01:49:15 +00002582bool X86InstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Chris Lattnerc24ff8e2006-10-28 17:29:57 +00002583 if (MBB.empty()) return false;
2584
2585 switch (MBB.back().getOpcode()) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002586 case X86::TCRETURNri:
2587 case X86::TCRETURNdi:
Evan Cheng126f17a2007-05-21 18:44:17 +00002588 case X86::RET: // Return.
2589 case X86::RETI:
2590 case X86::TAILJMPd:
2591 case X86::TAILJMPr:
2592 case X86::TAILJMPm:
Chris Lattnerc24ff8e2006-10-28 17:29:57 +00002593 case X86::JMP: // Uncond branch.
2594 case X86::JMP32r: // Indirect branch.
Dan Gohmana0a7c1d2007-09-17 15:19:08 +00002595 case X86::JMP64r: // Indirect branch (64-bit).
Chris Lattnerc24ff8e2006-10-28 17:29:57 +00002596 case X86::JMP32m: // Indirect branch through mem.
Dan Gohmana0a7c1d2007-09-17 15:19:08 +00002597 case X86::JMP64m: // Indirect branch through mem (64-bit).
Chris Lattnerc24ff8e2006-10-28 17:29:57 +00002598 return true;
2599 default: return false;
2600 }
2601}
2602
Chris Lattner7fbe9722006-10-20 17:42:20 +00002603bool X86InstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +00002604ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner9cd68752006-10-21 05:52:40 +00002605 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Cheng97af60b2008-08-29 23:21:31 +00002606 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman279c22e2008-10-21 03:29:32 +00002607 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
2608 return true;
Evan Cheng97af60b2008-08-29 23:21:31 +00002609 Cond[0].setImm(GetOppositeBranchCondition(CC));
Chris Lattner9cd68752006-10-21 05:52:40 +00002610 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002611}
2612
Evan Cheng23066282008-10-27 07:14:50 +00002613bool X86InstrInfo::
Evan Cheng4350eb82009-02-06 17:17:30 +00002614isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
2615 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Cheng23066282008-10-27 07:14:50 +00002616 // allow any loads of these registers before FpGet_ST0_80.
Evan Cheng4350eb82009-02-06 17:17:30 +00002617 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
2618 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Cheng23066282008-10-27 07:14:50 +00002619}
2620
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002621unsigned X86InstrInfo::sizeOfImm(const TargetInstrDesc *Desc) {
2622 switch (Desc->TSFlags & X86II::ImmMask) {
2623 case X86II::Imm8: return 1;
2624 case X86II::Imm16: return 2;
2625 case X86II::Imm32: return 4;
2626 case X86II::Imm64: return 8;
Torok Edwinc23197a2009-07-14 16:55:14 +00002627 default: llvm_unreachable("Immediate size not set!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002628 return 0;
2629 }
2630}
2631
2632/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended register?
2633/// e.g. r8, xmm8, etc.
2634bool X86InstrInfo::isX86_64ExtendedReg(const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +00002635 if (!MO.isReg()) return false;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002636 switch (MO.getReg()) {
2637 default: break;
2638 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
2639 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
2640 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
2641 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
2642 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
2643 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
2644 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
2645 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
2646 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
2647 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
2648 return true;
2649 }
2650 return false;
2651}
2652
2653
2654/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
2655/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
2656/// size, and 3) use of X86-64 extended registers.
2657unsigned X86InstrInfo::determineREX(const MachineInstr &MI) {
2658 unsigned REX = 0;
2659 const TargetInstrDesc &Desc = MI.getDesc();
2660
2661 // Pseudo instructions do not need REX prefix byte.
2662 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
2663 return 0;
2664 if (Desc.TSFlags & X86II::REX_W)
2665 REX |= 1 << 3;
2666
2667 unsigned NumOps = Desc.getNumOperands();
2668 if (NumOps) {
2669 bool isTwoAddr = NumOps > 1 &&
2670 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
2671
2672 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
2673 unsigned i = isTwoAddr ? 1 : 0;
2674 for (unsigned e = NumOps; i != e; ++i) {
2675 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002676 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002677 unsigned Reg = MO.getReg();
2678 if (isX86_64NonExtLowByteReg(Reg))
2679 REX |= 0x40;
2680 }
2681 }
2682
2683 switch (Desc.TSFlags & X86II::FormMask) {
2684 case X86II::MRMInitReg:
2685 if (isX86_64ExtendedReg(MI.getOperand(0)))
2686 REX |= (1 << 0) | (1 << 2);
2687 break;
2688 case X86II::MRMSrcReg: {
2689 if (isX86_64ExtendedReg(MI.getOperand(0)))
2690 REX |= 1 << 2;
2691 i = isTwoAddr ? 2 : 1;
2692 for (unsigned e = NumOps; i != e; ++i) {
2693 const MachineOperand& MO = MI.getOperand(i);
2694 if (isX86_64ExtendedReg(MO))
2695 REX |= 1 << 0;
2696 }
2697 break;
2698 }
2699 case X86II::MRMSrcMem: {
2700 if (isX86_64ExtendedReg(MI.getOperand(0)))
2701 REX |= 1 << 2;
2702 unsigned Bit = 0;
2703 i = isTwoAddr ? 2 : 1;
2704 for (; i != NumOps; ++i) {
2705 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002706 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002707 if (isX86_64ExtendedReg(MO))
2708 REX |= 1 << Bit;
2709 Bit++;
2710 }
2711 }
2712 break;
2713 }
2714 case X86II::MRM0m: case X86II::MRM1m:
2715 case X86II::MRM2m: case X86II::MRM3m:
2716 case X86II::MRM4m: case X86II::MRM5m:
2717 case X86II::MRM6m: case X86II::MRM7m:
2718 case X86II::MRMDestMem: {
Dan Gohman8cc632f2009-04-13 15:04:25 +00002719 unsigned e = (isTwoAddr ? X86AddrNumOperands+1 : X86AddrNumOperands);
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002720 i = isTwoAddr ? 1 : 0;
2721 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
2722 REX |= 1 << 2;
2723 unsigned Bit = 0;
2724 for (; i != e; ++i) {
2725 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002726 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002727 if (isX86_64ExtendedReg(MO))
2728 REX |= 1 << Bit;
2729 Bit++;
2730 }
2731 }
2732 break;
2733 }
2734 default: {
2735 if (isX86_64ExtendedReg(MI.getOperand(0)))
2736 REX |= 1 << 0;
2737 i = isTwoAddr ? 2 : 1;
2738 for (unsigned e = NumOps; i != e; ++i) {
2739 const MachineOperand& MO = MI.getOperand(i);
2740 if (isX86_64ExtendedReg(MO))
2741 REX |= 1 << 2;
2742 }
2743 break;
2744 }
2745 }
2746 }
2747 return REX;
2748}
2749
2750/// sizePCRelativeBlockAddress - This method returns the size of a PC
2751/// relative block address instruction
2752///
2753static unsigned sizePCRelativeBlockAddress() {
2754 return 4;
2755}
2756
2757/// sizeGlobalAddress - Give the size of the emission of this global address
2758///
2759static unsigned sizeGlobalAddress(bool dword) {
2760 return dword ? 8 : 4;
2761}
2762
2763/// sizeConstPoolAddress - Give the size of the emission of this constant
2764/// pool address
2765///
2766static unsigned sizeConstPoolAddress(bool dword) {
2767 return dword ? 8 : 4;
2768}
2769
2770/// sizeExternalSymbolAddress - Give the size of the emission of this external
2771/// symbol
2772///
2773static unsigned sizeExternalSymbolAddress(bool dword) {
2774 return dword ? 8 : 4;
2775}
2776
2777/// sizeJumpTableAddress - Give the size of the emission of this jump
2778/// table address
2779///
2780static unsigned sizeJumpTableAddress(bool dword) {
2781 return dword ? 8 : 4;
2782}
2783
2784static unsigned sizeConstant(unsigned Size) {
2785 return Size;
2786}
2787
2788static unsigned sizeRegModRMByte(){
2789 return 1;
2790}
2791
2792static unsigned sizeSIBByte(){
2793 return 1;
2794}
2795
2796static unsigned getDisplacementFieldSize(const MachineOperand *RelocOp) {
2797 unsigned FinalSize = 0;
2798 // If this is a simple integer displacement that doesn't require a relocation.
2799 if (!RelocOp) {
2800 FinalSize += sizeConstant(4);
2801 return FinalSize;
2802 }
2803
2804 // Otherwise, this is something that requires a relocation.
Dan Gohmand735b802008-10-03 15:45:36 +00002805 if (RelocOp->isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002806 FinalSize += sizeGlobalAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00002807 } else if (RelocOp->isCPI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002808 FinalSize += sizeConstPoolAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00002809 } else if (RelocOp->isJTI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002810 FinalSize += sizeJumpTableAddress(false);
2811 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00002812 llvm_unreachable("Unknown value to relocate!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002813 }
2814 return FinalSize;
2815}
2816
2817static unsigned getMemModRMByteSize(const MachineInstr &MI, unsigned Op,
2818 bool IsPIC, bool Is64BitMode) {
2819 const MachineOperand &Op3 = MI.getOperand(Op+3);
2820 int DispVal = 0;
2821 const MachineOperand *DispForReloc = 0;
2822 unsigned FinalSize = 0;
2823
2824 // Figure out what sort of displacement we have to handle here.
Dan Gohmand735b802008-10-03 15:45:36 +00002825 if (Op3.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002826 DispForReloc = &Op3;
Dan Gohmand735b802008-10-03 15:45:36 +00002827 } else if (Op3.isCPI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002828 if (Is64BitMode || IsPIC) {
2829 DispForReloc = &Op3;
2830 } else {
2831 DispVal = 1;
2832 }
Dan Gohmand735b802008-10-03 15:45:36 +00002833 } else if (Op3.isJTI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002834 if (Is64BitMode || IsPIC) {
2835 DispForReloc = &Op3;
2836 } else {
2837 DispVal = 1;
2838 }
2839 } else {
2840 DispVal = 1;
2841 }
2842
2843 const MachineOperand &Base = MI.getOperand(Op);
2844 const MachineOperand &IndexReg = MI.getOperand(Op+2);
2845
2846 unsigned BaseReg = Base.getReg();
2847
2848 // Is a SIB byte needed?
Evan Cheng6ed34912009-05-12 00:07:35 +00002849 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
2850 IndexReg.getReg() == 0 &&
Evan Chengb0030dd2009-05-04 22:49:16 +00002851 (BaseReg == 0 || X86RegisterInfo::getX86RegNum(BaseReg) != N86::ESP)) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002852 if (BaseReg == 0) { // Just a displacement?
2853 // Emit special case [disp32] encoding
2854 ++FinalSize;
2855 FinalSize += getDisplacementFieldSize(DispForReloc);
2856 } else {
2857 unsigned BaseRegNo = X86RegisterInfo::getX86RegNum(BaseReg);
2858 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
2859 // Emit simple indirect register encoding... [EAX] f.e.
2860 ++FinalSize;
2861 // Be pessimistic and assume it's a disp32, not a disp8
2862 } else {
2863 // Emit the most general non-SIB encoding: [REG+disp32]
2864 ++FinalSize;
2865 FinalSize += getDisplacementFieldSize(DispForReloc);
2866 }
2867 }
2868
2869 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
2870 assert(IndexReg.getReg() != X86::ESP &&
2871 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
2872
2873 bool ForceDisp32 = false;
2874 if (BaseReg == 0 || DispForReloc) {
2875 // Emit the normal disp32 encoding.
2876 ++FinalSize;
2877 ForceDisp32 = true;
2878 } else {
2879 ++FinalSize;
2880 }
2881
2882 FinalSize += sizeSIBByte();
2883
2884 // Do we need to output a displacement?
2885 if (DispVal != 0 || ForceDisp32) {
2886 FinalSize += getDisplacementFieldSize(DispForReloc);
2887 }
2888 }
2889 return FinalSize;
2890}
2891
2892
2893static unsigned GetInstSizeWithDesc(const MachineInstr &MI,
2894 const TargetInstrDesc *Desc,
2895 bool IsPIC, bool Is64BitMode) {
2896
2897 unsigned Opcode = Desc->Opcode;
2898 unsigned FinalSize = 0;
2899
2900 // Emit the lock opcode prefix as needed.
2901 if (Desc->TSFlags & X86II::LOCK) ++FinalSize;
2902
Bill Wendling2265ba02009-05-28 23:40:46 +00002903 // Emit segment override opcode prefix as needed.
Anton Korobeynikovd21a6302008-10-12 10:30:11 +00002904 switch (Desc->TSFlags & X86II::SegOvrMask) {
2905 case X86II::FS:
2906 case X86II::GS:
2907 ++FinalSize;
2908 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002909 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikovd21a6302008-10-12 10:30:11 +00002910 case 0: break; // No segment override!
2911 }
2912
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002913 // Emit the repeat opcode prefix as needed.
2914 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) ++FinalSize;
2915
2916 // Emit the operand size opcode prefix as needed.
2917 if (Desc->TSFlags & X86II::OpSize) ++FinalSize;
2918
2919 // Emit the address size opcode prefix as needed.
2920 if (Desc->TSFlags & X86II::AdSize) ++FinalSize;
2921
2922 bool Need0FPrefix = false;
2923 switch (Desc->TSFlags & X86II::Op0Mask) {
2924 case X86II::TB: // Two-byte opcode prefix
2925 case X86II::T8: // 0F 38
2926 case X86II::TA: // 0F 3A
2927 Need0FPrefix = true;
2928 break;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00002929 case X86II::TF: // F2 0F 38
2930 ++FinalSize;
2931 Need0FPrefix = true;
2932 break;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002933 case X86II::REP: break; // already handled.
2934 case X86II::XS: // F3 0F
2935 ++FinalSize;
2936 Need0FPrefix = true;
2937 break;
2938 case X86II::XD: // F2 0F
2939 ++FinalSize;
2940 Need0FPrefix = true;
2941 break;
2942 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
2943 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
2944 ++FinalSize;
2945 break; // Two-byte opcode prefix
Torok Edwinc23197a2009-07-14 16:55:14 +00002946 default: llvm_unreachable("Invalid prefix!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002947 case 0: break; // No prefix!
2948 }
2949
2950 if (Is64BitMode) {
2951 // REX prefix
2952 unsigned REX = X86InstrInfo::determineREX(MI);
2953 if (REX)
2954 ++FinalSize;
2955 }
2956
2957 // 0x0F escape code must be emitted just before the opcode.
2958 if (Need0FPrefix)
2959 ++FinalSize;
2960
2961 switch (Desc->TSFlags & X86II::Op0Mask) {
2962 case X86II::T8: // 0F 38
2963 ++FinalSize;
2964 break;
Bill Wendling2265ba02009-05-28 23:40:46 +00002965 case X86II::TA: // 0F 3A
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002966 ++FinalSize;
2967 break;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00002968 case X86II::TF: // F2 0F 38
2969 ++FinalSize;
2970 break;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002971 }
2972
2973 // If this is a two-address instruction, skip one of the register operands.
2974 unsigned NumOps = Desc->getNumOperands();
2975 unsigned CurOp = 0;
2976 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
2977 CurOp++;
Evan Chengb0030dd2009-05-04 22:49:16 +00002978 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
2979 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
2980 --NumOps;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002981
2982 switch (Desc->TSFlags & X86II::FormMask) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002983 default: llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002984 case X86II::Pseudo:
2985 // Remember the current PC offset, this is the PIC relocation
2986 // base address.
2987 switch (Opcode) {
2988 default:
2989 break;
2990 case TargetInstrInfo::INLINEASM: {
2991 const MachineFunction *MF = MI.getParent()->getParent();
Chris Lattnerd90183d2009-08-02 05:20:37 +00002992 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
2993 FinalSize += TII.getInlineAsmLength(MI.getOperand(0).getSymbolName(),
Chris Lattneraf76e592009-08-22 20:48:53 +00002994 *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002995 break;
2996 }
Dan Gohman44066042008-07-01 00:05:16 +00002997 case TargetInstrInfo::DBG_LABEL:
2998 case TargetInstrInfo::EH_LABEL:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002999 break;
3000 case TargetInstrInfo::IMPLICIT_DEF:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003001 case X86::DWARF_LOC:
3002 case X86::FP_REG_KILL:
3003 break;
3004 case X86::MOVPC32r: {
3005 // This emits the "call" portion of this pseudo instruction.
3006 ++FinalSize;
3007 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3008 break;
3009 }
3010 }
3011 CurOp = NumOps;
3012 break;
3013 case X86II::RawFrm:
3014 ++FinalSize;
3015
3016 if (CurOp != NumOps) {
3017 const MachineOperand &MO = MI.getOperand(CurOp++);
Dan Gohmand735b802008-10-03 15:45:36 +00003018 if (MO.isMBB()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003019 FinalSize += sizePCRelativeBlockAddress();
Dan Gohmand735b802008-10-03 15:45:36 +00003020 } else if (MO.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003021 FinalSize += sizeGlobalAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00003022 } else if (MO.isSymbol()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003023 FinalSize += sizeExternalSymbolAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00003024 } else if (MO.isImm()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003025 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3026 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003027 llvm_unreachable("Unknown RawFrm operand!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003028 }
3029 }
3030 break;
3031
3032 case X86II::AddRegFrm:
3033 ++FinalSize;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003034 ++CurOp;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003035
3036 if (CurOp != NumOps) {
3037 const MachineOperand &MO1 = MI.getOperand(CurOp++);
3038 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmand735b802008-10-03 15:45:36 +00003039 if (MO1.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003040 FinalSize += sizeConstant(Size);
3041 else {
3042 bool dword = false;
3043 if (Opcode == X86::MOV64ri)
3044 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00003045 if (MO1.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003046 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003047 } else if (MO1.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003048 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003049 else if (MO1.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003050 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003051 else if (MO1.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003052 FinalSize += sizeJumpTableAddress(dword);
3053 }
3054 }
3055 break;
3056
3057 case X86II::MRMDestReg: {
3058 ++FinalSize;
3059 FinalSize += sizeRegModRMByte();
3060 CurOp += 2;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003061 if (CurOp != NumOps) {
3062 ++CurOp;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003063 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003064 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003065 break;
3066 }
3067 case X86II::MRMDestMem: {
3068 ++FinalSize;
3069 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Chengb0030dd2009-05-04 22:49:16 +00003070 CurOp += X86AddrNumOperands + 1;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003071 if (CurOp != NumOps) {
3072 ++CurOp;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003073 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003074 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003075 break;
3076 }
3077
3078 case X86II::MRMSrcReg:
3079 ++FinalSize;
3080 FinalSize += sizeRegModRMByte();
3081 CurOp += 2;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003082 if (CurOp != NumOps) {
3083 ++CurOp;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003084 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003085 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003086 break;
3087
3088 case X86II::MRMSrcMem: {
Evan Chengb0030dd2009-05-04 22:49:16 +00003089 int AddrOperands;
3090 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
3091 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
3092 AddrOperands = X86AddrNumOperands - 1; // No segment register
3093 else
3094 AddrOperands = X86AddrNumOperands;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003095
3096 ++FinalSize;
3097 FinalSize += getMemModRMByteSize(MI, CurOp+1, IsPIC, Is64BitMode);
Evan Chengb0030dd2009-05-04 22:49:16 +00003098 CurOp += AddrOperands + 1;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003099 if (CurOp != NumOps) {
3100 ++CurOp;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003101 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003102 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003103 break;
3104 }
3105
3106 case X86II::MRM0r: case X86II::MRM1r:
3107 case X86II::MRM2r: case X86II::MRM3r:
3108 case X86II::MRM4r: case X86II::MRM5r:
3109 case X86II::MRM6r: case X86II::MRM7r:
3110 ++FinalSize;
Evan Chengb0030dd2009-05-04 22:49:16 +00003111 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling2265ba02009-05-28 23:40:46 +00003112 Desc->getOpcode() == X86::MFENCE) {
3113 // Special handling of lfence and mfence;
Evan Chengb0030dd2009-05-04 22:49:16 +00003114 FinalSize += sizeRegModRMByte();
Bill Wendling2265ba02009-05-28 23:40:46 +00003115 } else if (Desc->getOpcode() == X86::MONITOR ||
3116 Desc->getOpcode() == X86::MWAIT) {
3117 // Special handling of monitor and mwait.
3118 FinalSize += sizeRegModRMByte() + 1; // +1 for the opcode.
3119 } else {
Evan Chengb0030dd2009-05-04 22:49:16 +00003120 ++CurOp;
3121 FinalSize += sizeRegModRMByte();
3122 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003123
3124 if (CurOp != NumOps) {
3125 const MachineOperand &MO1 = MI.getOperand(CurOp++);
3126 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmand735b802008-10-03 15:45:36 +00003127 if (MO1.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003128 FinalSize += sizeConstant(Size);
3129 else {
3130 bool dword = false;
3131 if (Opcode == X86::MOV64ri32)
3132 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00003133 if (MO1.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003134 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003135 } else if (MO1.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003136 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003137 else if (MO1.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003138 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003139 else if (MO1.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003140 FinalSize += sizeJumpTableAddress(dword);
3141 }
3142 }
3143 break;
3144
3145 case X86II::MRM0m: case X86II::MRM1m:
3146 case X86II::MRM2m: case X86II::MRM3m:
3147 case X86II::MRM4m: case X86II::MRM5m:
3148 case X86II::MRM6m: case X86II::MRM7m: {
3149
3150 ++FinalSize;
3151 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Chengb0030dd2009-05-04 22:49:16 +00003152 CurOp += X86AddrNumOperands;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003153
3154 if (CurOp != NumOps) {
3155 const MachineOperand &MO = MI.getOperand(CurOp++);
3156 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmand735b802008-10-03 15:45:36 +00003157 if (MO.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003158 FinalSize += sizeConstant(Size);
3159 else {
3160 bool dword = false;
3161 if (Opcode == X86::MOV64mi32)
3162 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00003163 if (MO.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003164 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003165 } else if (MO.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003166 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003167 else if (MO.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003168 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003169 else if (MO.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003170 FinalSize += sizeJumpTableAddress(dword);
3171 }
3172 }
3173 break;
3174 }
3175
3176 case X86II::MRMInitReg:
3177 ++FinalSize;
3178 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
3179 FinalSize += sizeRegModRMByte();
3180 ++CurOp;
3181 break;
3182 }
3183
3184 if (!Desc->isVariadic() && CurOp != NumOps) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00003185 std::string msg;
3186 raw_string_ostream Msg(msg);
3187 Msg << "Cannot determine size: " << MI;
3188 llvm_report_error(Msg.str());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003189 }
3190
3191
3192 return FinalSize;
3193}
3194
3195
3196unsigned X86InstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
3197 const TargetInstrDesc &Desc = MI->getDesc();
Chris Lattner84853a12009-07-10 20:53:38 +00003198 bool IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00003199 bool Is64BitMode = TM.getSubtargetImpl()->is64Bit();
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003200 unsigned Size = GetInstSizeWithDesc(*MI, &Desc, IsPIC, Is64BitMode);
Chris Lattnerb1fb84d2009-06-25 17:28:07 +00003201 if (Desc.getOpcode() == X86::MOVPC32r)
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003202 Size += GetInstSizeWithDesc(*MI, &get(X86::POP32r), IsPIC, Is64BitMode);
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003203 return Size;
3204}
Dan Gohman8b746962008-09-23 18:22:58 +00003205
Dan Gohman57c3dac2008-09-30 00:58:23 +00003206/// getGlobalBaseReg - Return a virtual register initialized with the
3207/// the global base register value. Output instructions required to
3208/// initialize the register in the function entry block, if necessary.
Dan Gohman8b746962008-09-23 18:22:58 +00003209///
Dan Gohman57c3dac2008-09-30 00:58:23 +00003210unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3211 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3212 "X86-64 PIC uses RIP relative addressing");
3213
3214 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3215 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3216 if (GlobalBaseReg != 0)
3217 return GlobalBaseReg;
3218
Dan Gohman8b746962008-09-23 18:22:58 +00003219 // Insert the set of GlobalBaseReg into the first MBB of the function
3220 MachineBasicBlock &FirstMBB = MF->front();
3221 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Bill Wendlingfbef3102009-02-11 21:51:19 +00003222 DebugLoc DL = DebugLoc::getUnknownLoc();
3223 if (MBBI != FirstMBB.end()) DL = MBBI->getDebugLoc();
Dan Gohman8b746962008-09-23 18:22:58 +00003224 MachineRegisterInfo &RegInfo = MF->getRegInfo();
3225 unsigned PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3226
3227 const TargetInstrInfo *TII = TM.getInstrInfo();
3228 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3229 // only used in JIT code emission as displacement to pc.
Chris Lattnerac5e8872009-06-25 17:38:33 +00003230 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
Dan Gohman8b746962008-09-23 18:22:58 +00003231
3232 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
Chris Lattnerac5e8872009-06-25 17:38:33 +00003233 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
Chris Lattner15a380a2009-07-09 04:39:06 +00003234 if (TM.getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Chris Lattnerac5e8872009-06-25 17:38:33 +00003235 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3236 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
Bill Wendlingfbef3102009-02-11 21:51:19 +00003237 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
Chris Lattnerac5e8872009-06-25 17:38:33 +00003238 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_", 0,
3239 X86II::MO_GOT_ABSOLUTE_ADDRESS);
Dan Gohman57c3dac2008-09-30 00:58:23 +00003240 } else {
3241 GlobalBaseReg = PC;
Dan Gohman8b746962008-09-23 18:22:58 +00003242 }
3243
Dan Gohman57c3dac2008-09-30 00:58:23 +00003244 X86FI->setGlobalBaseReg(GlobalBaseReg);
3245 return GlobalBaseReg;
Dan Gohman8b746962008-09-23 18:22:58 +00003246}