blob: fa175109e9f40ce910b41100930b89a685abb32e [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Evan Chengb11ac882008-08-08 07:27:28 +000015#include "llvm/CodeGen/SelectionDAGISel.h"
Dan Gohman13aeef92008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000017#include "llvm/ADT/BitVector.h"
18#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/Constants.h"
20#include "llvm/CallingConv.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/InlineAsm.h"
25#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
27#include "llvm/IntrinsicInst.h"
28#include "llvm/ParameterAttributes.h"
Dan Gohman91ad3122008-08-19 22:33:34 +000029#include "llvm/CodeGen/FastISel.h"
Gordon Henriksenf194af22008-08-17 12:56:54 +000030#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen1aed5992008-08-17 18:44:35 +000031#include "llvm/CodeGen/GCMetadata.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
36#include "llvm/CodeGen/MachineModuleInfo.h"
37#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengb11ac882008-08-08 07:27:28 +000038#include "llvm/CodeGen/ScheduleDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039#include "llvm/CodeGen/SchedulerRegistry.h"
40#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000041#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000042#include "llvm/Target/TargetData.h"
43#include "llvm/Target/TargetFrameInfo.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
47#include "llvm/Target/TargetOptions.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048#include "llvm/Support/Compiler.h"
Evan Cheng34fd4f32008-06-30 20:45:06 +000049#include "llvm/Support/Debug.h"
50#include "llvm/Support/MathExtras.h"
51#include "llvm/Support/Timer.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052#include <algorithm>
53using namespace llvm;
54
Chris Lattner68068cc2008-06-17 06:09:18 +000055static cl::opt<bool>
Chris Lattnerb29a6a42008-07-10 23:37:50 +000056EnableValueProp("enable-value-prop", cl::Hidden);
57static cl::opt<bool>
Duncan Sands31ddf4c2008-07-17 17:06:03 +000058EnableLegalizeTypes("enable-legalize-types", cl::Hidden);
Dan Gohman91ad3122008-08-19 22:33:34 +000059static cl::opt<bool>
60EnableFastISel("fast-isel", cl::Hidden,
61 cl::desc("Enable the experimental \"fast\" instruction selector"));
Dan Gohman869a5ad2008-08-20 00:47:54 +000062static cl::opt<bool>
Dan Gohman69740ec2008-09-09 22:06:46 +000063EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
64 cl::desc("Enable verbose messages in the experimental \"fast\" "
65 "instruction selector"));
66static cl::opt<bool>
Dan Gohmanee70e1d2008-09-09 23:05:00 +000067EnableFastISelAbort("fast-isel-abort", cl::Hidden,
68 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman283e4992008-09-05 22:59:21 +000069static cl::opt<bool>
70SchedLiveInCopies("schedule-livein-copies",
71 cl::desc("Schedule copies of livein registers"),
72 cl::init(false));
Chris Lattner68068cc2008-06-17 06:09:18 +000073
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074#ifndef NDEBUG
75static cl::opt<bool>
Dan Gohmanb552df72008-07-21 20:00:07 +000076ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
77 cl::desc("Pop up a window to show dags before the first "
78 "dag combine pass"));
79static cl::opt<bool>
80ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
81 cl::desc("Pop up a window to show dags before legalize types"));
82static cl::opt<bool>
83ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
84 cl::desc("Pop up a window to show dags before legalize"));
85static cl::opt<bool>
86ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
87 cl::desc("Pop up a window to show dags before the second "
88 "dag combine pass"));
89static cl::opt<bool>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090ViewISelDAGs("view-isel-dags", cl::Hidden,
91 cl::desc("Pop up a window to show isel dags as they are selected"));
92static cl::opt<bool>
93ViewSchedDAGs("view-sched-dags", cl::Hidden,
94 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman134c5b62007-08-28 20:32:58 +000095static cl::opt<bool>
96ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner2f69f132008-01-25 17:24:52 +000097 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098#else
Dan Gohmanb552df72008-07-21 20:00:07 +000099static const bool ViewDAGCombine1 = false,
100 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
101 ViewDAGCombine2 = false,
102 ViewISelDAGs = false, ViewSchedDAGs = false,
103 ViewSUnitDAGs = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104#endif
105
106//===---------------------------------------------------------------------===//
107///
108/// RegisterScheduler class - Track the registration of instruction schedulers.
109///
110//===---------------------------------------------------------------------===//
111MachinePassRegistry RegisterScheduler::Registry;
112
113//===---------------------------------------------------------------------===//
114///
115/// ISHeuristic command line option for instruction schedulers.
116///
117//===---------------------------------------------------------------------===//
Dan Gohman089efff2008-05-13 00:00:25 +0000118static cl::opt<RegisterScheduler::FunctionPassCtor, false,
119 RegisterPassParser<RegisterScheduler> >
120ISHeuristic("pre-RA-sched",
121 cl::init(&createDefaultScheduler),
122 cl::desc("Instruction schedulers available (before register"
123 " allocation):"));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124
Dan Gohman089efff2008-05-13 00:00:25 +0000125static RegisterScheduler
126defaultListDAGScheduler("default", " Best scheduler for the target",
127 createDefaultScheduler);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129namespace llvm {
130 //===--------------------------------------------------------------------===//
131 /// createDefaultScheduler - This creates an instruction scheduler appropriate
132 /// for the target.
133 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
134 SelectionDAG *DAG,
Evan Cheng9b77cae2008-07-01 18:05:03 +0000135 MachineBasicBlock *BB,
136 bool Fast) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137 TargetLowering &TLI = IS->getTargetLowering();
138
139 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
Evan Cheng9b77cae2008-07-01 18:05:03 +0000140 return createTDListDAGScheduler(IS, DAG, BB, Fast);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141 } else {
142 assert(TLI.getSchedulingPreference() ==
143 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Evan Cheng9b77cae2008-07-01 18:05:03 +0000144 return createBURRListDAGScheduler(IS, DAG, BB, Fast);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145 }
146 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147}
148
Evan Chenge637db12008-01-30 18:18:23 +0000149// EmitInstrWithCustomInserter - This method should be implemented by targets
150// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000151// instructions are special in various ways, which require special support to
152// insert. The specified MachineInstr is created but not inserted into any
153// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chenge637db12008-01-30 18:18:23 +0000154MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155 MachineBasicBlock *MBB) {
156 cerr << "If a target marks an instruction with "
157 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chenge637db12008-01-30 18:18:23 +0000158 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 abort();
160 return 0;
161}
162
Dan Gohman283e4992008-09-05 22:59:21 +0000163/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
164/// physical register has only a single copy use, then coalesced the copy
165/// if possible.
166static void EmitLiveInCopy(MachineBasicBlock *MBB,
167 MachineBasicBlock::iterator &InsertPos,
168 unsigned VirtReg, unsigned PhysReg,
169 const TargetRegisterClass *RC,
170 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
171 const MachineRegisterInfo &MRI,
172 const TargetRegisterInfo &TRI,
173 const TargetInstrInfo &TII) {
174 unsigned NumUses = 0;
175 MachineInstr *UseMI = NULL;
176 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
177 UE = MRI.use_end(); UI != UE; ++UI) {
178 UseMI = &*UI;
179 if (++NumUses > 1)
180 break;
181 }
182
183 // If the number of uses is not one, or the use is not a move instruction,
184 // don't coalesce. Also, only coalesce away a virtual register to virtual
185 // register copy.
186 bool Coalesced = false;
187 unsigned SrcReg, DstReg;
188 if (NumUses == 1 &&
189 TII.isMoveInstr(*UseMI, SrcReg, DstReg) &&
190 TargetRegisterInfo::isVirtualRegister(DstReg)) {
191 VirtReg = DstReg;
192 Coalesced = true;
193 }
194
195 // Now find an ideal location to insert the copy.
196 MachineBasicBlock::iterator Pos = InsertPos;
197 while (Pos != MBB->begin()) {
198 MachineInstr *PrevMI = prior(Pos);
199 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
200 // copyRegToReg might emit multiple instructions to do a copy.
201 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
202 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
203 // This is what the BB looks like right now:
204 // r1024 = mov r0
205 // ...
206 // r1 = mov r1024
207 //
208 // We want to insert "r1025 = mov r1". Inserting this copy below the
209 // move to r1024 makes it impossible for that move to be coalesced.
210 //
211 // r1025 = mov r1
212 // r1024 = mov r0
213 // ...
214 // r1 = mov 1024
215 // r2 = mov 1025
216 break; // Woot! Found a good location.
217 --Pos;
218 }
219
220 TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
221 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
222 if (Coalesced) {
223 if (&*InsertPos == UseMI) ++InsertPos;
224 MBB->erase(UseMI);
225 }
226}
227
228/// EmitLiveInCopies - If this is the first basic block in the function,
229/// and if it has live ins that need to be copied into vregs, emit the
230/// copies into the block.
231static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
232 const MachineRegisterInfo &MRI,
233 const TargetRegisterInfo &TRI,
234 const TargetInstrInfo &TII) {
235 if (SchedLiveInCopies) {
236 // Emit the copies at a heuristically-determined location in the block.
237 DenseMap<MachineInstr*, unsigned> CopyRegMap;
238 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
239 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
240 E = MRI.livein_end(); LI != E; ++LI)
241 if (LI->second) {
242 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
243 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
244 RC, CopyRegMap, MRI, TRI, TII);
245 }
246 } else {
247 // Emit the copies into the top of the block.
248 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
249 E = MRI.livein_end(); LI != E; ++LI)
250 if (LI->second) {
251 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
252 TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
253 LI->second, LI->first, RC, RC);
254 }
255 }
256}
257
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258//===----------------------------------------------------------------------===//
259// SelectionDAGISel code
260//===----------------------------------------------------------------------===//
261
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000262SelectionDAGISel::SelectionDAGISel(TargetLowering &tli, bool fast) :
Dan Gohman26f8c272008-09-04 17:05:41 +0000263 FunctionPass(&ID), TLI(tli),
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000264 FuncInfo(new FunctionLoweringInfo(TLI)),
265 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
266 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo)),
267 GFI(),
268 Fast(fast),
269 DAGSize(0)
270{}
271
272SelectionDAGISel::~SelectionDAGISel() {
273 delete SDL;
274 delete CurDAG;
275 delete FuncInfo;
276}
277
Duncan Sands92c43912008-06-06 12:08:01 +0000278unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner1b989192007-12-31 04:13:23 +0000279 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280}
281
282void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
283 AU.addRequired<AliasAnalysis>();
Gordon Henriksen1aed5992008-08-17 18:44:35 +0000284 AU.addRequired<GCModuleInfo>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285 AU.setPreservesAll();
286}
287
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohmanee70e1d2008-09-09 23:05:00 +0000289 // Do some sanity-checking on the command-line options.
290 assert((!EnableFastISelVerbose || EnableFastISel) &&
291 "-fast-isel-verbose requires -fast-isel");
292 assert((!EnableFastISelAbort || EnableFastISel) &&
293 "-fast-isel-abort requires -fast-isel");
294
Dan Gohmancc863aa2007-08-27 16:26:13 +0000295 // Get alias analysis for load/store combining.
296 AA = &getAnalysis<AliasAnalysis>();
297
Dan Gohman283e4992008-09-05 22:59:21 +0000298 TargetMachine &TM = TLI.getTargetMachine();
299 MachineFunction &MF = MachineFunction::construct(&Fn, TM);
300 const MachineRegisterInfo &MRI = MF.getRegInfo();
301 const TargetInstrInfo &TII = *TM.getInstrInfo();
302 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
303
Gordon Henriksen1aed5992008-08-17 18:44:35 +0000304 if (MF.getFunction()->hasGC())
305 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF.getFunction());
Gordon Henriksendf87fdc2008-01-07 01:30:38 +0000306 else
Gordon Henriksen1aed5992008-08-17 18:44:35 +0000307 GFI = 0;
Chris Lattner1b989192007-12-31 04:13:23 +0000308 RegInfo = &MF.getRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
310
Dan Gohman13aeef92008-09-03 16:12:24 +0000311 FuncInfo->set(Fn, MF, EnableFastISel);
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000312 CurDAG->init(MF, getAnalysisToUpdate<MachineModuleInfo>());
313 SDL->init(GFI, *AA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314
Dale Johannesen85535762008-04-02 00:25:04 +0000315 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
316 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
317 // Mark landing pad.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000318 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000320 SelectAllBasicBlocks(Fn, MF);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321
Dan Gohman283e4992008-09-05 22:59:21 +0000322 // If the first basic block in the function has live ins that need to be
323 // copied into vregs, emit the copies into the top of the block before
324 // emitting the code for the block.
325 EmitLiveInCopies(MF.begin(), MRI, TRI, TII);
326
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 // Add function live-ins to entry block live-in set.
Dan Gohman283e4992008-09-05 22:59:21 +0000328 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
329 E = RegInfo->livein_end(); I != E; ++I)
330 MF.begin()->addLiveIn(I->first);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331
332#ifndef NDEBUG
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000333 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 "Not all catch info was assigned to a landing pad!");
335#endif
336
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000337 FuncInfo->clear();
338
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 return true;
340}
341
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
343 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohman13aeef92008-09-03 16:12:24 +0000345 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 // Apply the catch info to DestBB.
Dan Gohman13aeef92008-09-03 16:12:24 +0000347 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348#ifndef NDEBUG
Duncan Sands9b7e1482007-11-15 09:54:37 +0000349 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohman13aeef92008-09-03 16:12:24 +0000350 FLI.CatchInfoFound.insert(EHSel);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351#endif
352 }
353}
354
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000355/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
356/// whether object offset >= 0.
357static bool
Dan Gohman8181bd12008-07-27 21:46:04 +0000358IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000359 if (!isa<FrameIndexSDNode>(Op)) return false;
360
361 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
362 int FrameIdx = FrameIdxNode->getIndex();
363 return MFI->isFixedObjectIndex(FrameIdx) &&
364 MFI->getObjectOffset(FrameIdx) >= 0;
365}
366
367/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
368/// possibly be overwritten when lowering the outgoing arguments in a tail
369/// call. Currently the implementation of this call is very conservative and
370/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
371/// virtual registers would be overwritten by direct lowering.
Dan Gohman8181bd12008-07-27 21:46:04 +0000372static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000373 MachineFrameInfo * MFI) {
374 RegisterSDNode * OpReg = NULL;
375 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
376 (Op.getOpcode()== ISD::CopyFromReg &&
377 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
378 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
379 (Op.getOpcode() == ISD::LOAD &&
380 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
381 (Op.getOpcode() == ISD::MERGE_VALUES &&
Gabor Greif46bf5472008-08-26 22:36:50 +0000382 Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD &&
383 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()).
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000384 getOperand(1))))
385 return true;
386 return false;
387}
388
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000389/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer373e8652007-10-12 21:30:57 +0000390/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000391static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
392 TargetLowering& TLI) {
393 SDNode * Ret = NULL;
Dan Gohman8181bd12008-07-27 21:46:04 +0000394 SDValue Terminator = DAG.getRoot();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000395
396 // Find RET node.
397 if (Terminator.getOpcode() == ISD::RET) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000398 Ret = Terminator.getNode();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000399 }
400
401 // Fix tail call attribute of CALL nodes.
402 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohmaned825d12008-07-07 23:02:41 +0000403 BI = DAG.allnodes_end(); BI != BE; ) {
404 --BI;
Dan Gohman705e3f72008-09-13 01:54:27 +0000405 if (CallSDNode *TheCall = dyn_cast<CallSDNode>(BI)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000406 SDValue OpRet(Ret, 0);
407 SDValue OpCall(BI, 0);
Dan Gohman705e3f72008-09-13 01:54:27 +0000408 bool isMarkedTailCall = TheCall->isTailCall();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000409 // If CALL node has tail call attribute set to true and the call is not
410 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer373e8652007-10-12 21:30:57 +0000411 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000412 // must correctly identify tail call optimizable calls.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000413 if (!isMarkedTailCall) continue;
414 if (Ret==NULL ||
Dan Gohman705e3f72008-09-13 01:54:27 +0000415 !TLI.IsEligibleForTailCallOptimization(TheCall, OpRet, DAG)) {
416 // Not eligible. Mark CALL node as non tail call. Note that we
417 // can modify the call node in place since calls are not CSE'd.
418 TheCall->setNotTailCall();
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000419 } else {
420 // Look for tail call clobbered arguments. Emit a series of
421 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman8181bd12008-07-27 21:46:04 +0000422 SmallVector<SDValue, 32> Ops;
Dan Gohman705e3f72008-09-13 01:54:27 +0000423 SDValue Chain = TheCall->getChain(), InFlag;
424 Ops.push_back(Chain);
425 Ops.push_back(TheCall->getCallee());
426 for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) {
427 SDValue Arg = TheCall->getArg(i);
428 bool isByVal = TheCall->getArgFlags(i).isByVal();
429 MachineFunction &MF = DAG.getMachineFunction();
430 MachineFrameInfo *MFI = MF.getFrameInfo();
431 if (!isByVal &&
432 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
433 MVT VT = Arg.getValueType();
434 unsigned VReg = MF.getRegInfo().
435 createVirtualRegister(TLI.getRegClassFor(VT));
436 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
437 InFlag = Chain.getValue(1);
438 Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag);
439 Chain = Arg.getValue(1);
440 InFlag = Arg.getValue(2);
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000441 }
442 Ops.push_back(Arg);
Dan Gohman705e3f72008-09-13 01:54:27 +0000443 Ops.push_back(TheCall->getArgFlagsVal(i));
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000444 }
445 // Link in chain of CopyTo/CopyFromReg.
446 Ops[0] = Chain;
447 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000448 }
449 }
450 }
451}
452
Dan Gohman14a66442008-08-23 02:25:05 +0000453void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
454 BasicBlock::iterator Begin,
Dan Gohman2c44e9a2008-08-28 20:28:56 +0000455 BasicBlock::iterator End) {
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000456 SDL->setCurrentBasicBlock(BB);
Dan Gohman14a66442008-08-23 02:25:05 +0000457
458 MachineModuleInfo *MMI = CurDAG->getMachineModuleInfo();
459
460 if (MMI && BB->isLandingPad()) {
461 // Add a label to mark the beginning of the landing pad. Deletion of the
462 // landing pad can thus be detected via the MachineModuleInfo.
463 unsigned LabelID = MMI->addLandingPad(BB);
464 CurDAG->setRoot(CurDAG->getLabel(ISD::EH_LABEL,
465 CurDAG->getEntryNode(), LabelID));
466
467 // Mark exception register as live in.
468 unsigned Reg = TLI.getExceptionAddressRegister();
469 if (Reg) BB->addLiveIn(Reg);
470
471 // Mark exception selector register as live in.
472 Reg = TLI.getExceptionSelectorRegister();
473 if (Reg) BB->addLiveIn(Reg);
474
475 // FIXME: Hack around an exception handling flaw (PR1508): the personality
476 // function and list of typeids logically belong to the invoke (or, if you
477 // like, the basic block containing the invoke), and need to be associated
478 // with it in the dwarf exception handling tables. Currently however the
479 // information is provided by an intrinsic (eh.selector) that can be moved
480 // to unexpected places by the optimizers: if the unwind edge is critical,
481 // then breaking it can result in the intrinsics being in the successor of
482 // the landing pad, not the landing pad itself. This results in exceptions
483 // not being caught because no typeids are associated with the invoke.
484 // This may not be the only way things can go wrong, but it is the only way
485 // we try to work around for the moment.
486 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
487
488 if (Br && Br->isUnconditional()) { // Critical edge?
489 BasicBlock::iterator I, E;
490 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Dan Gohman13aeef92008-09-03 16:12:24 +0000491 if (isa<EHSelectorInst>(I))
Dan Gohman14a66442008-08-23 02:25:05 +0000492 break;
493
494 if (I == E)
495 // No catch info found - try to extract some from the successor.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000496 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
Dan Gohman14a66442008-08-23 02:25:05 +0000497 }
498 }
499
500 // Lower all of the non-terminator instructions.
501 for (BasicBlock::iterator I = Begin; I != End; ++I)
502 if (!isa<TerminatorInst>(I))
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000503 SDL->visit(*I);
Dan Gohman14a66442008-08-23 02:25:05 +0000504
505 // Ensure that all instructions which are used outside of their defining
506 // blocks are available as virtual registers. Invoke is handled elsewhere.
507 for (BasicBlock::iterator I = Begin; I != End; ++I)
508 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000509 DenseMap<const Value*,unsigned>::iterator VMI =FuncInfo->ValueMap.find(I);
510 if (VMI != FuncInfo->ValueMap.end())
511 SDL->CopyValueToVirtualRegister(I, VMI->second);
Dan Gohman14a66442008-08-23 02:25:05 +0000512 }
513
514 // Handle PHI nodes in successor blocks.
Dan Gohmanca4857a2008-09-03 23:12:08 +0000515 if (End == LLVMBB->end()) {
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000516 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohmanca4857a2008-09-03 23:12:08 +0000517
518 // Lower the terminator after the copies are emitted.
519 SDL->visit(*LLVMBB->getTerminator());
520 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521
522 // Make sure the root of the DAG is up-to-date.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000523 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000524
525 // Check whether calls in this block are real tail calls. Fix up CALL nodes
526 // with correct tailcall attribute so that the target can rely on the tailcall
527 // attribute indicating whether the call is really eligible for tail call
528 // optimization.
Dan Gohman14a66442008-08-23 02:25:05 +0000529 CheckDAGForTailCallsAndFixThem(*CurDAG, TLI);
530
531 // Final step, emit the lowered DAG as machine code.
532 CodeGenAndEmitDAG();
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000533 SDL->clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534}
535
Dan Gohman14a66442008-08-23 02:25:05 +0000536void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattner68068cc2008-06-17 06:09:18 +0000537 SmallPtrSet<SDNode*, 128> VisitedNodes;
538 SmallVector<SDNode*, 128> Worklist;
539
Gabor Greif1c80d112008-08-28 21:40:38 +0000540 Worklist.push_back(CurDAG->getRoot().getNode());
Chris Lattner68068cc2008-06-17 06:09:18 +0000541
542 APInt Mask;
543 APInt KnownZero;
544 APInt KnownOne;
545
546 while (!Worklist.empty()) {
547 SDNode *N = Worklist.back();
548 Worklist.pop_back();
549
550 // If we've already seen this node, ignore it.
551 if (!VisitedNodes.insert(N))
552 continue;
553
554 // Otherwise, add all chain operands to the worklist.
555 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
556 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greif1c80d112008-08-28 21:40:38 +0000557 Worklist.push_back(N->getOperand(i).getNode());
Chris Lattner68068cc2008-06-17 06:09:18 +0000558
559 // If this is a CopyToReg with a vreg dest, process it.
560 if (N->getOpcode() != ISD::CopyToReg)
561 continue;
562
563 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
564 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
565 continue;
566
567 // Ignore non-scalar or non-integer values.
Dan Gohman8181bd12008-07-27 21:46:04 +0000568 SDValue Src = N->getOperand(2);
Chris Lattner68068cc2008-06-17 06:09:18 +0000569 MVT SrcVT = Src.getValueType();
570 if (!SrcVT.isInteger() || SrcVT.isVector())
571 continue;
572
Dan Gohman14a66442008-08-23 02:25:05 +0000573 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattner68068cc2008-06-17 06:09:18 +0000574 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohman14a66442008-08-23 02:25:05 +0000575 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Chris Lattner68068cc2008-06-17 06:09:18 +0000576
577 // Only install this information if it tells us something.
578 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
579 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohman14a66442008-08-23 02:25:05 +0000580 FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo();
Chris Lattner68068cc2008-06-17 06:09:18 +0000581 if (DestReg >= FLI.LiveOutRegInfo.size())
582 FLI.LiveOutRegInfo.resize(DestReg+1);
583 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
584 LOI.NumSignBits = NumSignBits;
585 LOI.KnownOne = NumSignBits;
586 LOI.KnownZero = NumSignBits;
587 }
588 }
589}
590
Dan Gohman14a66442008-08-23 02:25:05 +0000591void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohmanb552df72008-07-21 20:00:07 +0000592 std::string GroupName;
593 if (TimePassesIsEnabled)
594 GroupName = "Instruction Selection and Scheduling";
595 std::string BlockName;
596 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
597 ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || ViewSUnitDAGs)
Dan Gohman14a66442008-08-23 02:25:05 +0000598 BlockName = CurDAG->getMachineFunction().getFunction()->getName() + ':' +
Dan Gohmanb552df72008-07-21 20:00:07 +0000599 BB->getBasicBlock()->getName();
600
601 DOUT << "Initial selection DAG:\n";
Dan Gohman14a66442008-08-23 02:25:05 +0000602 DEBUG(CurDAG->dump());
Dan Gohmanb552df72008-07-21 20:00:07 +0000603
Dan Gohman14a66442008-08-23 02:25:05 +0000604 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohmaneebf44e2007-10-08 15:12:17 +0000605
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606 // Run the DAG combiner in pre-legalize mode.
Evan Cheng19733c42008-07-01 17:59:20 +0000607 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +0000608 NamedRegionTimer T("DAG Combining 1", GroupName);
Dan Gohman14a66442008-08-23 02:25:05 +0000609 CurDAG->Combine(false, *AA, Fast);
Evan Cheng19733c42008-07-01 17:59:20 +0000610 } else {
Dan Gohman14a66442008-08-23 02:25:05 +0000611 CurDAG->Combine(false, *AA, Fast);
Evan Cheng19733c42008-07-01 17:59:20 +0000612 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613
Dan Gohmaneebf44e2007-10-08 15:12:17 +0000614 DOUT << "Optimized lowered selection DAG:\n";
Dan Gohman14a66442008-08-23 02:25:05 +0000615 DEBUG(CurDAG->dump());
Duncan Sands31ddf4c2008-07-17 17:06:03 +0000616
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 // Second step, hack on the DAG until it only uses operations and types that
618 // the target supports.
Duncan Sands31ddf4c2008-07-17 17:06:03 +0000619 if (EnableLegalizeTypes) {// Enable this some day.
Dan Gohman14a66442008-08-23 02:25:05 +0000620 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
621 BlockName);
Dan Gohmanb552df72008-07-21 20:00:07 +0000622
623 if (TimePassesIsEnabled) {
624 NamedRegionTimer T("Type Legalization", GroupName);
Dan Gohman14a66442008-08-23 02:25:05 +0000625 CurDAG->LegalizeTypes();
Dan Gohmanb552df72008-07-21 20:00:07 +0000626 } else {
Dan Gohman14a66442008-08-23 02:25:05 +0000627 CurDAG->LegalizeTypes();
Dan Gohmanb552df72008-07-21 20:00:07 +0000628 }
629
630 DOUT << "Type-legalized selection DAG:\n";
Dan Gohman14a66442008-08-23 02:25:05 +0000631 DEBUG(CurDAG->dump());
Dan Gohmanb552df72008-07-21 20:00:07 +0000632
Chris Lattnerb29a6a42008-07-10 23:37:50 +0000633 // TODO: enable a dag combine pass here.
634 }
Duncan Sands31ddf4c2008-07-17 17:06:03 +0000635
Dan Gohman14a66442008-08-23 02:25:05 +0000636 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohmanb552df72008-07-21 20:00:07 +0000637
Evan Cheng19733c42008-07-01 17:59:20 +0000638 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +0000639 NamedRegionTimer T("DAG Legalization", GroupName);
Dan Gohman14a66442008-08-23 02:25:05 +0000640 CurDAG->Legalize();
Evan Cheng19733c42008-07-01 17:59:20 +0000641 } else {
Dan Gohman14a66442008-08-23 02:25:05 +0000642 CurDAG->Legalize();
Evan Cheng19733c42008-07-01 17:59:20 +0000643 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000644
645 DOUT << "Legalized selection DAG:\n";
Dan Gohman14a66442008-08-23 02:25:05 +0000646 DEBUG(CurDAG->dump());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647
Dan Gohman14a66442008-08-23 02:25:05 +0000648 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohmanb552df72008-07-21 20:00:07 +0000649
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 // Run the DAG combiner in post-legalize mode.
Evan Cheng19733c42008-07-01 17:59:20 +0000651 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +0000652 NamedRegionTimer T("DAG Combining 2", GroupName);
Dan Gohman14a66442008-08-23 02:25:05 +0000653 CurDAG->Combine(true, *AA, Fast);
Evan Cheng19733c42008-07-01 17:59:20 +0000654 } else {
Dan Gohman14a66442008-08-23 02:25:05 +0000655 CurDAG->Combine(true, *AA, Fast);
Evan Cheng19733c42008-07-01 17:59:20 +0000656 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000657
Dan Gohmaneebf44e2007-10-08 15:12:17 +0000658 DOUT << "Optimized legalized selection DAG:\n";
Dan Gohman14a66442008-08-23 02:25:05 +0000659 DEBUG(CurDAG->dump());
Dan Gohmaneebf44e2007-10-08 15:12:17 +0000660
Dan Gohman14a66442008-08-23 02:25:05 +0000661 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Chris Lattner68068cc2008-06-17 06:09:18 +0000662
Dan Gohman04dcf8d2008-08-13 19:47:40 +0000663 if (!Fast && EnableValueProp)
Dan Gohman14a66442008-08-23 02:25:05 +0000664 ComputeLiveOutVRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665
666 // Third, instruction select all of the operations to machine code, adding the
667 // code to the MachineBasicBlock.
Evan Cheng19733c42008-07-01 17:59:20 +0000668 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +0000669 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohman14a66442008-08-23 02:25:05 +0000670 InstructionSelect();
Evan Cheng19733c42008-07-01 17:59:20 +0000671 } else {
Dan Gohman14a66442008-08-23 02:25:05 +0000672 InstructionSelect();
Evan Cheng19733c42008-07-01 17:59:20 +0000673 }
Evan Cheng34fd4f32008-06-30 20:45:06 +0000674
Dan Gohmanb552df72008-07-21 20:00:07 +0000675 DOUT << "Selected selection DAG:\n";
Dan Gohman14a66442008-08-23 02:25:05 +0000676 DEBUG(CurDAG->dump());
Dan Gohmanb552df72008-07-21 20:00:07 +0000677
Dan Gohman14a66442008-08-23 02:25:05 +0000678 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohmanb552df72008-07-21 20:00:07 +0000679
Dan Gohman368a08b2008-07-14 18:19:29 +0000680 // Schedule machine code.
681 ScheduleDAG *Scheduler;
682 if (TimePassesIsEnabled) {
683 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohman14a66442008-08-23 02:25:05 +0000684 Scheduler = Schedule();
Dan Gohman368a08b2008-07-14 18:19:29 +0000685 } else {
Dan Gohman14a66442008-08-23 02:25:05 +0000686 Scheduler = Schedule();
Dan Gohman368a08b2008-07-14 18:19:29 +0000687 }
688
Dan Gohmanb552df72008-07-21 20:00:07 +0000689 if (ViewSUnitDAGs) Scheduler->viewGraph();
690
Evan Cheng34fd4f32008-06-30 20:45:06 +0000691 // Emit machine code to BB. This can change 'BB' to the last block being
692 // inserted into.
Evan Cheng19733c42008-07-01 17:59:20 +0000693 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +0000694 NamedRegionTimer T("Instruction Creation", GroupName);
695 BB = Scheduler->EmitSchedule();
Evan Cheng19733c42008-07-01 17:59:20 +0000696 } else {
Dan Gohman368a08b2008-07-14 18:19:29 +0000697 BB = Scheduler->EmitSchedule();
698 }
699
700 // Free the scheduler state.
701 if (TimePassesIsEnabled) {
702 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
703 delete Scheduler;
704 } else {
705 delete Scheduler;
Evan Cheng19733c42008-07-01 17:59:20 +0000706 }
Evan Cheng34fd4f32008-06-30 20:45:06 +0000707
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 DOUT << "Selected machine code:\n";
709 DEBUG(BB->dump());
710}
711
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000712void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF) {
Evan Cheng61828a82008-08-07 00:43:25 +0000713 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
714 BasicBlock *LLVMBB = &*I;
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000715 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohman14a66442008-08-23 02:25:05 +0000716
Dan Gohmanca4857a2008-09-03 23:12:08 +0000717 BasicBlock::iterator const Begin = LLVMBB->begin();
718 BasicBlock::iterator const End = LLVMBB->end();
Evan Chenge9d9a162008-09-08 16:01:27 +0000719 BasicBlock::iterator BI = Begin;
Dan Gohman2c44e9a2008-08-28 20:28:56 +0000720
721 // Lower any arguments needed in this block if this is the entry block.
722 if (LLVMBB == &Fn.getEntryBlock())
723 LowerArguments(LLVMBB);
Dan Gohman14a66442008-08-23 02:25:05 +0000724
725 // Before doing SelectionDAG ISel, see if FastISel has been requested.
726 // FastISel doesn't support EH landing pads, which require special handling.
727 if (EnableFastISel && !BB->isLandingPad()) {
Dan Gohmanca4857a2008-09-03 23:12:08 +0000728 if (FastISel *F = TLI.createFastISel(*FuncInfo->MF, FuncInfo->ValueMap,
Dan Gohmand6211a72008-09-10 20:11:02 +0000729 FuncInfo->MBBMap,
730 FuncInfo->StaticAllocaMap)) {
Dan Gohman2c44e9a2008-08-28 20:28:56 +0000731 // Emit code for any incoming arguments. This must happen before
732 // beginning FastISel on the entry block.
733 if (LLVMBB == &Fn.getEntryBlock()) {
734 CurDAG->setRoot(SDL->getControlRoot());
735 CodeGenAndEmitDAG();
736 SDL->clear();
737 }
Dan Gohmanca4857a2008-09-03 23:12:08 +0000738 F->setCurrentBlock(BB);
Dan Gohman2c44e9a2008-08-28 20:28:56 +0000739 // Do FastISel on as many instructions as possible.
Evan Chenge9d9a162008-09-08 16:01:27 +0000740 for (; BI != End; ++BI) {
Dan Gohmanca4857a2008-09-03 23:12:08 +0000741 // Just before the terminator instruction, insert instructions to
742 // feed PHI nodes in successor blocks.
Dan Gohmandc7d3aa2008-09-08 20:37:59 +0000743 if (isa<TerminatorInst>(BI))
Dan Gohmanca4857a2008-09-03 23:12:08 +0000744 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, F)) {
Dan Gohmanee70e1d2008-09-09 23:05:00 +0000745 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman69740ec2008-09-09 22:06:46 +0000746 cerr << "FastISel miss: ";
747 BI->dump();
748 }
Dan Gohmanee70e1d2008-09-09 23:05:00 +0000749 if (EnableFastISelAbort)
Dan Gohman69740ec2008-09-09 22:06:46 +0000750 assert(0 && "FastISel didn't handle a PHI in a successor");
Dan Gohman6b2d8522008-09-10 15:52:34 +0000751 break;
Dan Gohman14a66442008-08-23 02:25:05 +0000752 }
753
Dan Gohmanca4857a2008-09-03 23:12:08 +0000754 // First try normal tablegen-generated "fast" selection.
Evan Chenge9d9a162008-09-08 16:01:27 +0000755 if (F->SelectInstruction(BI))
Dan Gohmanca4857a2008-09-03 23:12:08 +0000756 continue;
757
758 // Next, try calling the target to attempt to handle the instruction.
Evan Chenge9d9a162008-09-08 16:01:27 +0000759 if (F->TargetSelectInstruction(BI))
Dan Gohmanca4857a2008-09-03 23:12:08 +0000760 continue;
761
762 // Then handle certain instructions as single-LLVM-Instruction blocks.
Dan Gohman63cb3eb2008-09-09 02:40:04 +0000763 if (isa<CallInst>(BI)) {
Evan Chenge9d9a162008-09-08 16:01:27 +0000764 if (BI->getType() != Type::VoidTy) {
Dan Gohmandc7d3aa2008-09-08 20:37:59 +0000765 unsigned &R = FuncInfo->ValueMap[BI];
Dan Gohmanca4857a2008-09-03 23:12:08 +0000766 if (!R)
Evan Chenge9d9a162008-09-08 16:01:27 +0000767 R = FuncInfo->CreateRegForValue(BI);
Dan Gohmanca4857a2008-09-03 23:12:08 +0000768 }
769
Evan Chenge9d9a162008-09-08 16:01:27 +0000770 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohman14a66442008-08-23 02:25:05 +0000771 continue;
772 }
773
Dan Gohman69740ec2008-09-09 22:06:46 +0000774 // Otherwise, give up on FastISel for the rest of the block.
775 // For now, be a little lenient about non-branch terminators.
776 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
Dan Gohmanee70e1d2008-09-09 23:05:00 +0000777 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman69740ec2008-09-09 22:06:46 +0000778 cerr << "FastISel miss: ";
779 BI->dump();
780 }
Dan Gohmanee70e1d2008-09-09 23:05:00 +0000781 if (EnableFastISelAbort)
Dan Gohman69740ec2008-09-09 22:06:46 +0000782 // The "fast" selector couldn't handle something and bailed.
783 // For the purpose of debugging, just abort.
784 assert(0 && "FastISel didn't select the entire block");
Dan Gohman14a66442008-08-23 02:25:05 +0000785 }
786 break;
787 }
788 delete F;
789 }
790 }
791
Dan Gohman61a1f1c2008-09-02 20:17:56 +0000792 // Run SelectionDAG instruction selection on the remainder of the block
793 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohmanca4857a2008-09-03 23:12:08 +0000794 // block.
Evan Chenge9d9a162008-09-08 16:01:27 +0000795 if (BI != End)
796 SelectBasicBlock(LLVMBB, BI, End);
Dan Gohman14a66442008-08-23 02:25:05 +0000797
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000798 FinishBasicBlock();
Evan Cheng61828a82008-08-07 00:43:25 +0000799 }
Dan Gohmaned825d12008-07-07 23:02:41 +0000800}
801
Dan Gohman2fcbc7e2008-07-28 21:51:04 +0000802void
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000803SelectionDAGISel::FinishBasicBlock() {
Dan Gohman14a66442008-08-23 02:25:05 +0000804
805 // Perform target specific isel post processing.
806 InstructionSelectPostProcessing();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807
Dan Gohman14a66442008-08-23 02:25:05 +0000808 DOUT << "Target-post-processed machine code:\n";
809 DEBUG(BB->dump());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 DOUT << "Total amount of phi nodes to update: "
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000812 << SDL->PHINodesToUpdate.size() << "\n";
813 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
814 DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first
815 << ", " << SDL->PHINodesToUpdate[i].second << ")\n";);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816
817 // Next, now that we know what the last MBB the LLVM BB expanded is, update
818 // PHI nodes in successors.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000819 if (SDL->SwitchCases.empty() &&
820 SDL->JTCases.empty() &&
821 SDL->BitTestCases.empty()) {
822 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
823 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000824 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
825 "This is not a machine PHI node that we are updating!");
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000826 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattnere44906f2007-12-30 00:57:42 +0000827 false));
828 PHI->addOperand(MachineOperand::CreateMBB(BB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000829 }
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000830 SDL->PHINodesToUpdate.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000831 return;
832 }
833
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000834 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835 // Lower header first, if it wasn't already lowered
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000836 if (!SDL->BitTestCases[i].Emitted) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000837 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000838 BB = SDL->BitTestCases[i].Parent;
839 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 // Emit the code
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000841 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
842 CurDAG->setRoot(SDL->getRoot());
Dan Gohman14a66442008-08-23 02:25:05 +0000843 CodeGenAndEmitDAG();
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000844 SDL->clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845 }
846
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000847 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000849 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
850 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 // Emit the code
852 if (j+1 != ej)
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000853 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
854 SDL->BitTestCases[i].Reg,
855 SDL->BitTestCases[i].Cases[j]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000856 else
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000857 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
858 SDL->BitTestCases[i].Reg,
859 SDL->BitTestCases[i].Cases[j]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860
861
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000862 CurDAG->setRoot(SDL->getRoot());
Dan Gohman14a66442008-08-23 02:25:05 +0000863 CodeGenAndEmitDAG();
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000864 SDL->clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865 }
866
867 // Update PHI Nodes
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000868 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
869 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000870 MachineBasicBlock *PHIBB = PHI->getParent();
871 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
872 "This is not a machine PHI node that we are updating!");
873 // This is "default" BB. We have two jumps to it. From "header" BB and
874 // from last "case" BB.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000875 if (PHIBB == SDL->BitTestCases[i].Default) {
876 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattnere44906f2007-12-30 00:57:42 +0000877 false));
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000878 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
879 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattnere44906f2007-12-30 00:57:42 +0000880 false));
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000881 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattnere44906f2007-12-30 00:57:42 +0000882 back().ThisBB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 }
884 // One of "cases" BB.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000885 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
886 j != ej; ++j) {
887 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 if (cBB->succ_end() !=
889 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000890 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattnere44906f2007-12-30 00:57:42 +0000891 false));
892 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 }
894 }
895 }
896 }
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000897 SDL->BitTestCases.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898
899 // If the JumpTable record is filled in, then we need to emit a jump table.
900 // Updating the PHI nodes is tricky in this case, since we need to determine
901 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000902 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903 // Lower header first, if it wasn't already lowered
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000904 if (!SDL->JTCases[i].first.Emitted) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000906 BB = SDL->JTCases[i].first.HeaderBB;
907 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908 // Emit the code
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000909 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
910 CurDAG->setRoot(SDL->getRoot());
Dan Gohman14a66442008-08-23 02:25:05 +0000911 CodeGenAndEmitDAG();
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000912 SDL->clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913 }
914
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000915 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000916 BB = SDL->JTCases[i].second.MBB;
917 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 // Emit the code
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000919 SDL->visitJumpTable(SDL->JTCases[i].second);
920 CurDAG->setRoot(SDL->getRoot());
Dan Gohman14a66442008-08-23 02:25:05 +0000921 CodeGenAndEmitDAG();
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000922 SDL->clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923
924 // Update PHI Nodes
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000925 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
926 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927 MachineBasicBlock *PHIBB = PHI->getParent();
928 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
929 "This is not a machine PHI node that we are updating!");
930 // "default" BB. We can go there only from header BB.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000931 if (PHIBB == SDL->JTCases[i].second.Default) {
932 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattnere44906f2007-12-30 00:57:42 +0000933 false));
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000934 PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 }
936 // JT BB. Just iterate over successors here
937 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000938 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattnere44906f2007-12-30 00:57:42 +0000939 false));
940 PHI->addOperand(MachineOperand::CreateMBB(BB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941 }
942 }
943 }
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000944 SDL->JTCases.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000945
946 // If the switch block involved a branch to one of the actual successors, we
947 // need to update PHI nodes in that block.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000948 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
949 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
951 "This is not a machine PHI node that we are updating!");
952 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000953 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattnere44906f2007-12-30 00:57:42 +0000954 false));
955 PHI->addOperand(MachineOperand::CreateMBB(BB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956 }
957 }
958
959 // If we generated any switch lowering information, build and codegen any
960 // additional DAGs necessary.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000961 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000962 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000963 BB = SDL->SwitchCases[i].ThisBB;
964 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000965
966 // Emit the code
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000967 SDL->visitSwitchCase(SDL->SwitchCases[i]);
968 CurDAG->setRoot(SDL->getRoot());
Dan Gohman14a66442008-08-23 02:25:05 +0000969 CodeGenAndEmitDAG();
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000970 SDL->clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971
972 // Handle any PHI nodes in successors of this chunk, as if we were coming
973 // from the original BB before switch expansion. Note that PHI nodes can
974 // occur multiple times in PHINodesToUpdate. We have to be very careful to
975 // handle them the right number of times.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000976 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977 for (MachineBasicBlock::iterator Phi = BB->begin();
978 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
979 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
980 for (unsigned pn = 0; ; ++pn) {
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000981 assert(pn != SDL->PHINodesToUpdate.size() &&
982 "Didn't find PHI entry!");
983 if (SDL->PHINodesToUpdate[pn].first == Phi) {
984 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
Chris Lattnere44906f2007-12-30 00:57:42 +0000985 second, false));
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000986 Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987 break;
988 }
989 }
990 }
991
992 // Don't process RHS if same block as LHS.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000993 if (BB == SDL->SwitchCases[i].FalseBB)
994 SDL->SwitchCases[i].FalseBB = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000995
996 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman0f2d71d2008-08-27 23:52:12 +0000997 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
998 SDL->SwitchCases[i].FalseBB = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000999 }
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001000 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 }
Dan Gohman0f2d71d2008-08-27 23:52:12 +00001002 SDL->SwitchCases.clear();
1003
1004 SDL->PHINodesToUpdate.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005}
1006
1007
Dan Gohman368a08b2008-07-14 18:19:29 +00001008/// Schedule - Pick a safe ordering for instructions for each
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009/// target node in the graph.
Dan Gohman368a08b2008-07-14 18:19:29 +00001010///
Dan Gohman14a66442008-08-23 02:25:05 +00001011ScheduleDAG *SelectionDAGISel::Schedule() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001012 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
1013
1014 if (!Ctor) {
1015 Ctor = ISHeuristic;
1016 RegisterScheduler::setDefault(Ctor);
1017 }
1018
Dan Gohman14a66442008-08-23 02:25:05 +00001019 ScheduleDAG *Scheduler = Ctor(this, CurDAG, BB, Fast);
Dan Gohman368a08b2008-07-14 18:19:29 +00001020 Scheduler->Run();
Dan Gohman134c5b62007-08-28 20:32:58 +00001021
Dan Gohman368a08b2008-07-14 18:19:29 +00001022 return Scheduler;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023}
1024
1025
1026HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1027 return new HazardRecognizer();
1028}
1029
1030//===----------------------------------------------------------------------===//
1031// Helper functions used by the generated instruction selector.
1032//===----------------------------------------------------------------------===//
1033// Calls to these methods are generated by tblgen.
1034
1035/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1036/// the dag combiner simplified the 255, we still want to match. RHS is the
1037/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1038/// specified in the .td file (e.g. 255).
Dan Gohman8181bd12008-07-27 21:46:04 +00001039bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmand6098272007-07-24 23:00:27 +00001040 int64_t DesiredMaskS) const {
Dan Gohman07961cd2008-02-25 21:11:39 +00001041 const APInt &ActualMask = RHS->getAPIntValue();
1042 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043
1044 // If the actual mask exactly matches, success!
1045 if (ActualMask == DesiredMask)
1046 return true;
1047
1048 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman07961cd2008-02-25 21:11:39 +00001049 if (ActualMask.intersects(~DesiredMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050 return false;
1051
1052 // Otherwise, the DAG Combiner may have proven that the value coming in is
1053 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman07961cd2008-02-25 21:11:39 +00001054 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
1056 return true;
1057
1058 // TODO: check to see if missing bits are just not demanded.
1059
1060 // Otherwise, this pattern doesn't match.
1061 return false;
1062}
1063
1064/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1065/// the dag combiner simplified the 255, we still want to match. RHS is the
1066/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1067/// specified in the .td file (e.g. 255).
Dan Gohman8181bd12008-07-27 21:46:04 +00001068bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman07961cd2008-02-25 21:11:39 +00001069 int64_t DesiredMaskS) const {
1070 const APInt &ActualMask = RHS->getAPIntValue();
1071 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072
1073 // If the actual mask exactly matches, success!
1074 if (ActualMask == DesiredMask)
1075 return true;
1076
1077 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman07961cd2008-02-25 21:11:39 +00001078 if (ActualMask.intersects(~DesiredMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 return false;
1080
1081 // Otherwise, the DAG Combiner may have proven that the value coming in is
1082 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman07961cd2008-02-25 21:11:39 +00001083 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084
Dan Gohman07961cd2008-02-25 21:11:39 +00001085 APInt KnownZero, KnownOne;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
1087
1088 // If all the missing bits in the or are already known to be set, match!
1089 if ((NeededMask & KnownOne) == NeededMask)
1090 return true;
1091
1092 // TODO: check to see if missing bits are just not demanded.
1093
1094 // Otherwise, this pattern doesn't match.
1095 return false;
1096}
1097
1098
1099/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1100/// by tblgen. Others should not call it.
1101void SelectionDAGISel::
Dan Gohman14a66442008-08-23 02:25:05 +00001102SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001103 std::vector<SDValue> InOps;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 std::swap(InOps, Ops);
1105
1106 Ops.push_back(InOps[0]); // input chain.
1107 Ops.push_back(InOps[1]); // input asm string.
1108
1109 unsigned i = 2, e = InOps.size();
1110 if (InOps[e-1].getValueType() == MVT::Flag)
1111 --e; // Don't process a flag operand if it is here.
1112
1113 while (i != e) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001114 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115 if ((Flags & 7) != 4 /*MEM*/) {
1116 // Just skip over this operand, copying the operands verbatim.
1117 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
1118 i += (Flags >> 3) + 1;
1119 } else {
1120 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
1121 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman8181bd12008-07-27 21:46:04 +00001122 std::vector<SDValue> SelOps;
Dan Gohman14a66442008-08-23 02:25:05 +00001123 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001124 cerr << "Could not match memory address. Inline asm failure!\n";
1125 exit(1);
1126 }
1127
1128 // Add this to the output node.
Dan Gohman14a66442008-08-23 02:25:05 +00001129 MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy();
1130 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
1131 IntPtrTy));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001132 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1133 i += 2;
1134 }
1135 }
1136
1137 // Add the flag input back if present.
1138 if (e != InOps.size())
1139 Ops.push_back(InOps.back());
1140}
1141
1142char SelectionDAGISel::ID = 0;