blob: 4ad3cab599882def45644d3d6ae2c226425aba61 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMTargetMachine.h"
Evan Chenga8e29892007-01-19 07:51:42 +000015#include "ARMTargetAsmInfo.h"
Rafael Espindolaec46ea32006-08-16 14:43:33 +000016#include "ARMFrameInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "ARM.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "llvm/Module.h"
19#include "llvm/PassManager.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Support/CommandLine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/Target/TargetMachineRegistry.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "llvm/Target/TargetOptions.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000023using namespace llvm;
24
Evan Chenga8e29892007-01-19 07:51:42 +000025static cl::opt<bool> DisableLdStOpti("disable-arm-loadstore-opti", cl::Hidden,
26 cl::desc("Disable load store optimization pass"));
27
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028namespace {
29 // Register the target.
30 RegisterTarget<ARMTargetMachine> X("arm", " ARM");
31}
32
33/// TargetMachine ctor - Create an ILP32 architecture model
34///
35ARMTargetMachine::ARMTargetMachine(const Module &M, const std::string &FS)
Evan Chenga8e29892007-01-19 07:51:42 +000036 : Subtarget(M, FS), DataLayout("e-p:32:32-d:32"), InstrInfo(Subtarget),
Evan Cheng75e18c42007-01-20 02:09:25 +000037 FrameInfo(Subtarget) {}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000038
39unsigned ARMTargetMachine::getModuleMatchQuality(const Module &M) {
40 std::string TT = M.getTargetTriple();
41 if (TT.size() >= 4 && std::string(TT.begin(), TT.begin()+4) == "arm-")
42 return 20;
43
44 if (M.getPointerSize() == Module::Pointer32)
45 return 1;
46 else
47 return 0;
48}
49
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050
Evan Chenga8e29892007-01-19 07:51:42 +000051const TargetAsmInfo *ARMTargetMachine::createTargetAsmInfo() const {
52 return new ARMTargetAsmInfo(*this);
53}
54
55
Chris Lattner1911fd42006-09-04 04:14:57 +000056// Pass Pipeline Configuration
57bool ARMTargetMachine::addInstSelector(FunctionPassManager &PM, bool Fast) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000058 PM.add(createARMISelDag(*this));
Chris Lattner1911fd42006-09-04 04:14:57 +000059 return false;
60}
Rafael Espindola71f3b942006-09-19 15:49:25 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062bool ARMTargetMachine::addPreEmitPass(FunctionPassManager &PM, bool Fast) {
63 // FIXME: temporarily disabling load / store optimization pass for Thumb mode.
64 if (!Fast && !DisableLdStOpti && !Subtarget.isThumb())
65 PM.add(createARMLoadStoreOptimizationPass());
66
67 PM.add(createARMConstantIslandPass());
Rafael Espindola71f3b942006-09-19 15:49:25 +000068 return true;
69}
70
Chris Lattner1911fd42006-09-04 04:14:57 +000071bool ARMTargetMachine::addAssemblyEmitter(FunctionPassManager &PM, bool Fast,
72 std::ostream &Out) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000073 // Output assembly language.
74 PM.add(createARMCodePrinterPass(Out, *this));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000075 return false;
76}