blob: 101d1e866d6b6b6fc08cdf07c098e245b9d54f30 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
27//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner1b989192007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
35#include "llvm/ADT/DepthFirstIterator.h"
36#include "llvm/ADT/SmallPtrSet.h"
37#include "llvm/ADT/STLExtras.h"
38#include "llvm/Config/alloca.h"
39#include <algorithm>
40using namespace llvm;
41
42char LiveVariables::ID = 0;
43static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
44
45void LiveVariables::VarInfo::dump() const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046 cerr << " Alive in blocks: ";
47 for (unsigned i = 0, e = AliveBlocks.size(); i != e; ++i)
48 if (AliveBlocks[i]) cerr << i << ", ";
Owen Anderson721b2cc2007-11-08 01:20:48 +000049 cerr << " Used in blocks: ";
50 for (unsigned i = 0, e = UsedBlocks.size(); i != e; ++i)
51 if (UsedBlocks[i]) cerr << i << ", ";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052 cerr << "\n Killed by:";
53 if (Kills.empty())
54 cerr << " No instructions.\n";
55 else {
56 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
57 cerr << "\n #" << i << ": " << *Kills[i];
58 cerr << "\n";
59 }
60}
61
Bill Wendlingb88bca92008-02-20 06:10:21 +000062/// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Dan Gohman1e57df32008-02-10 18:45:23 +000064 assert(TargetRegisterInfo::isVirtualRegister(RegIdx) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065 "getVarInfo: not a virtual register!");
Dan Gohman1e57df32008-02-10 18:45:23 +000066 RegIdx -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 if (RegIdx >= VirtRegInfo.size()) {
68 if (RegIdx >= 2*VirtRegInfo.size())
69 VirtRegInfo.resize(RegIdx*2);
70 else
71 VirtRegInfo.resize(2*VirtRegInfo.size());
72 }
73 VarInfo &VI = VirtRegInfo[RegIdx];
74 VI.AliveBlocks.resize(MF->getNumBlockIDs());
Owen Anderson721b2cc2007-11-08 01:20:48 +000075 VI.UsedBlocks.resize(MF->getNumBlockIDs());
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076 return VI;
77}
78
Owen Anderson77d80492008-01-15 22:58:11 +000079void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo,
80 MachineBasicBlock *DefBlock,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081 MachineBasicBlock *MBB,
82 std::vector<MachineBasicBlock*> &WorkList) {
83 unsigned BBNum = MBB->getNumber();
Owen Anderson92a609a2008-01-15 22:02:46 +000084
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085 // Check to see if this basic block is one of the killing blocks. If so,
Bill Wendlingb88bca92008-02-20 06:10:21 +000086 // remove it.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
88 if (VRInfo.Kills[i]->getParent() == MBB) {
89 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
90 break;
91 }
Owen Anderson92a609a2008-01-15 22:02:46 +000092
Owen Anderson77d80492008-01-15 22:58:11 +000093 if (MBB == DefBlock) return; // Terminate recursion
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094
95 if (VRInfo.AliveBlocks[BBNum])
96 return; // We already know the block is live
97
98 // Mark the variable known alive in this bb
99 VRInfo.AliveBlocks[BBNum] = true;
100
101 for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(),
102 E = MBB->pred_rend(); PI != E; ++PI)
103 WorkList.push_back(*PI);
104}
105
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000106void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Owen Anderson77d80492008-01-15 22:58:11 +0000107 MachineBasicBlock *DefBlock,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 MachineBasicBlock *MBB) {
109 std::vector<MachineBasicBlock*> WorkList;
Owen Anderson77d80492008-01-15 22:58:11 +0000110 MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000111
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000112 while (!WorkList.empty()) {
113 MachineBasicBlock *Pred = WorkList.back();
114 WorkList.pop_back();
Owen Anderson77d80492008-01-15 22:58:11 +0000115 MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000116 }
117}
118
Owen Anderson92a609a2008-01-15 22:02:46 +0000119void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 MachineInstr *MI) {
Evan Cheng251fa152008-04-02 18:04:08 +0000121 assert(MRI->getVRegDef(reg) && "Register use before def!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122
Owen Anderson721b2cc2007-11-08 01:20:48 +0000123 unsigned BBNum = MBB->getNumber();
124
Owen Anderson92a609a2008-01-15 22:02:46 +0000125 VarInfo& VRInfo = getVarInfo(reg);
Owen Anderson721b2cc2007-11-08 01:20:48 +0000126 VRInfo.UsedBlocks[BBNum] = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 VRInfo.NumUses++;
128
Bill Wendlingb88bca92008-02-20 06:10:21 +0000129 // Check to see if this basic block is already a kill block.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000131 // Yes, this register is killed in this basic block already. Increase the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132 // live range by updating the kill instruction.
133 VRInfo.Kills.back() = MI;
134 return;
135 }
136
137#ifndef NDEBUG
138 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
139 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
140#endif
141
Evan Cheng251fa152008-04-02 18:04:08 +0000142 assert(MBB != MRI->getVRegDef(reg)->getParent() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143 "Should have kill for defblock!");
144
Bill Wendlingb88bca92008-02-20 06:10:21 +0000145 // Add a new kill entry for this basic block. If this virtual register is
146 // already marked as alive in this basic block, that means it is alive in at
147 // least one of the successor blocks, it's not a kill.
Owen Anderson721b2cc2007-11-08 01:20:48 +0000148 if (!VRInfo.AliveBlocks[BBNum])
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149 VRInfo.Kills.push_back(MI);
150
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000151 // Update all dominating blocks to mark them as "known live".
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
153 E = MBB->pred_end(); PI != E; ++PI)
Evan Cheng251fa152008-04-02 18:04:08 +0000154 MarkVirtRegAliveInBlock(VRInfo, MRI->getVRegDef(reg)->getParent(), *PI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155}
156
Bill Wendling85b03762008-02-20 09:15:16 +0000157/// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add
158/// implicit defs to a machine instruction if there was an earlier def of its
159/// super-register.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000160void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161 // Turn previous partial def's into read/mod/write.
162 for (unsigned i = 0, e = PhysRegPartDef[Reg].size(); i != e; ++i) {
163 MachineInstr *Def = PhysRegPartDef[Reg][i];
Bill Wendling85b03762008-02-20 09:15:16 +0000164
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165 // First one is just a def. This means the use is reading some undef bits.
166 if (i != 0)
Bill Wendling85b03762008-02-20 09:15:16 +0000167 Def->addOperand(MachineOperand::CreateReg(Reg,
168 false /*IsDef*/,
169 true /*IsImp*/,
170 true /*IsKill*/));
171
172 Def->addOperand(MachineOperand::CreateReg(Reg,
173 true /*IsDef*/,
174 true /*IsImp*/));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175 }
Bill Wendlingb88bca92008-02-20 06:10:21 +0000176
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000177 PhysRegPartDef[Reg].clear();
178
179 // There was an earlier def of a super-register. Add implicit def to that MI.
Bill Wendling85b03762008-02-20 09:15:16 +0000180 //
181 // A: EAX = ...
182 // B: ... = AX
183 //
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184 // Add implicit def to A.
Evan Chenge993ca22007-09-11 22:34:47 +0000185 if (PhysRegInfo[Reg] && PhysRegInfo[Reg] != PhysRegPartUse[Reg] &&
186 !PhysRegUsed[Reg]) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187 MachineInstr *Def = PhysRegInfo[Reg];
Bill Wendling85b03762008-02-20 09:15:16 +0000188
Evan Chengc7daf1f2008-03-05 00:59:57 +0000189 if (!Def->modifiesRegister(Reg))
Bill Wendling85b03762008-02-20 09:15:16 +0000190 Def->addOperand(MachineOperand::CreateReg(Reg,
191 true /*IsDef*/,
192 true /*IsImp*/));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193 }
194
Evan Chenge993ca22007-09-11 22:34:47 +0000195 // There is a now a proper use, forget about the last partial use.
196 PhysRegPartUse[Reg] = NULL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 PhysRegInfo[Reg] = MI;
198 PhysRegUsed[Reg] = true;
199
Bill Wendling85b03762008-02-20 09:15:16 +0000200 // Now reset the use information for the sub-registers.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000201 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202 unsigned SubReg = *SubRegs; ++SubRegs) {
Bill Wendlingf01bd9e2008-02-21 19:35:27 +0000203 PhysRegPartUse[SubReg] = NULL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000204 PhysRegInfo[SubReg] = MI;
205 PhysRegUsed[SubReg] = true;
206 }
207
Evan Chengc7daf1f2008-03-05 00:59:57 +0000208 for (const unsigned *SuperRegs = TRI->getSuperRegisters(Reg);
Evan Chenge4ec6192007-08-01 20:18:21 +0000209 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
Bill Wendling85b03762008-02-20 09:15:16 +0000210 // Remember the partial use of this super-register if it was previously
211 // defined.
Evan Chenge4ec6192007-08-01 20:18:21 +0000212 bool HasPrevDef = PhysRegInfo[SuperReg] != NULL;
Bill Wendling85b03762008-02-20 09:15:16 +0000213
214 if (!HasPrevDef)
Bill Wendling384458d2008-02-20 20:56:45 +0000215 // No need to go up more levels. A def of a register also sets its sub-
216 // registers. So if PhysRegInfo[SuperReg] is NULL, it means SuperReg's
217 // super-registers are not previously defined.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000218 for (const unsigned *SSRegs = TRI->getSuperRegisters(SuperReg);
Bill Wendling85b03762008-02-20 09:15:16 +0000219 unsigned SSReg = *SSRegs; ++SSRegs)
Evan Chenge4ec6192007-08-01 20:18:21 +0000220 if (PhysRegInfo[SSReg] != NULL) {
221 HasPrevDef = true;
222 break;
223 }
Bill Wendling85b03762008-02-20 09:15:16 +0000224
Evan Chenge4ec6192007-08-01 20:18:21 +0000225 if (HasPrevDef) {
226 PhysRegInfo[SuperReg] = MI;
227 PhysRegPartUse[SuperReg] = MI;
228 }
229 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230}
231
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000232/// addRegisterKills - For all of a register's sub-registers that are killed in
Bill Wendling65150ff2008-02-20 19:09:14 +0000233/// at this machine instruction, mark them as "killed". (If the machine operand
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000234/// isn't found, add it first.)
235void LiveVariables::addRegisterKills(unsigned Reg, MachineInstr *MI,
236 SmallSet<unsigned, 4> &SubKills) {
237 if (SubKills.count(Reg) == 0) {
Evan Chengc7daf1f2008-03-05 00:59:57 +0000238 MI->addRegisterKilled(Reg, TRI, true);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000239 return;
240 }
241
Evan Chengc7daf1f2008-03-05 00:59:57 +0000242 for (const unsigned *SubRegs = TRI->getImmediateSubRegisters(Reg);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000243 unsigned SubReg = *SubRegs; ++SubRegs)
244 addRegisterKills(SubReg, MI, SubKills);
245}
246
247/// HandlePhysRegKill - The recursive version of HandlePhysRegKill. Returns true
248/// if:
249///
250/// - The register has no sub-registers and the machine instruction is the
251/// last def/use of the register, or
252/// - The register has sub-registers and none of them are killed elsewhere.
253///
Bill Wendlingbd88ee02008-02-20 19:35:34 +0000254/// SubKills is filled with the set of sub-registers that are killed elsewhere.
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000255bool LiveVariables::HandlePhysRegKill(unsigned Reg, const MachineInstr *RefMI,
256 SmallSet<unsigned, 4> &SubKills) {
Evan Chengc7daf1f2008-03-05 00:59:57 +0000257 const unsigned *SubRegs = TRI->getImmediateSubRegisters(Reg);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000258
259 for (; unsigned SubReg = *SubRegs; ++SubRegs) {
260 const MachineInstr *LastRef = PhysRegInfo[SubReg];
261
Evan Cheng18ee3322007-09-12 23:02:04 +0000262 if (LastRef != RefMI ||
263 !HandlePhysRegKill(SubReg, RefMI, SubKills))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264 SubKills.insert(SubReg);
265 }
266
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000267 if (*SubRegs == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268 // No sub-registers, just check if reg is killed by RefMI.
Evan Cheng97a51302008-03-19 00:52:20 +0000269 if (PhysRegInfo[Reg] == RefMI && PhysRegInfo[Reg]->readsRegister(Reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 return true;
Evan Cheng97a51302008-03-19 00:52:20 +0000271 }
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000272 } else if (SubKills.empty()) {
273 // None of the sub-registers are killed elsewhere.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274 return true;
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000275 }
276
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277 return false;
278}
279
Bill Wendlingbd88ee02008-02-20 19:35:34 +0000280/// HandlePhysRegKill - Returns true if the whole register is killed in the
281/// machine instruction. If only some of its sub-registers are killed in this
282/// machine instruction, then mark those as killed and return false.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *RefMI) {
284 SmallSet<unsigned, 4> SubKills;
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000285
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286 if (HandlePhysRegKill(Reg, RefMI, SubKills)) {
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000287 // This machine instruction kills this register.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000288 RefMI->addRegisterKilled(Reg, TRI, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 }
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000291
292 // Some sub-registers are killed by another machine instruction.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000293 for (const unsigned *SubRegs = TRI->getImmediateSubRegisters(Reg);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000294 unsigned SubReg = *SubRegs; ++SubRegs)
295 addRegisterKills(SubReg, RefMI, SubKills);
296
297 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298}
299
Evan Cheng97a51302008-03-19 00:52:20 +0000300/// hasRegisterUseBelow - Return true if the specified register is used after
301/// the current instruction and before it's next definition.
302bool LiveVariables::hasRegisterUseBelow(unsigned Reg,
303 MachineBasicBlock::iterator I,
304 MachineBasicBlock *MBB) {
305 if (I == MBB->end())
306 return false;
Evan Cheng251fa152008-04-02 18:04:08 +0000307
308 // First find out if there are any uses / defs below.
309 bool hasDistInfo = true;
310 unsigned CurDist = DistanceMap[I];
311 SmallVector<MachineInstr*, 4> Uses;
312 SmallVector<MachineInstr*, 4> Defs;
313 for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(Reg),
314 RE = MRI->reg_end(); RI != RE; ++RI) {
315 MachineOperand &UDO = RI.getOperand();
316 MachineInstr *UDMI = &*RI;
317 if (UDMI->getParent() != MBB)
318 continue;
319 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
320 bool isBelow = false;
321 if (DI == DistanceMap.end()) {
322 // Must be below if it hasn't been assigned a distance yet.
323 isBelow = true;
324 hasDistInfo = false;
325 } else if (DI->second > CurDist)
326 isBelow = true;
327 if (isBelow) {
328 if (UDO.isUse())
329 Uses.push_back(UDMI);
330 if (UDO.isDef())
331 Defs.push_back(UDMI);
Evan Cheng97a51302008-03-19 00:52:20 +0000332 }
333 }
Evan Cheng251fa152008-04-02 18:04:08 +0000334
335 if (Uses.empty())
336 // No uses below.
337 return false;
338 else if (!Uses.empty() && Defs.empty())
339 // There are uses below but no defs below.
340 return true;
341 // There are both uses and defs below. We need to know which comes first.
342 if (!hasDistInfo) {
343 // Complete DistanceMap for this MBB. This information is computed only
344 // once per MBB.
345 ++I;
346 ++CurDist;
347 for (MachineBasicBlock::iterator E = MBB->end(); I != E; ++I, ++CurDist)
348 DistanceMap.insert(std::make_pair(I, CurDist));
349 }
350
351 unsigned EarliestUse = CurDist;
352 for (unsigned i = 0, e = Uses.size(); i != e; ++i) {
353 unsigned Dist = DistanceMap[Uses[i]];
354 if (Dist < EarliestUse)
355 EarliestUse = Dist;
356 }
357 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
358 unsigned Dist = DistanceMap[Defs[i]];
359 if (Dist < EarliestUse)
360 // The register is defined before its first use below.
361 return false;
362 }
363 return true;
Evan Cheng97a51302008-03-19 00:52:20 +0000364}
365
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
367 // Does this kill a previous version of this register?
368 if (MachineInstr *LastRef = PhysRegInfo[Reg]) {
369 if (PhysRegUsed[Reg]) {
370 if (!HandlePhysRegKill(Reg, LastRef)) {
371 if (PhysRegPartUse[Reg])
Evan Chengc7daf1f2008-03-05 00:59:57 +0000372 PhysRegPartUse[Reg]->addRegisterKilled(Reg, TRI, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 }
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000374 } else if (PhysRegPartUse[Reg]) {
Evan Chenge4ec6192007-08-01 20:18:21 +0000375 // Add implicit use / kill to last partial use.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000376 PhysRegPartUse[Reg]->addRegisterKilled(Reg, TRI, true);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000377 } else if (LastRef != MI) {
Evan Cheng9cf8f9c2007-11-05 03:11:55 +0000378 // Defined, but not used. However, watch out for cases where a super-reg
379 // is also defined on the same MI.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000380 LastRef->addRegisterDead(Reg, TRI);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000381 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 }
383
Evan Chengc7daf1f2008-03-05 00:59:57 +0000384 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385 unsigned SubReg = *SubRegs; ++SubRegs) {
386 if (MachineInstr *LastRef = PhysRegInfo[SubReg]) {
387 if (PhysRegUsed[SubReg]) {
388 if (!HandlePhysRegKill(SubReg, LastRef)) {
389 if (PhysRegPartUse[SubReg])
Evan Chengc7daf1f2008-03-05 00:59:57 +0000390 PhysRegPartUse[SubReg]->addRegisterKilled(SubReg, TRI, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 }
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000392 } else if (PhysRegPartUse[SubReg]) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393 // Add implicit use / kill to last use of a sub-register.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000394 PhysRegPartUse[SubReg]->addRegisterKilled(SubReg, TRI, true);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000395 } else if (LastRef != MI) {
Evan Chenge993ca22007-09-11 22:34:47 +0000396 // This must be a def of the subreg on the same MI.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000397 LastRef->addRegisterDead(SubReg, TRI);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000398 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 }
400 }
401
402 if (MI) {
Evan Chengc7daf1f2008-03-05 00:59:57 +0000403 for (const unsigned *SuperRegs = TRI->getSuperRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
Evan Chenge993ca22007-09-11 22:34:47 +0000405 if (PhysRegInfo[SuperReg] && PhysRegInfo[SuperReg] != MI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406 // The larger register is previously defined. Now a smaller part is
Evan Cheng97a51302008-03-19 00:52:20 +0000407 // being re-defined. Treat it as read/mod/write if there are uses
408 // below.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409 // EAX =
410 // AX = EAX<imp-use,kill>, EAX<imp-def>
Evan Cheng97a51302008-03-19 00:52:20 +0000411 // ...
412 /// = EAX
413 if (MI && hasRegisterUseBelow(SuperReg, MI, MI->getParent())) {
414 MI->addOperand(MachineOperand::CreateReg(SuperReg, false/*IsDef*/,
Chris Lattner63ab1f22007-12-30 00:41:17 +0000415 true/*IsImp*/,true/*IsKill*/));
Evan Cheng97a51302008-03-19 00:52:20 +0000416 MI->addOperand(MachineOperand::CreateReg(SuperReg, true/*IsDef*/,
417 true/*IsImp*/));
418 PhysRegInfo[SuperReg] = MI;
419 } else {
420 PhysRegInfo[SuperReg]->addRegisterKilled(SuperReg, TRI, true);
421 PhysRegInfo[SuperReg] = NULL;
422 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423 PhysRegUsed[SuperReg] = false;
424 PhysRegPartUse[SuperReg] = NULL;
425 } else {
426 // Remember this partial def.
427 PhysRegPartDef[SuperReg].push_back(MI);
428 }
429 }
430
431 PhysRegInfo[Reg] = MI;
432 PhysRegUsed[Reg] = false;
Evan Chenge4ec6192007-08-01 20:18:21 +0000433 PhysRegPartDef[Reg].clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434 PhysRegPartUse[Reg] = NULL;
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000435
Evan Chengc7daf1f2008-03-05 00:59:57 +0000436 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437 unsigned SubReg = *SubRegs; ++SubRegs) {
438 PhysRegInfo[SubReg] = MI;
439 PhysRegUsed[SubReg] = false;
Evan Chenge4ec6192007-08-01 20:18:21 +0000440 PhysRegPartDef[SubReg].clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000441 PhysRegPartUse[SubReg] = NULL;
442 }
443 }
444}
445
446bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
447 MF = &mf;
Evan Cheng251fa152008-04-02 18:04:08 +0000448 MRI = &mf.getRegInfo();
Evan Chengc7daf1f2008-03-05 00:59:57 +0000449 TRI = MF->getTarget().getRegisterInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450
Evan Chengc7daf1f2008-03-05 00:59:57 +0000451 ReservedRegisters = TRI->getReservedRegs(mf);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000452
Evan Chengc7daf1f2008-03-05 00:59:57 +0000453 unsigned NumRegs = TRI->getNumRegs();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454 PhysRegInfo = new MachineInstr*[NumRegs];
455 PhysRegUsed = new bool[NumRegs];
456 PhysRegPartUse = new MachineInstr*[NumRegs];
457 PhysRegPartDef = new SmallVector<MachineInstr*,4>[NumRegs];
458 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
459 std::fill(PhysRegInfo, PhysRegInfo + NumRegs, (MachineInstr*)0);
460 std::fill(PhysRegUsed, PhysRegUsed + NumRegs, false);
461 std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0);
462
Bill Wendling85b03762008-02-20 09:15:16 +0000463 /// Get some space for a respectable number of registers.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000464 VirtRegInfo.resize(64);
465
466 analyzePHINodes(mf);
467
468 // Calculate live variable information in depth first order on the CFG of the
469 // function. This guarantees that we will see the definition of a virtual
470 // register before its uses due to dominance properties of SSA (except for PHI
471 // nodes, which are treated as a special case).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472 MachineBasicBlock *Entry = MF->begin();
473 SmallPtrSet<MachineBasicBlock*,16> Visited;
Bill Wendling85b03762008-02-20 09:15:16 +0000474
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
476 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
477 DFI != E; ++DFI) {
478 MachineBasicBlock *MBB = *DFI;
479
480 // Mark live-in registers as live-in.
481 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
482 EE = MBB->livein_end(); II != EE; ++II) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000483 assert(TargetRegisterInfo::isPhysicalRegister(*II) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484 "Cannot have a live-in virtual register!");
485 HandlePhysRegDef(*II, 0);
486 }
487
488 // Loop over all of the instructions, processing them.
Evan Cheng251fa152008-04-02 18:04:08 +0000489 DistanceMap.clear();
490 unsigned Dist = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
492 I != E; ++I) {
493 MachineInstr *MI = I;
Evan Cheng251fa152008-04-02 18:04:08 +0000494 DistanceMap.insert(std::make_pair(MI, Dist++));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495
496 // Process all of the operands of the instruction...
497 unsigned NumOperandsToProcess = MI->getNumOperands();
498
499 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
500 // of the uses. They will be handled in other basic blocks.
501 if (MI->getOpcode() == TargetInstrInfo::PHI)
502 NumOperandsToProcess = 1;
503
Bill Wendling85b03762008-02-20 09:15:16 +0000504 // Process all uses.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000506 const MachineOperand &MO = MI->getOperand(i);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000507
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508 if (MO.isRegister() && MO.isUse() && MO.getReg()) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000509 unsigned MOReg = MO.getReg();
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000510
Bill Wendlingb88bca92008-02-20 06:10:21 +0000511 if (TargetRegisterInfo::isVirtualRegister(MOReg))
512 HandleVirtRegUse(MOReg, MBB, MI);
513 else if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
514 !ReservedRegisters[MOReg])
515 HandlePhysRegUse(MOReg, MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 }
517 }
518
Bill Wendling85b03762008-02-20 09:15:16 +0000519 // Process all defs.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000521 const MachineOperand &MO = MI->getOperand(i);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000522
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523 if (MO.isRegister() && MO.isDef() && MO.getReg()) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000524 unsigned MOReg = MO.getReg();
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000525
Bill Wendlingb88bca92008-02-20 06:10:21 +0000526 if (TargetRegisterInfo::isVirtualRegister(MOReg)) {
527 VarInfo &VRInfo = getVarInfo(MOReg);
528
Evan Cheng86f26d22008-02-05 20:04:18 +0000529 if (VRInfo.AliveBlocks.none())
530 // If vr is not alive in any block, then defaults to dead.
531 VRInfo.Kills.push_back(MI);
Bill Wendlingb88bca92008-02-20 06:10:21 +0000532 } else if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
533 !ReservedRegisters[MOReg]) {
534 HandlePhysRegDef(MOReg, MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535 }
536 }
537 }
538 }
539
540 // Handle any virtual assignments from PHI nodes which might be at the
541 // bottom of this basic block. We check all of our successor blocks to see
542 // if they have PHI nodes, and if so, we simulate an assignment at the end
543 // of the current block.
544 if (!PHIVarInfo[MBB->getNumber()].empty()) {
545 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
546
547 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000548 E = VarInfoVec.end(); I != E; ++I)
549 // Mark it alive only in the block we are representing.
Evan Cheng251fa152008-04-02 18:04:08 +0000550 MarkVirtRegAliveInBlock(getVarInfo(*I),MRI->getVRegDef(*I)->getParent(),
Owen Anderson77d80492008-01-15 22:58:11 +0000551 MBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552 }
553
Bill Wendling85b03762008-02-20 09:15:16 +0000554 // Finally, if the last instruction in the block is a return, make sure to
555 // mark it as using all of the live-out values in the function.
Chris Lattner5b930372008-01-07 07:27:27 +0000556 if (!MBB->empty() && MBB->back().getDesc().isReturn()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557 MachineInstr *Ret = &MBB->back();
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000558
Chris Lattner1b989192007-12-31 04:13:23 +0000559 for (MachineRegisterInfo::liveout_iterator
560 I = MF->getRegInfo().liveout_begin(),
561 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000562 assert(TargetRegisterInfo::isPhysicalRegister(*I) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 "Cannot have a live-in virtual register!");
564 HandlePhysRegUse(*I, Ret);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000565
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 // Add live-out registers as implicit uses.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000567 if (!Ret->readsRegister(*I))
Chris Lattner63ab1f22007-12-30 00:41:17 +0000568 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569 }
570 }
571
572 // Loop over PhysRegInfo, killing any registers that are available at the
Bill Wendling85b03762008-02-20 09:15:16 +0000573 // end of the basic block. This also resets the PhysRegInfo map.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000574 for (unsigned i = 0; i != NumRegs; ++i)
575 if (PhysRegInfo[i])
576 HandlePhysRegDef(i, 0);
577
578 // Clear some states between BB's. These are purely local information.
579 for (unsigned i = 0; i != NumRegs; ++i)
580 PhysRegPartDef[i].clear();
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000581
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 std::fill(PhysRegInfo, PhysRegInfo + NumRegs, (MachineInstr*)0);
583 std::fill(PhysRegUsed, PhysRegUsed + NumRegs, false);
584 std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0);
585 }
586
587 // Convert and transfer the dead / killed information we have gathered into
588 // VirtRegInfo onto MI's.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000590 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j)
591 if (VirtRegInfo[i].Kills[j] ==
Evan Cheng251fa152008-04-02 18:04:08 +0000592 MRI->getVRegDef(i + TargetRegisterInfo::FirstVirtualRegister))
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000593 VirtRegInfo[i]
594 .Kills[j]->addRegisterDead(i +
595 TargetRegisterInfo::FirstVirtualRegister,
Evan Chengc7daf1f2008-03-05 00:59:57 +0000596 TRI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 else
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000598 VirtRegInfo[i]
599 .Kills[j]->addRegisterKilled(i +
600 TargetRegisterInfo::FirstVirtualRegister,
Evan Chengc7daf1f2008-03-05 00:59:57 +0000601 TRI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000602
603 // Check to make sure there are no unreachable blocks in the MC CFG for the
604 // function. If so, it is due to a bug in the instruction selector or some
605 // other part of the code generator if this happens.
606#ifndef NDEBUG
607 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
608 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
609#endif
610
611 delete[] PhysRegInfo;
612 delete[] PhysRegUsed;
613 delete[] PhysRegPartUse;
614 delete[] PhysRegPartDef;
615 delete[] PHIVarInfo;
616
617 return false;
618}
619
Bill Wendling85b03762008-02-20 09:15:16 +0000620/// instructionChanged - When the address of an instruction changes, this method
621/// should be called so that live variables can update its internal data
622/// structures. This removes the records for OldMI, transfering them to the
623/// records for NewMI.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624void LiveVariables::instructionChanged(MachineInstr *OldMI,
625 MachineInstr *NewMI) {
626 // If the instruction defines any virtual registers, update the VarInfo,
627 // kill and dead information for the instruction.
628 for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) {
629 MachineOperand &MO = OldMI->getOperand(i);
630 if (MO.isRegister() && MO.getReg() &&
Dan Gohman1e57df32008-02-10 18:45:23 +0000631 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 unsigned Reg = MO.getReg();
633 VarInfo &VI = getVarInfo(Reg);
634 if (MO.isDef()) {
635 if (MO.isDead()) {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000636 MO.setIsDead(false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637 addVirtualRegisterDead(Reg, NewMI);
638 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639 }
Dan Gohman2c6a6422007-07-20 23:17:34 +0000640 if (MO.isKill()) {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000641 MO.setIsKill(false);
Dan Gohman2c6a6422007-07-20 23:17:34 +0000642 addVirtualRegisterKilled(Reg, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643 }
Dan Gohman2c6a6422007-07-20 23:17:34 +0000644 // If this is a kill of the value, update the VI kills list.
645 if (VI.removeKill(OldMI))
646 VI.Kills.push_back(NewMI); // Yes, there was a kill of it
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 }
648 }
649}
650
651/// removeVirtualRegistersKilled - Remove all killed info for the specified
652/// instruction.
653void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
654 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
655 MachineOperand &MO = MI->getOperand(i);
Dan Gohman38a9a9f2007-09-14 20:33:02 +0000656 if (MO.isRegister() && MO.isKill()) {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000657 MO.setIsKill(false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658 unsigned Reg = MO.getReg();
Dan Gohman1e57df32008-02-10 18:45:23 +0000659 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660 bool removed = getVarInfo(Reg).removeKill(MI);
661 assert(removed && "kill not in register's VarInfo?");
662 }
663 }
664 }
665}
666
667/// removeVirtualRegistersDead - Remove all of the dead registers for the
668/// specified instruction from the live variable information.
669void LiveVariables::removeVirtualRegistersDead(MachineInstr *MI) {
670 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
671 MachineOperand &MO = MI->getOperand(i);
Dan Gohman38a9a9f2007-09-14 20:33:02 +0000672 if (MO.isRegister() && MO.isDead()) {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000673 MO.setIsDead(false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 unsigned Reg = MO.getReg();
Dan Gohman1e57df32008-02-10 18:45:23 +0000675 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 bool removed = getVarInfo(Reg).removeKill(MI);
677 assert(removed && "kill not in register's VarInfo?");
678 }
679 }
680 }
681}
682
683/// analyzePHINodes - Gather information about the PHI nodes in here. In
Bill Wendling85b03762008-02-20 09:15:16 +0000684/// particular, we want to map the variable information of a virtual register
685/// which is used in a PHI node. We map that to the BB the vreg is coming from.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686///
687void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
688 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
689 I != E; ++I)
690 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
691 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
692 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Bill Wendlingb88bca92008-02-20 06:10:21 +0000693 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]
694 .push_back(BBI->getOperand(i).getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695}